# 3.3 V Dual Differential LVPECL/LVDS to LVTTL Translator

#### NB100ELT23L

#### Description

The NB100ELT23L is a dual differential LVPECL/LVDS to LVTTL translator. Because LVPECL (Positive ECL) or LVDS levels are used, only +3.3 V and ground are required. The small outline 8-lead package and the dual gate design of the ELT23L makes it ideal for applications which require the translation of a clock and a data signal.

The ELT23L is available in only the ECL 100K standard. Since there are no LVPECL outputs or an external  $V_{BB}$  reference, the ELT23L does not require both ECL standard versions. The LVPECL inputs are differential. Therefore, the NB100ELT23L can accept any standard differential LVPECL/LVDS input referenced from a  $V_{CC}$  of  $\pm 3.3~V$ .

#### **Features**

- 2.1 ns Typical Propagation Delay
- Maximum Operating Frequency > 160 MHz
- 24 mA LVTTL Outputs
- Operating Range:  $V_{CC} = 3.0 \text{ V}$  to 3.6 V with GND = 0 V
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant



#### ON Semiconductor®

www.onsemi.com

#### MARKING DIAGRAMS\*



SOIC-8 D SUFFIX CASE 751





TSSOP-8 DT SUFFIX CASE 948R



A = Assembly Location

L = Wafer Lot Y = Year

W = Year
Work Week

■ = Pb-Free Package

(Note: Microdot may be in either location)

\*For additional marking information, refer to Application Note <u>AND8002/D</u>.

#### **ORDERING INFORMATION**

| Device           | Package              | Shipping <sup>†</sup> |
|------------------|----------------------|-----------------------|
| NB100ELT23LDR2G  | SOIC-8<br>(Pb-Free)  | 2500 / Tape &<br>Reel |
| NB100ELT23LDTG   | TSSOP-8<br>(Pb-Free) | 100 Units /<br>Tube   |
| NB100ELT23LDTR2G | TSSOP-8<br>(Pb-Free) | 2500 / Tape &<br>Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.



Figure 1. 8-Lead Pinout (Top View) and Logic Diagram

#### **Table 1. PIN DESCRIPTION**

| PIN                    | FUNCTION                   |
|------------------------|----------------------------|
| Q0, Q1                 | LVTTL Outputs              |
| D0*, D1*<br>D0**, D1** | Differential LVPECL Inputs |
| V <sub>CC</sub>        | Positive Supply            |
| GND                    | Ground                     |

<sup>\*</sup>Pins will default to  $V_{\rm CC}/2$  when left open. If connected to a common termination voltage under no signal conditions, then the device will be susceptible to self–oscillation.

#### **Table 2. ATTRIBUTES**

| Characteristics                                                    | Value                         |
|--------------------------------------------------------------------|-------------------------------|
| Internal Input Pulldown Resistor D D                               | 50 kΩ<br>75 kΩ                |
| Internal Input Pullup Resistor                                     | 50 kΩ                         |
| ESD Protection Human Body Model Machine Model Charged Device Model | > 1.5 kV<br>> 100 V<br>> 2 kV |
| Moisture Sensitivity, Indefinite Time Out of Drypack (Note 1)      | Pb-Free Pkg                   |
| SOIC-8<br>TSSOP-8                                                  | Level 1<br>Level 3            |
| Flammability Rating Oxygen Index: 28 to 34                         | UL 94 V-0 @ 1.25 in           |
| Transistor Count                                                   | 91 Devices                    |
| Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test             |                               |

<sup>1.</sup> For additional information, see Application Note AND8003/D.

<sup>\*\*</sup>Pins will default to 2/3  $V_{CC}$  when left open. If connected to a common termination voltage under no signal conditions, then the device will be susceptible to self–oscillation. See AND8020, Section 6 for options.

**Table 3. MAXIMUM RATINGS** 

| Symbol            | Parameter                                | Condition 1         | Condition 2        | Rating      | Unit     |
|-------------------|------------------------------------------|---------------------|--------------------|-------------|----------|
| V <sub>CC</sub>   | Power Supply                             | GND = 0 V           |                    | 3.8         | V        |
| VI                | Input Voltage                            | GND = 0 V           | $V_{I} \le V_{CC}$ | 3.8         | V        |
| l <sub>out</sub>  | Output Current                           | Continuous<br>Surge |                    | 50<br>100   | mA<br>mA |
| T <sub>A</sub>    | Operating Temperature Range              |                     |                    | -40 to +85  | °C       |
| T <sub>stg</sub>  | Storage Temperature Range                |                     |                    | -65 to +150 | °C       |
| $\theta_{\sf JA}$ | Thermal Resistance (Junction-to-Ambient) | 0 Ifpm<br>500 Ifpm  | SO-8<br>SO-8       | 190<br>130  | °C/W     |
| θЈС               | Thermal Resistance (Junction-to-Case)    | Standard Board      | SO-8               | 41 to 44    | °C/W     |
| $\theta_{\sf JA}$ | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm  | TSSOP-8<br>TSSOP-8 | 185<br>140  | °C/W     |
| $\theta_{\sf JC}$ | Thermal Resistance (Junction-to-Case)    | Standard Board      | TSSOP-8            | 41 to 44    | °C/W     |
| T <sub>sol</sub>  | Wave Solder Pb-Free                      | <2 to 3 sec @ 260°C |                    | 265         | °C       |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

Table 4. PECL DC CHARACTERISTICS  $V_{CC} = 3.3 \text{ V}$ , GND = 0 V (Note 2)

|                    |                                               | -40°C |     | 25°C |      | 85°C |      |      |     |      |      |
|--------------------|-----------------------------------------------|-------|-----|------|------|------|------|------|-----|------|------|
| Symbol             | Characteristic                                | Min   | Тур | Max  | Min  | Тур  | Max  | Min  | Тур | Max  | Unit |
| I <sub>CCH</sub>   | Power Supply Current (Outputs set to HIGH)    | 10    | 23  | 30   | 10   | 23   | 30   | 10   | 24  | 30   | mA   |
| I <sub>CCL</sub>   | Power Supply Current (Outputs set to LOW)     | 15    | 26  | 35   | 15   | 26   | 35   | 15   | 27  | 35   | mA   |
| V <sub>IH</sub>    | Input HIGH Voltage                            | 2075  |     | 2420 | 2075 |      | 2420 | 2075 |     | 2420 | mV   |
| V <sub>IL</sub>    | Input LOW Voltage                             | 1355  |     | 1675 | 1355 |      | 1675 | 1355 |     | 1675 | mV   |
| V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode Range (Note 3) | 1.2   |     | 3.3  | 1.2  |      | 3.3  | 1.2  |     | 3.3  | ٧    |
| I <sub>IH</sub>    | Input HIGH Current                            |       |     | 150  |      |      | 150  |      |     | 150  | μΑ   |
| I <sub>IL</sub>    | Input LOW Current                             | -150  |     |      | -150 |      |      | -150 |     |      | μΑ   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

Table 5. TTL DC CHARACTERISTICS  $V_{CC} = 3.3 \text{ V}$ , GND = 0.0 V,  $T_A = -40 ^{\circ}\text{C}$  to  $85 ^{\circ}\text{C}$ 

| Symbol          | Characteristic               | Condition                  | Min  | Тур | Max | Unit |
|-----------------|------------------------------|----------------------------|------|-----|-----|------|
| V <sub>OH</sub> | Output HIGH Voltage          | $I_{OH} = -3.0 \text{ mA}$ | 2.4  |     |     | V    |
| V <sub>OL</sub> | Output LOW Voltage           | I <sub>OL</sub> = 24 mA    |      |     | 0.5 | V    |
| los             | Output Short Circuit Current |                            | -180 |     | -50 | mA   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

All values vary 1:1 with V<sub>CC</sub>.
 V<sub>IHCMR</sub> minimum varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal.

Table 6. AC CHARACTERISTICS  $V_{CC} = 3.3 \text{ V} \pm 5\%$ , GND = 0.0 V (Note 4)

|                                                           |                                                                          | -40°C      |     |                 | -40°C 25°C |     |                 |            | 85°C |                 |      |  |
|-----------------------------------------------------------|--------------------------------------------------------------------------|------------|-----|-----------------|------------|-----|-----------------|------------|------|-----------------|------|--|
| Symbol                                                    | Characteristic                                                           | Min        | Тур | Max             | Min        | Тур | Max             | Min        | Тур  | Max             | Unit |  |
| f <sub>max</sub>                                          | Maximum Frequency                                                        | 160        |     |                 | 160        |     |                 | 160        |      |                 | MHz  |  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub>                    | Propagation Delay to Output Differential (Note 5) $C_L = 20 \text{ pF}$  | 1.55       | 1.9 | 2.95            | 1.55       | 1.9 | 2.95            | 1.55       | 1.9  | 3.25            | ns   |  |
| t <sub>SK++</sub><br>t <sub>SK</sub><br>t <sub>SKPP</sub> | Output-to-Output Skew++ Output-to-Output Skew Part-to-Part Skew (Note 6) |            |     | 60<br>25<br>500 |            |     | 60<br>25<br>500 |            |      | 60<br>25<br>500 | ps   |  |
| t <sub>JITTER</sub>                                       | Random Clock Jitter (RMS)                                                |            | 6.0 | 20              |            | 6.0 | 20              |            | 6.0  | 20              | ps   |  |
| $V_{PP}$                                                  | Input Voltage Swing<br>(Differential Configuration)                      | 150        | 800 | 1200            | 150        | 800 | 1200            | 150        | 800  | 1200            | mV   |  |
| t <sub>r</sub><br>t <sub>f</sub>                          | Output Rise/Fall Times<br>C <sub>L</sub> = 20 pF (0.8 V to 2.0 V)        | 700<br>300 | 900 | 1700<br>1250    | 700<br>300 | 900 | 1700<br>1250    | 700<br>300 | 900  | 1700<br>1250    | ps   |  |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

- 4. Measured using a 750 mV source, 50% duty cycle clock source. All loading with 500  $\Omega$  to GND,  $C_L$  = 20 pF.
- 5. Reference (V<sub>CC</sub> = 3.3 V ±5%; GND = 0 V).
  6. Skews are measured between outputs under identical conditions.



Figure 2. TTL Output Loading Used for Device Evaluation

#### **Resource Reference of Application Notes**

AN1405/D - ECL Clock Distribution Techniques

AN1406/D - Designing with PECL (ECL at +5.0 V)

AN1503/D - ECLinPS™ I/O SPiCE Modeling Kit

AN1504/D - Metastability and the ECLinPS Family

AN1568/D - Interfacing Between LVDS and ECL

AND8001/D - The ECL Translator Guide

AND8001/D - Odd Number Counters Design

AND8002/D - Marking and Date Codes

AND8020/D - Termination of ECL Logic Devices

AND8066/D - Interfacing with ECLinPS

AND8090/D - AC Characteristics of ECL Devices

ECLinPS is a trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.



#### **TSSOP 8 CASE 948R-02**

#### **DATE 04/07/2000**

## **ISSUE A**







- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: MILLIMETER.

  3. DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH. OR GATE BURRS SHALL NOT EXCEED 0.15
- (0.006) PER SIDE.
  4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE.
  5. TERMINAL NUMBERS ARE SHOWN FOR
- REFERENCE ONLY.
  6. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-.

|     | MILLIN | IETERS | INC   | HES   |
|-----|--------|--------|-------|-------|
| DIM | MIN    | MAX    | MIN   | MAX   |
| Α   | 2.90   | 3.10   | 0.114 | 0.122 |
| В   | 2.90   | 3.10   | 0.114 | 0.122 |
| С   | 0.80   | 1.10   | 0.031 | 0.043 |
| D   | 0.05   | 0.15   | 0.002 | 0.006 |
| F   | 0.40   | 0.70   | 0.016 | 0.028 |
| G   | 0.65   | BSC    | 0.026 | BSC   |
| K   | 0.25   | 0.40   | 0.010 | 0.016 |
| L   | 4.90   | BSC    | 0.193 | BSC   |
| M   | ٥°     | 6 °    | ٥°    | 6°    |

| DOCUMENT NUMBER: | 98AON00236D | Electronic versions are uncontrolled except when accessed directly from the Document Repos<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | TSSOP 8     |                                                                                                                                                                               | PAGE 1 OF 1 |  |  |

ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer pu

#### **PUBLICATION ORDERING INFORMATION**

LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com

onsemi Website: www.onsemi.com

TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support:

Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative

### **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Translation - Voltage Levels category:

Click to view products by ON Semiconductor manufacturer:

Other Similar products are found below:

NLSX4373DMR2G NLSX5012MUTAG NLSX0102FCT2G NLSX4302EBMUTCG PCA9306FMUTAG MC100EPT622MNG
NLSX5011MUTCG NLV9306USG NLVSX4014MUTAG NLSV4T3144MUTAG NLVSX4373MUTAG NB3U23CMNTAG
MAX3371ELT+T NLSX3013BFCT1G NLV7WBD3125USG NLSX3012DMR2G 74AVCH1T45FZ4-7 NLVSV1T244MUTBG
74AVC1T45GS-Q100H CLVC16T245MDGGREP MC10H124FNG CAVCB164245MDGGREP CD40109BPWR MC10H350FNG
MC10H125FNG MC100EPT21MNR4G MC100EP91DWG NLSX3018MUTAG NLSV2T244MUTAG NLSX3013FCT1G
NLSX5011AMX1TCG PCA9306USG SN74GTL1655DGGR SN74AVCA406LZQSR NLSX4014DTR2G NLSX3018DTR2G
LTC1045CSW#PBF LTC1045CN#PBF SY100EL92ZG 74AXP1T34GMH 74AXP1T34GNH LSF0204DPWR PI4ULS3V204LE
ADG3245BRUZ-REEL7 ADG3123BRUZ ADG3245BRUZ ADG3246BCPZ ADG3308BCPZ-REEL ADG3233BRJZ-REEL7
ADG3233BRMZ