## High and Low Side Gate Driver, High Performance, 700 V, with 3.5 A Source and 3 A Sink Currents <br> NCP51530

NCP51530 is a 700 V high side and low side driver with 3.5 A source \& 3 A sink current drive capability for AC-DC power supplies and inverters. NCP51530 offers best in class propagation delay, low quiescent current and low switching current at high frequencies of operation. This device is tailored for highly efficient power supplies operating at high frequencies. NCP51530 is offered in two versions, NCP51530A/B. NCP51530A has a typical 60 ns propagation delay, while NCP51530B has a typical propagation delay of 25 ns . NCP51530 comes in SOIC8 and DFN10 packages.

## Features

- High voltage range: Up to 700 V
- NCP51530A: Typical 60 ns Propagation Delay
- NCP51530B: Typical 25 ns Propagation Delay
- Low Quiescent and Operating Currents
- 15 ns Max Rise and Fall Time
- 3.5 A Source / 3 A Sink Currents
- Under-voltage Lockout for Both Channels
- 3.3 V and 5 V Input Logic Compatible
- High dv/dt Immunity up to $50 \mathrm{~V} / \mathrm{ns}$
- Pin to Pin Compatible with Industry Standard Half-bridge ICs.
- Matched Propagation Delay (7 ns Max)
- High Negative Transient Immunity on Bridge Pin
- DFN10 Package Offers Both Improved Creepage and Exposed Pad


## Applications

- High-density SMPS for Servers, Telecom and Industrial
- Half/Full-bridge \& LLC Converters
- Active Clamp Flyback/Forward Converters
- Solar Inverters \& Motor Controls
- Electric Power Steering


NCP51530 = Specific Device Code
$x \quad=A$ or B version
A = Assembly Location
WL = Wafer Lot
YY = Year
WW = Work Week
$\mathrm{G} \quad=\mathrm{Pb}$-Free Package
(Note: Microdot may be in either location)

## PINOUT INFORMATION


(Top View)


10 Pin DFN Package
(Top View)

## ORDERING INFORMATION

See detailed ordering and shipping information on page 24 of this data sheet.



DFN10
(Top View)

Table 1. PIN DESCRIPTION SOIC 8 PACKAGE

| Pin Out | Name |  |
| :---: | :---: | :--- |
| 1 | HIN | High side input |
| 2 | LIN | Low side input |
| 3 | GND | Ground reference |
| 4 | LO | Low side output |
| 5 | VCC | Low side and logic supply |
| 6 | HB | High side supply return |
| 7 | HO | High side output |
| 8 | VB | High side voltage supply |

Table 2. PIN DESCRIPTION DFN10 PACKAGE

| Pin Out | Name |  |
| :---: | :---: | :--- |
| 1 | VCC | Low side and logic supply |
| 2 | HIN | High side input |
| 3 | LIN | Low side input |
| 4 | GND | Ground reference |
| 5 | GND | Ground reference |
| 6 | LO | Low side output |
| 7 | NC | No Connect |
| 8 | HB | High side supply return |
| 9 | HO | High side output |
| 10 | VB | High side voltage supply |



Figure 1. Simplified Applications Schematic for a Half-Bridge Converter (SOIC8)


Figure 2. Simplified Applications Schematic for a Full Bridge Converter (DFN 10)


Figure 3. Internal Block Diagram for NCP51530

Table 3. ABSOLUTE MAXIMUM RATINGS All voltages are referenced to GND pin.

| Rating | Symbol | Value | Unit |
| :--- | :---: | :---: | :---: |
| Input voltage range | $\mathrm{V}_{\mathrm{CC}}$ | -0.3 to 20 | V |
| High side boot pin voltage | $\mathrm{V}_{\mathrm{B}}$ | -0.3 to 720 | V |
| High side floating voltage | $\mathrm{V}_{\mathrm{B}}-\mathrm{V}_{\mathrm{HB}}$ | -0.3 to 20 | V |
| High side drive output voltage | $\mathrm{V}_{\mathrm{HO}}$ | $\mathrm{V}_{\mathrm{HB}}-0.3$ to $\mathrm{V}_{\mathrm{B}}+0.3$ | V |
| Low side drive output voltage | $\mathrm{V}_{\mathrm{LO}}$ | -0.3 to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V |
| Allowable hb slew rate | $\mathrm{dV}_{\mathrm{HB}} / \mathrm{dt}$ | 50 | $\mathrm{~V} / \mathrm{ns}$ |
| Drive input voltage | $\mathrm{V}_{\mathrm{LIN}}$ | -5 to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V |
| Junction temperature | $\mathrm{V}_{\mathrm{HIN}}$ |  | $150^{\circ}$ |
| Storage temperature range | $\mathrm{T}_{\mathrm{J}(\mathrm{MAX})}$ | C |  |
| ESD Capability (Note 1) <br> Human Body Model per JEDEC Standard JESD22-A114E. <br> Charge Device Model per JEDEC Standard JESD22-C101E. | $\mathrm{T}_{\mathrm{STG}}$ | $-55^{\circ}$ to $150^{\circ}$ | C |
| Lead Temperature Soldering <br> Reflow (SMD Styles ONLY), Pb-Free Versions (Note 2) |  | 4000 | V |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. This device series incorporates ESD protection and is tested by the following methods. ESD Human Body Model tested per AEC-Q100-002(EIA/JESD22-A114)
ESD Charged Device Model tested per AEC-Q100-11(EIA/JESD22-C101E)
Latchup Current Maximum Rating: $\leq 150 \mathrm{~mA}$ per JEDEC standard: JESD78
2. For information, please refer to our Soldering and Mounting Techniques Reference Manual, SOLDERRM/D

Table 4. THERMAL CHARACTERSTICS

| Rating | Symbol | Value | Unit |
| :--- | :---: | :---: | :---: |
| Thermal Characteristics, SOIC8 (Note 3) <br> Thermal Resistance, Junction to Air | $\mathrm{R}_{\theta \mathrm{JA}}$ | 183 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Thermal Characteristics, DFN10 <br> Thermal Resistance, Junction to Air (Note 4) | $\mathrm{R}_{\theta \mathrm{JA}}$ | 162 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

3. Refer to ELECTRICAL CHARACTERSTICS and APPLICATION INFORMATION for Safe Operating Area.
4. Values based on copper area of $50 \mathrm{~mm}^{2}$ of 1 oz thickness and FR4 PCB substrate.

Table 5. RECOMMENDED OPERATING CONDITIONS

| Rating | Symbol | Min | Max |  |
| :--- | :---: | :---: | :---: | :---: |
| Input Voltage Range | $\mathrm{V}_{\mathrm{CC}}$ | 10 | 17 |  |
| High Side Floating Voltage | $\mathrm{V}_{\mathrm{B}}-\mathrm{V}_{\mathrm{HB}}$ | 10 | V |  |
| High Side Bridge pin Voltage | $\mathrm{V}_{\mathrm{HB}}$ | -1 | 17 |  |
| High Side Output Voltage | $\mathrm{V}_{\mathrm{HO}}$ | $\mathrm{V}_{\mathrm{HB}}$ | 700 |  |
| High Side Output Voltage | $\mathrm{V}_{\mathrm{LO}}$ | GND | $\mathrm{V}_{\mathrm{B}}$ |  |
| Input Voltage on LIN and HIN pins | $\mathrm{V}_{\mathrm{LIN}}$ | $\mathrm{V}_{\mathrm{HIN}}$ | GND | $\mathrm{V}_{\mathrm{CC}}$ |
| Operating Junction Temperature Range | $\mathrm{T}_{\mathrm{J}}$ | $\mathrm{V}_{\mathrm{CC}}-2$ | V |  |

Table 6. ELECTRICAL CHARACTERISTICS
$\left(-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{J}}<125^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{B}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{HB}}=\mathrm{GND}\right.$, outputs are not loaded, all voltages are referenced to GND ; unless otherwise noted, Typical values are at $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$.)

| Parameters | Test Conditions | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SUPPLY SECTION |  |  |  |  |  |  |
| $\mathrm{V}_{\text {CC }}$ quiescent current | $\mathrm{V}_{\text {LIN }}=\mathrm{V}_{\text {HIN }}=0$ | $I_{\text {CCQ }}$ |  | 0.15 | 0.25 | mA |
| $\mathrm{V}_{\text {CC }}$ operating current | $\mathrm{f}=500 \mathrm{kHz}, \mathrm{C}_{\text {LOAD }}=0$ | Icco |  | 0.7 | 1.0 | mA |
| Boot voltage quiescent current | $\mathrm{V}_{\text {LIN }}=\mathrm{V}_{\text {HIN }}=0 \mathrm{~V}$ | $\mathrm{I}_{\mathrm{BQ}}$ |  | 0.1 | 0.15 | mA |
| Boot voltage operating current | $\mathrm{f}=500 \mathrm{kHz}, \mathrm{C}_{\text {LOAD }}=0$ | $\mathrm{I}_{\mathrm{BO}}$ |  | 0.7 | 1.0 | mA |
| HB to GND quiescent current | $\mathrm{V}_{\mathrm{HS}}=\mathrm{V}_{\mathrm{HB}}=700 \mathrm{~V}$ | $\mathrm{I}_{\mathrm{HBQ}}$ |  | 6 | 11 | $\mu \mathrm{A}$ |

INPUT SECTION

| Input rising threshold |  | $V_{\text {HIT }}$ | 2.3 | 2.7 | 3.1 |
| :--- | :--- | :--- | :---: | :---: | :---: |
| Input falling threshold |  | $V_{\text {LIT }}$ | 1 | 1.4 | 1.8 |
| Input voltage Hysteresis |  | $V_{\text {IHYS }}$ |  | $V^{\prime}$ |  |
| Input pulldown resistance | $\mathrm{V}_{\mathrm{XIN}}=5 \mathrm{~V}$ | $\mathrm{R}_{\text {IN }}$ | 1.3 |  | V |

UNDER VOLTAGE LOCKOUT (UVLO)

| $\mathrm{V}_{\mathrm{CC}}$ ON | $\mathrm{V}_{\mathrm{CC}}$ Rising | $\mathrm{V}_{\mathrm{CCon}}$ | 8.6 | 9.1 | 9.6 | V |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{~V}_{\mathrm{CC}}$ hysteresis |  | $\mathrm{V}_{\mathrm{CChys}}$ |  | 0.5 |  | V |
| $\mathrm{~V}_{\mathrm{B}}$ ON | $\mathrm{V}_{\mathrm{B}}$ Rising | $\mathrm{V}_{\text {Bon }}$ | 8 | 8.5 | 9 | V |
| $\mathrm{~V}_{\mathrm{B}}$ hysteresis |  | $\mathrm{V}_{\text {Bhyst }}$ |  | 0.5 |  | V |
| High Side Startup Time | Time between $\mathrm{V}_{\mathrm{B}}>$ <br> HO Pulse | $\mathrm{T}_{\text {startup }}$ |  |  | 10 | $\mu \mathrm{~s}$ |

## LO GATE DRIVER

| Low level output voltage | $\mathrm{I}_{\mathrm{LO}}=100 \mathrm{~mA}$ | $\mathrm{~V}_{\text {LOL }}$ |  | 0.125 |  |
| :--- | :--- | :--- | :--- | :--- | :---: |
| High level output voltage | I LO <br> $-\mathrm{V}_{\mathrm{LO}}$ | $\mathrm{V}_{\mathrm{LOH}}$ |  | 0.150 |  |
| Peak source current | $\mathrm{V}_{\mathrm{LO}}=0 \mathrm{~V}$ | $\mathrm{~V}_{\mathrm{CC}}$ | $\mathrm{I}_{\text {LOpullup }}$ |  | 3.5 |

Table 6. ELECTRICAL CHARACTERISTICS
$\left(-40^{\circ} \mathrm{C}<\mathrm{T}_{j}<125^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{B}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{HB}}=\mathrm{GND}\right.$, outputs are not loaded, all voltages are referenced to GND; unless otherwise noted,
Typical values are at $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$.)

| Parameters | Test Conditions | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LO GATE DRIVER |  |  |  |  |  |  |
| Peak sink current | $\mathrm{V}_{\mathrm{LO}}=12 \mathrm{~V}$ | ILOpulldown |  | 3.0 |  | A |
| HO GATE DRIVER |  |  |  |  |  |  |
| Low level output voltage | $\mathrm{I}_{\mathrm{HO}}=100 \mathrm{~mA}$ | $\mathrm{V}_{\text {HOL }}$ |  | 0.125 |  | V |
| High level output voltage | $\begin{aligned} & \mathrm{l}_{\mathrm{HO}}=-100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{HOH}}=\mathrm{V}_{\mathrm{HB}} \\ & -\mathrm{V}_{\mathrm{HO}} \end{aligned}$ | $\mathrm{V}_{\mathrm{HOH}}$ |  | 0.150 |  | V |
| Peak source current | $\mathrm{V}_{\mathrm{HO}}=0 \mathrm{~V}$ | $\mathrm{I}_{\text {HOpullup }}$ |  | 3.5 |  | A |
| Peak sink current | $\mathrm{V}_{\mathrm{HO}}=12 \mathrm{~V}$ | $\mathrm{I}_{\text {HOpuldown }}$ |  | 3.0 |  | A |

OUTPUT RISE AND FALL TIME

| Rise Time LO, HO | $\mathrm{C}_{\text {load }}=1000 \mathrm{pF}$ | $\mathrm{T}_{\mathrm{R}}$ |  | 8 | 15 | ns |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Fall Time LO, HO | $\mathrm{C}_{\text {load }}=1000 \mathrm{pF}$ | $\mathrm{T}_{\mathrm{F}}$ |  | 8 | 15 | ns |

DELAY MATCHING

| LI ON, HI OFF | Pulse width $=1 \mu \mathrm{~s}$ | $T_{\text {MON }}$ |  | 7 | ns |
| :--- | :--- | :--- | :--- | :---: | :---: |
| LI OFF, HI ON | Pulse width $=1 \mu \mathrm{~s}$ | $T_{\text {MOFF }}$ |  |  | 7 |

TIMING

| Minimum Input Filter (NCP51530A) | $V_{\text {XIN }}=5 \mathrm{~V}$, Input pulse width <br> above which output change oc- <br> curs. | $\mathrm{T}_{\mathrm{FT}}$ | 30 | 40 | ns |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |

PROPAGATION DELAY NCP51530A

| $\mathrm{V}_{\text {LI }}$ falling to $\mathrm{V}_{\text {LO }}$ falling | $\mathrm{C}_{\text {load }}=0$, Minimum On/Off-time to register as a valid change = 50 ns | T ${ }_{\text {DLFF }}$ | 60 | 100 | ns |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{HI}}$ falling to $\mathrm{V}_{\mathrm{HO}}$ falling | $\mathrm{C}_{\text {load }}=0$, Minimum On/Off-time to register as a valid change = 50 ns | T DHFF | 60 | 100 | ns |
| $\mathrm{V}_{\mathrm{LI}}$ rising to $\mathrm{V}_{\mathrm{LO}}$ rising | $\mathrm{C}_{\text {load }}=0$, Minimum On/Off-time to register as a valid change $=$ 50 ns | T ${ }_{\text {DLRR }}$ | 60 | 100 | ns |
| $\mathrm{V}_{\mathrm{HI}}$ rising to $\mathrm{V}_{\mathrm{HO}}$ rising | $\mathrm{C}_{\text {load }}=0$, Minimum On/Off-time to register as a valid change $=$ 50 ns | T DHRR | 60 | 100 | ns |

PROPAGATION DELAY
NCP51530B

| $\mathrm{V}_{\mathrm{LI}}$ falling to $\mathrm{V}_{\mathrm{LO}}$ falling | $\mathrm{C}_{\text {load }}=0$, Minimum On/Off-time <br> to register as a valid change $=$ <br> 50 ns | $\mathrm{~T}_{\text {DLFF }}$ |  | 25 | 40 |
| :--- | :--- | :--- | :--- | :--- | :--- |
| $\mathrm{~V}_{\mathrm{HI}}$ falling to $\mathrm{V}_{\mathrm{HO}}$ falling | $\mathrm{C}_{\text {load }}=0$, Minimum On/Off-time <br> to register as a valid change $=$ <br> 50 ns | $\mathrm{~T}_{\text {DHFF }}$ |  | 25 | 40 |
| $\mathrm{~V}_{\mathrm{LI}}$ rising to $\mathrm{V}_{\mathrm{LO}}$ rising | $\mathrm{C}_{\text {load }}=0$, Minimum On/Off-time <br> to register as a valid change $=$ <br> 50 ns | $\mathrm{~T}_{\mathrm{DLRR}}$ | ns |  |  |
| $\mathrm{V}_{\mathrm{HI}}$ rising to $\mathrm{V}_{\mathrm{HO}}$ rising | $\mathrm{C}_{\text {load }}=0$, Minimum On/Off-time <br> to register as a valid change $=$ <br> 50 | $\mathrm{~T}_{\mathrm{DHRR}}$ | 25 | 40 | ns |



Figure 4. Propagation Delay, Rise and Fall Times


Figure 5. Delay Matching


Figure 6. NCP51530 Operating Currents (No Load, $\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}$ )


Figure 7. NCP51530 Operating Currents (1nF load, $\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}$ )


Figure 8. $\mathrm{V}_{\mathrm{cc}} \mathrm{ON}$ vs Temperature


Figure 10. $\mathrm{V}_{\mathrm{cc}} \mathrm{Hyst}$ vs Temperature


Figure 12. $\mathrm{V}_{\mathrm{B}}$ Off vs Temperature


Figure 9. $\mathrm{V}_{\mathrm{cc}} \mathrm{OFF}$ vs Temperature


Figure 11. $\mathrm{V}_{\mathrm{B}} \mathrm{ON}$ vs Temperature


Figure 13. VbHyst vs Temperature

NCP51530


Figure 14. ICcQ vs Temperature


Figure 16. I ${ }_{\text {HB_L }}$ Leakage vs Temperature


Figure 18. Low Side Turn on Propagation Delay vs Temperature


Figure 15. $\mathrm{I}_{\mathrm{BQ}}$ vs Temperature


Figure 17. Low Side Turn on Propagation Delay vs Temperature


Figure 19. High Side Turn off Propagation Delay vs Temperature


Figure 20. High Side Turn off Propagation Delay vs Temperature


Figure 22. High Side Rise Time vs Temperature


Figure 24. High Side Fall Time vs Temperature


Figure 21. Low Side Rise Time vs Temperature


Figure 23. Low Side Fall Time vs Temperature


Figure 25. Typical Safe Operating Area with Negative Transient Voltage on HB Pin

## GENERAL DESCRIPTION

For popular topologies like LLC, half bridge converters, full bridge converters, two switch forward converter etc. low-side high-side drivers are needed which perform the function of both buffer and level shifter. These devices can drive the gate of the topside MOSFETs whose source node is a dynamically changing node. The bias for the high side driver in these devices is usually provided through a bootstrap circuit.

In a bid to make modern power supplies more compact and efficient, power supply designers are increasingly opting for high frequency operations. High frequency operation causes higher losses in the drivers, hence reducing the efficiency of the power supply.

NCP51530 is a 700 V high side-low side driver for AC-DC power supplies and inverters. NCP51530 offers best in class propagation delay, low quiescent current and low switching current at high frequencies of operation. This device thus enables highly efficient power supplies operating at high frequencies.

NCP51530 is offered in two versions, NCP51530A/B. NCP51530A has a typical 60 ns propagation delay, while NCP51530B has propagation delay of 25 ns .

NCP51530 comes in SOIC8 and DFN10 packages. SOIC8 package of the device is pin to pin compatible with industry standard solutions.

NCP51530 has two independent input pins HIN and LIN allowing it to be used in a variety of applications. This device also includes features wherein, in case of floating input, the logic is still defined. Driver inputs are compatible with both CMOS and TTL logic hence it provides easy interface with analog and digital controllers. NCP51530 has under voltage lock out feature for both high and low side drivers which
ensures operation at correct $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{B}}$ voltage levels. The output stage of NCP51530 has $3.5 \mathrm{~A} / 3 \mathrm{~A}$ current source/sink capability which can effectively charge and discharge a 1 nF load in 15 ns .

## FEATURES

## INPUT STAGES

NCP51530 has two independent input pins HIN and LIN allowing it to be used in a variety of applications. The input stages of NCP51530 are TTL and CMOS compatible. This ensures that the inputs of NCP51530 can be driven with 3.3 V or 5 V logic signals from analog or digital PWM controllers or logic gates.
The input pins have Schmitt triggers to avoid noise induced logic errors. The hysteresis on the input pins is typically 1.3 V . This high value ensures good noise immunity.
NCP51530 comes with an important feature wherein outputs (HO, LO) stays low in case any of the input pin is floating. At both the input pins there is an internal pull down resistor to define its logic value in case the pin is left open or NCP51530 is driven by open drain signal. The input logic is explained in the Table 7 below.
NCP51530 input pins are also tolerant to negative voltage below the GND pin level as long as it is within the ratings defined in the datasheet. This tolerance allows the use of transformer as an isolation barrier for input pulses.
NCP51530A features a noise rejection function to ensure that any pulse glitch shorter than 30 ns will not produce any output. These features are well illustrated in the Figure 26 below.

NCP51530B has no such filters in the input stages. The timing diagram NCP51530B is Figure 27 below.

Table 7. INPUT TABLE

| S.No | LIN | HIN | LO | HO |
| :---: | :---: | :---: | :---: | :---: |
| 1 | 0 | 0 | 0 | 0 |
| 2 | 0 | 1 | 0 | 1 |
| 3 | 1 | 0 | 1 | 0 |
| 4 | 1 | 1 | 1 | 1 |
| 5 | X | 0 | 0 | 0 |
| 6 | X | 1 | 0 | 1 |
| 7 | X | $X$ | 0 | 0 |
| 8 | 0 | X | 0 | 0 |
| 9 | 1 | X | 1 | 0 |



Figure 26. Input Filter (NCP51530A)


Figure 27. No Input Filter (NCP51530B)


Figure 28. UVLO Timing Diagram

## UNDER VOLTAGE LOCK-OUT

NCP51530 has under voltage lockout protection on both the high side and the low side driver. The function of the UVLO circuits is to ensure that there is enough supply voltages ( $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{B}}$ ) to correctly bias high side and low side circuits. This also ensures that the gate of external MOSFETs are driven at an optimum voltage.

If the $\mathrm{V}_{\mathrm{CC}}$ is below the $\mathrm{V}_{\mathrm{CC}}$ UVLO voltage, the low side driver output (LO) and high side driver output (HO) both remain low.

If $\mathrm{V}_{\mathrm{B}}$ is below $\mathrm{V}_{\mathrm{B}}$ UVLO voltage the high side driver output (HO) remains low. However if the $\mathrm{V}_{\mathrm{CC}}$ is above $\mathrm{V}_{\mathrm{CC}}$ UVLO voltage level, the low side driver output (LO) can still turn on and off based on the low side driver input (LI)
and is not affected by the $\mathrm{V}_{\mathrm{B}}$ status. This ensures proper charging of the bootstrap capacitor to bring the high side bias supply $\mathrm{V}_{\mathrm{B}}$ above UVLO voltage.

Both the $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{B}}$ UVLO circuits are provided with hysteresis feature. This hysteresis feature avoids errors due to ground noise in the power supply. The hysteresis also
ensures continuous operation in case of a small drop in the bias voltage. This drop in the bias can happen when device starts switching MOSFET and the operating current of the device increases. The UVLO feature of the device is explained in the Figure 28.


Figure 29. NCP51530 Turn ON-OFF Paths

## OUTPUT STAGES

The NCP51530 is equipped with two independent drivers. The output stage of NCP51530 has $3.5 \mathrm{~A} / 3 \mathrm{~A}$ current source/sink capability which can effectively charge and discharge a 1 nF load in 15 ns .

The outputs of NCP51530 can be turned on at the same time and there is no internal dead-time built between them. This allows NCP51530 to be used in topologies like two switch forward converter.

The figure below show the output stage structure and the charging and discharging path of the external power MOSFET. The bias supply $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{B}}$ supply the energy to charge the gate capacitance Cgs of the low side or the top
side external MOSFETs respectively. When a logic high is received from input stage, Qsource turns on and $\mathrm{V}_{\mathrm{CC}} / \mathrm{V}_{\mathrm{B}}$ starts charging Cgs through Rg. Once the Cgs is charged to the drive voltage level the external power MOSFET turns on the external MOSFET to discharge to GND/HB level.

When a logic low signal is received from the input stage, Qsource turns off and Qsink turns on providing a path for gate terminal of

As seen in the figure, there are parasitic inductances in charging and discharging path of the Cgs. This can result in a little dip in the bias voltages $\mathrm{V}_{\mathrm{CC}} / \mathrm{V}_{\mathrm{B}}$. If the $\mathrm{V}_{\mathrm{CC}} / \mathrm{V}_{\mathrm{B}}$ drops below UVLO the power supply can shut down the device.

NCP51530


Figure 30. Low Side Turn-ON Propagation Delay (NCP51530A)

## FAST PROPAGATION DELAY

NCP51530 boasts of industry best propagation delay between input and output. NCP51530A has a typical of 60 ns propagation delay. The best in class propagation delay in NCP51530 makes it suitable for high frequency operation.

Since NCP51530B doesn't have the input filter included, the propagation delay are even faster. NCP51530B offers 25 ns propagation delay between input and output.


Figure 31. Low Side Turn-Off Propagation Delay (NCP51530A)


Figure 32. High Side Turn-Off Propagation Delay (NCP51530B)

NCP51530


Figure 33. High Side Turn-Off Propagation Delay (NCP51530B)


Figure 34. Bootstrap Circuit

## COMPONENT SELECTION

## C $_{\text {воот }}$ CAPACITOR VALUE CALCULATION

NCP51530 has two independent drivers for driving high side and low side external MOSFETs. The bias for the high side driver is usually provided through a bootstrap circuit. A typical bootstrap circuit is shown in the figure 8 below.

The high side driver is biased by the $\mathrm{C}_{\text {boot }}$ (bootstrap capacitor). As can be seen in the circuit, $\mathrm{C}_{\mathrm{boot}}$ will charge only when HB goes to GND level. Low value of $\mathrm{C}_{\text {boot }}$ can result in a little dip in the bias voltages $\mathrm{V}_{\mathrm{B}}$. If the $\mathrm{V}_{\mathrm{B}}$ drops below UVLO the power supply can shut down the high side driver. Therefore choosing the right value of $\mathrm{C}_{\text {boot }}$ is very important for a robust design.
An example design for $\mathrm{C}_{\mathrm{boot}}$ is given below.

$$
\begin{gather*}
Q_{g}=30 \mathrm{nC}, \mathrm{~V}_{\mathrm{CC}}=15 \mathrm{~V}  \tag{eq.1}\\
\mathrm{Q}_{\mathrm{b}}=\mathrm{I}_{\mathrm{BQ}}{ }^{*} t_{\text {discharge }}=81 \mu \mathrm{C} * 5 \mu \mathrm{~S}=405 \mathrm{pC} \\
\mathrm{Q}_{\text {tot }}=\mathrm{Q}_{\mathrm{g}}+\mathrm{Q}_{\mathrm{b}}=30 \mathrm{nC}+405 \mathrm{p}=30.4 \mathrm{pC} \\
\mathrm{C}_{\text {boot }}=\frac{Q_{\text {tot }}}{V_{\text {tipple }}}=\frac{30.4 \mathrm{nC}}{150 \mathrm{mV}}=203 \mathrm{nF} \tag{eq.4}
\end{gather*}
$$

Qg is equivalent gate charge of the FET $\mathrm{I}_{\mathrm{BQ}}$ is the boot quiescent current
$t_{\text {dishcharge }}$ is the discharge time for bootstrap capacitor $\mathrm{V}_{\text {ripple }}$ is the allowed ripple voltage in the bootstrap capacitor

It is recommended to use a larger value so as to cover any variations in the gate charge and voltage with temperature.

## $\mathbf{R}_{\text {boot }}$ RESISTOR VALUE CALCULATION

$\mathrm{R}_{\text {boot }}$ resistor value is very important to ensure proper function of the device. A high value of $\mathrm{R}_{\text {boot }}$ would slow down the charging of the $\mathrm{C}_{\text {boot }}$ while too low a value would push very high charging currents for $\mathrm{C}_{\mathrm{boot}}$. For NCP51530 a value between $2 \Omega$ and $10 \Omega$ is recommended for $R_{\text {boot }}$.
For example $\mathrm{R}_{\text {boot }}=5 \Omega$

$$
\begin{equation*}
I_{\text {boot(pk) }}=\frac{\mathrm{V}_{\mathrm{Cc}}-\mathrm{V}_{\mathrm{D}}}{\mathrm{R}_{\mathrm{boot}}}=\frac{15 \mathrm{~V}-1 \mathrm{~V}}{5 \Omega}=2.8 \mathrm{~A} \tag{eq.5}
\end{equation*}
$$

Where $\mathrm{V}_{\mathrm{D}}$ is the bootstrap diode forward drop.
Thus, $\mathrm{R}_{\text {boot }}$ value of $5 \Omega$ keeps the peak current below 2.8 A .

## HIN AND LIN INPUT FILTER

For PWM connection on the LIN and HIN pin of the NCP51530, a RC is recommended to filter high frequency input noise.

This filter is particularly important in case of NCP51530B where no internal filter is included.

The recommended value for $\mathrm{R}_{\mathrm{LIN}} / \mathrm{R}_{\mathrm{HIN}}$ and $\mathrm{C}_{\mathrm{HIN}} / \mathrm{C}_{\mathrm{LIN}}$ are as below.
$\mathrm{R}_{\mathrm{LIN}} / \mathrm{R}_{\mathrm{HIN}}=100 \Omega$
$\mathrm{C}_{\mathrm{HIN}} / \mathrm{C}_{\mathrm{LIN}}=120 \mathrm{pF}$

## $\mathrm{V}_{\mathrm{Cc}}$ CAPACITOR SELECTION

$\mathrm{V}_{\mathrm{CC}}$ capacitor value should be selected at least ten times the value of $\mathrm{C}_{\text {boot }}$. In this case thus $\mathrm{C}_{\mathrm{VCC}}>2 \mu \mathrm{~F}$.

## $\mathbf{R}_{\text {gate }}$ SELECTION

$\mathrm{R}_{\text {gate }}$ are selected to limit the peak gate current during charging and discharging of the gate capacitance. This resistance also helps to damp the ringing due to the parasitic inductances.

For example for a $\mathrm{R}_{\text {gate }}$ value of $5 \Omega$, the peak source and sink currents would be limited to the following values.

$$
\begin{gathered}
\mathrm{R}_{\text {gate }}=5 \Omega \\
\mathrm{I}_{\mathrm{LO} \_ \text {Source }}=\frac{\mathrm{V}_{\mathrm{CC}}}{\mathrm{R}_{\mathrm{Lgate}}+\mathrm{R}_{\mathrm{LOH}}}=\frac{15 \mathrm{~V}}{6.7 \Omega}=2.23 \mathrm{~A} \text { (eq. 7) } \\
\mathrm{I}_{\mathrm{LO} \_ \text {Sink }}=\frac{\mathrm{V}_{\mathrm{CC}}}{\mathrm{R}_{\text {Lgate }}+\mathrm{R}_{\mathrm{LOL}}}=\frac{15 \mathrm{~V}}{6.8 \Omega}=2.20 \mathrm{~A} \\
\mathrm{I}_{\text {HO_Source }}=\frac{\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\text {Dboot }}}{\mathrm{R}_{\text {Lgate }}+\mathrm{R}_{\text {HOH }}}=\frac{14 \mathrm{~V}}{6.7 \Omega}=2.09 \mathrm{~A} \text { (eq. 8) } \\
\mathrm{I}_{\text {HO_Sink }}=\frac{\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\text {Dboot }}}{\mathrm{R}_{\text {Lgate }}+\mathrm{R}_{\text {HOL }}}=\frac{15 \mathrm{~V}-1 \mathrm{~V}}{6.8 \Omega}=2.06 \mathrm{~A}
\end{gathered}
$$

## TOTAL POWER DISSIPATION

Total power dissipation of NCP51530 can be calculated as follows.

1. Static power loss of device (excluding drivers) while switching at an appropriate frequency.

$$
\begin{equation*}
P_{\text {operating }}=\mathrm{V}_{\mathrm{boot}}{ }^{*} \mathrm{I}_{\mathrm{BO}}+\mathrm{V}_{\mathrm{CC}}^{*} \mathrm{I}_{\mathrm{CCO}} \tag{eq.11}
\end{equation*}
$$

$$
=14 \mathrm{~V} * 0.4 \mathrm{~mA}+15 \mathrm{~V} * 0.4 \mathrm{~mA}=11.6 \mathrm{~mW}
$$

$\mathrm{I}_{\mathrm{BO}}$ is the operating current for the high side driver $\mathrm{I}_{\mathrm{CCO}}$ is the operating current for the low side driver
2. Power loss of driving external FET (Hard Switching)
$P_{\text {drivers }}=\left(\left(Q_{g} * V_{\text {boost }}\right)+\left(Q_{g} * V_{C C}\right)\right) f$
$=((30 \mathrm{nC} * 14 \mathrm{~V})+(30 \mathrm{nC} * 15 \mathrm{~V})) * 100 \mathrm{kHz}=87 \mathrm{~mW}{ }^{(e \mathrm{Q}}$
$\mathrm{Q}_{\mathrm{g}}$ is total gate charge of the MOSFET
3. Power loss of driving external FET (Soft Switching)

$$
\begin{align*}
\mathrm{P}_{\text {drivers }} & =\left(\left(\mathrm{Q}_{\mathrm{gs}} * \mathrm{~V}_{\text {boot }}\right)+\left(\mathrm{Q}_{\mathrm{gs}} * \mathrm{~V}_{\mathrm{CC}}\right)\right) * \mathrm{f}  \tag{eq.13}\\
& =((4 \mathrm{nC} * 14 \mathrm{~V})+(4 \mathrm{nC} * 15 \mathrm{~V})) * 100 \mathrm{kHz}=11 \mathrm{~mW}
\end{align*}
$$

4. Level shifting losses

$$
\begin{aligned}
P_{\text {levelshifting }} & =\left(\mathrm{V}_{\mathrm{r}}+\mathrm{V}_{\mathrm{b}}\right) * \mathrm{Q} * \mathrm{f} \\
& =415 \mathrm{~V} * 0.5 \mathrm{nC} * 100 \mathrm{kHz}=20.75 \mathrm{~mW}
\end{aligned}
$$

Vr is the rail voltage
Q is the substrate charge on the level shifter
5. Total Power Loss (Hard Switching)

$$
\begin{align*}
P_{\text {total }} & =P_{\text {driver }}+P_{\text {operating }}+P_{\text {levelshitting }}  \tag{eq.15}\\
& =11.6 \mathrm{~mW}+87 \mathrm{~mW}+20.75 \mathrm{~mW}=119.35 \mathrm{~mW}
\end{align*}
$$

6. Junction temperature increase
$\mathrm{t}_{\mathrm{J}}=\mathrm{R}_{\theta \mathrm{JA}} * \mathrm{P}_{\text {total }}=183 * 0.14=25^{\circ} \mathrm{C}$

## LAYOUT RECOMMENDATIONS

NCP51530 is a high speed and high current high side and low side driver. To avoid any device malfunction during device operation, it is very important that there is very low parasitic inductance in the current switching path. It is very important that the best layout practices are followed for the PCB layout of the NCP51530. An example layout is shown in the figure below. Some of the layout rules to be followed are listed below.

- Keep the low side drive path LO-Q1-GND as small as possible. This reduces the parasitic inductance in the path and hence eliminates ringing on the gate terminal of the low side MOSFET Q1.
- Keep the high side drive loop HO-Q2-HB as small as possible. This reduces the parasitic inductance in the
path and hence eliminates ringing on the gate terminal of the low side MOSFET Q1.
- Keep $\mathrm{C}_{\mathrm{VCC}}$ as near to the $\mathrm{V}_{\mathrm{CC}}$ pin as possible and the $\mathrm{V}_{\mathrm{CC}}-\mathrm{CV}_{\mathrm{CC}}-\mathrm{GND}$ loop as small as possible.
- Keep $\mathrm{C}_{\mathrm{VB}}$ as near to VB pin as possible and VB-CVB-HB loop as small as possible.
- Keep the HB-GND-Q1 loop as small as possible. This loop has the potential to produce a negative voltage spike on the HB pin. This negative voltage spike can cause damage to the driver. This negative spike can increase the boot capacitor voltage above the maximum rating and hence cause damage to the driver.


Figure 35. Example Layout

## IMPACT IONIZATION CURRENT

NCP51530 tends to exhibit an Impact Ionization current that flows from the boot pin (VB) to ground (GND) under certain conditions. This happens when voltage on the bridge pin ( HB ) is less than 40 V for a time greater than $100 \mu \mathrm{~s}$ and that is immediately followed by switching event that pulls-up the HB pin above 150 V . This current can potentially last multiple switching cycle before it diminishes. Furthermore, Impact Ionization current is not seen in systems where the bulk voltage is always below 150 V i.e., HB node is never pulled above 150 V , for instance, a 48 V to 12 V full-bridge power converter.

Figure 36 below shows an example of Impact Ionization current. This example shows a half-bridge converter running at 100 kHz frequency with $3 \mu \mathrm{~s}$ on-time. It shows

Impact Ionization current flowing in first three pulses during startup and subsiding thereafter.

Depending on the duration and magnitude of the Impact Ionization current it can lead to thermal stress on the device which can potentially, in corner cases, cause a thermal failure of NCP51530.

Following are the safe conditions under which the Impact Ionization current doesn't occur:

1. Systems where VHB < 150 V and VBOOT < 170 V.
OR
2. Systems where VHB $>40 \mathrm{~V}$ before the start of switching
OR
3. Further, if the dv/dt of the VHB is kept under $0.1 \mathrm{~V} / \mathrm{ns}$, then the Impact Ionization current substantially reduces.

## Mitigating Impact lonization Current in Various Topologies

- Flyback Converters and derivatives: Any topologies based on flyback or derivatives (DCM/CCM Flyback,

Active Clamp Flyback, and AHB Flyback) do not show any Impact Ionization current. This is because that transformer in the flyback topology is connected to input directly hence the VHB at $\mathrm{t}=0$ is at input voltage ( $>40 \mathrm{~V}$ ) satisfying the second conditioned mentioned above.


Figure 36. Impact Ionization Current in NCP51530. C1 is HB node at $50 \mathrm{~V} / \mathrm{div}$ and $\mathbf{C 2}$ is Impact lonization Current at $\mathbf{5 0} \mathbf{~ m A / d i v}$

- Synchronous Boost Converter: Similar to flyback the VHB at $\mathrm{t}=0$ is at input voltage ( $>40 \mathrm{~V}$ ) so no Impact Ionization current flows.
- Phase Shifted Full-bridge: The HB pin can be potentially at less than 40 V when switching starts. This can cause Impact Ionization current to flow during startup and in burst mode. This can be mitigated by adding parallel resistors ( $>1 \mathrm{Meg}$ ) across the FETs. This ensures that the voltage on HB pin at $t=0$ is greater than 40 V . This is shown in figure 2 below. R1, R2, R3 and R4 ensure that the switch node voltage is at a voltage greater than 40 V before the switching starts.
- High Voltage Synchronous Buck Converter: Synchronous buck presents the worst case for the

Impact Ionization current. The HB is at a voltage equal to output voltage always at $\mathrm{t}=0$. Hence at the startup or in the cases of burst mode we see Impact Ionization current when the Vout < 40 V . One potential solution can be pre-charging the output with VCC through a diode and running the system in soft-switching from first pulse itself. However if the regulated Vout is less than 40 V then there is a chance of Impact Ionization current every burst cycle. But as explained earlier this occurs only in case of HV systems. When the bulk voltage is less than 150 V no Impact Ionization current is seen.


Figure 37. Phase Shifted Full Bridge Using NCP51530

ORDERING INFORMATION

| Device | Propagation Delay <br> (ns) | Input filter | Package | Shipping $^{\dagger}$ |
| :--- | :---: | :---: | :---: | :---: |
| NCP51530ADR2G | 60 | Yes | SOIC-8 <br> (Pb-Free) | $2500 /$ Tape \& Reel |
| NCP51530BDR2G | 25 | No | SOIC-8 <br> (Pb-Free) | $2500 /$ Tape \& Reel |
| NCP51530AMNTWG | 60 | Yes | DFN10 4x4 <br> (Pb-Free) | $4000 /$ Tape \& Reel |
| NCP51530BMNTWG | 25 | No | DFN10 4x4 <br> (Pb-Free) | $4000 /$ Tape \& Reel |

$\dagger$ For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.


DFN10 4x4, 0.8P
CASE 506DJ
ISSUE O
DATE 20 MAY 2016


ALTERNATE B-1
ALTERNATE B-2
DETAIL B
alternate constructions

NOTES:

1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994
2. CONTROLLING DIMENSION: MILLIMETERS
3. DIMENSION b APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.25 AND 0.30 MM FROM THE TERMINAL TIP
4. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS
5. FOR DEVICE OPN CONTAINING W OPTION, DETAIL A ALTERNATE CONSTRUCTION A-2 AND DETAIL B ALTERNATE CONSTRUCTION B-2 ARE NOT APPLICABLE.

| DIM | MILLIMETERS |  |
| :---: | :---: | :---: |
|  | MIN | MAX |
| A | 0.80 | 1.00 |
| A1 | 0.00 | 0.05 |
| A3 | 0.20 REF |  |
| b | 0.25 | 0.35 |
| D | 4.00 BSC |  |
| D2 | 2.90 | 3.10 |
| E | 4.00 BSC |  |
| E2 | 1.85 | 2.05 |
| E3 | 0.375 BSC |  |
| e | 0.80 |  |
| K | 0.90 | --- |
| L | 0.35 | 0.45 |
| L1 | 0.00 | 0.15 |


| SIDE VIEW | A1- |  |  |  | C PLAN |  |  |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  0.10 C A B |  |  |  |  |  |  |



RECOMMENDED MOUNTING FOOTPRINT


GENERIC MARKING DIAGRAM*

| XXXXXX <br> XXXXXX <br> ALYW: <br>  |
| :---: |

XXXXX = Specific Device Code
A = Assembly Location
L = Wafer Lot
Y = Year
W = Work Week

- $\quad=\mathrm{Pb}-$ Free Package
(Note: Microdot may be in either location)
*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G", may or not be present.

| DOCUMENT NUMBER: | 98AON12037G | Electronic versions are uncontrolled except when accessed directly from the Document Repository. <br> Printed versions are uncontroled except when stamped "CONTROLLED COPY" in red. |
| ---: | :--- | :--- | :--- |
| DESCRIPTION: | DFN10 4X4, 0.8P | PAGE 1 OF 1 |

[^0] rights of others.


SOIC-8 NB
CASE 751-07
ISSUE AK
SCALE 1:1
DATE 16 FEB 2011


NOTES:

1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
2. CONTROLLING DIMENSION: MILLIMETER.
3. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.
4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.
5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.
6. 751-01 THRU 751-06 ARE OBSOLETE. NEW
7. 751-01 THRU 751-06 AR
STANDARD IS 751-07.

| DIM | MILLIMETERS |  | INCHES |  |
| :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |
|  | 4.80 | 5.00 | 0.189 | 0.197 |
| B | 3.80 | 4.00 | 0.150 | 0.157 |
| C | 1.35 | 1.75 | 0.053 | 0.069 |
| D | 0.33 | 0.51 | 0.013 | 0.020 |
| G | 1.27 BSC |  | 0.050 BSC |  |
| H | 0.10 | 0.25 | 0.004 | 0.010 |
| J | 0.19 | 0.25 | 0.007 | 0.010 |
| K | 0.40 | 1.27 | 0.016 | 0.050 |
| M | 0 | $0^{\circ}$ | $8^{\circ}$ | 0 |
|  | $\circ$ | 8 |  |  |
| N | 0.25 | 0.50 | 0.010 | 0.020 |
| S | 5.80 | 6.20 | 0.228 | 0.244 |

## GENERIC

MARKING DIAGRAM*



XXXXX = Specific Device Code
A = Assembly Location
L = Wafer Lot
= Year
$\begin{array}{ll}\mathrm{W} & =\text { Work Week } \\ \text { - } & =\text { Pb-Free Package }\end{array}$
*This information is generic. Please refer to device data sheet for actual part marking. $\mathrm{Pb}-\mathrm{Free}$ indicator, " G " or microdot " $\mathrm{=}$ ", may or may not be present. Some products may not follow the Generic Marking.
*For additional information on our $\mathrm{Pb}-$ Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

## STYLES ON PAGE 2

| DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Repository. <br> Printed versions are uncontroled except when stamped "CONTROLLED COPY' in red. |
| ---: | :--- | :--- | :--- |
| DESCRIPTION: | SOIC-8 NB | PAGE 1 OF 2 |

[^1] rights of others.

SOIC-8 NB
CASE 751-07
ISSUE AK
DATE 16 FEB 2011

STYLE

| PIN 1. | EMITTER |
| ---: | :--- |
| 2. | COLLECTOR |
| 3. | COLLECTOR |
| 4. | EMITTER |
| 5. | EMITTER |
| 6. | BASE |
| 7. | BASE |
| 8. | EMITTER |
| STYLE 5: |  |
| PIN 1. | DRAIN |
| 2. | DRAIN |
| 3. | DRAIN |
| 4. | DRAIN |
| 5. | GATE |
| 6. | GATE |
| 7. | SOURCE |
| 8. | SOURCE |

STYLE 9:
PIN 1. EMITTER, COMMON
COLLECTOR, DIE \#1 COLLECTOR, DIE \#2 EMITTER, COMMON EMITTER, COMMON BASE, DIE \#2
BASE, DIE \#1
8. EMITTER, COMMON

STYLE 13:
PIN 1. N.C.
2. SOURCE
3. SOURCE

GATE
DRAIN
DRAIN
DRAIN
8. DRAIN

STYLE 17:
PIN 1. VCC
V2OUT
V10UT
V10UT
TXE
RXE
VEE
7. GND
8. ACC

STYLE 21:
PIN 1. CATHODE 1
2. CATHODE 2
3. CATHODE 3

CATHODE 4
CATHODE 5
6. COMMON ANODE
7. COMMON ANODE
8. CATHODE 6

STYLE 25:
PIN 1. VIN
2. $\mathrm{N} / \mathrm{C}$

REXT
GND
IOUT
IOUT
IOUT
8. IOUT

## STYLE 29

PIN 1. BASE, DIE \#
EMITTER, \#1
BASE, \#2
. EMITTER, \#2
5. COLLECTOR, \#2
6. COLLECTOR, \#2
7. COLLECTOR, \#1
8. COLLECTOR, \#1

STYLE
PIN 1. COLIECTOR,
2. COLLECTOR, \#
3. COLLECTOR, \#2

COLLECTOR, \#2
BASE, \#2
. EMITTER, \#2
7. BASE, \#1
8. EMITTER, \#1

STYLE 6:
PIN 1. SOURCE
DRAIN
3. DRAIN
4. SOURCE

SOURCE
6. GATE
7. GATE
8. SOURCE

STYLE 10:
PIN 1. GROUND
2. BIAS 1
3. OUTPUT

GROUND
GROUND
BIAS 2
7. INPUT
8. GROUND

STYLE 14
PIN 1. N-SOURCE
2. N-GATE
. P-SOURCE
P-GATE
5.DRAIN
6. P-DRAIN
7. N-DRAIN
8. N -DRAIN

STYLE 18
PIN 1. ANODE
2. ANODE
3. SOURCE
4. GATE
5. DRAIN
6. DRAIN
7. CATHODE
8. CATHODE

STYLE 22 :
PIN 1. I/O LINE
2. COMMON CATHODE/VCC
3. COMMON CATHODE/VCC
4. I/O LINE 3
5. COMMON ANODE/GND
6. I/O LINE 4
7. I/O LINE 5
8. COMMON ANODE/GND

STYLE 26:
PIN 1. GND
2. $\mathrm{dv} / \mathrm{dt}$
3. ENABLE
4. ILIMIT

SOURCE
SOURCE
SOURCE
8. VCC

STYLE 30:
PIN 1. DRAIN 1
2. DRAIN 1
. GATE 2
4. SOURCE 2
5. SOURCE 1/DRAIN 2
. SOURCE 1/DRAIN 2
SOURCE 1/DRAIN 2
8. GATE 1

STYLE 3
STYLE
2. DRAIN, DIE
2. DRAIN, \#1
2. DRAIN, \#
3. DRAIN, \#2
4. DRAIN, \#2
5. GATE, \#2
7. GATE, \#1
8. SOURCE, \#1

## STYLE 7

PIN 1. INPUT
2. EXTERNAL BYPASS
3. THIRD STAGE SOURCE
4. GROUND
5. DRAIN
6. GATE 3
7. SECOND STAGE Vd
8. FIRST STAGE Vd

## STYLE 11:

PIN 1. SOURCE
2. GATE 1
3. SOURCE 2
4. GATE 2
5. DRAIN 2
6. DRAIN 2
7. DRAIN 1
8. DRAIN 1

## STYLE 15:

PIN 1. ANODE 1
2. ANODE 1
3. ANODE 1
4. ANODE 1
5. CATHODE, COMMON
6. CATHODE, COMMON
7. CATHODE, COMMON
8. CATHODE, COMMON

## STYLE 19:

PIN 1. SOURCE
2. GATE 1
3. SOURCE 2
4. GATE 2
5. DRAIN
6. MIRROR 2
7. DRAIN 1
8. MIRROR 1

## STYLE 23:

PIN 1. LINE 1 IN
2. COMMON ANODE/GND
3. COMMON ANODE/GND
4. LINE 2 IN
5. LINE 2 OUT
6. COMMON ANODE/GND
7. COMMON ANODE/GND
8. LINE 1 OUT

STYLE 27:
PIN 1. ILIMIT
2. OVLO
3. UVLO
4. INPUT+
5. INPUT+
5. SOURCE
6. SOURCE
7. SOURCE
8. DRAIN

STYLE 4:
PIN 1. ANODE
2. ANODE
3. ANODE
4. ANODE
5. ANODE
6. ANODE
8. COMMON CATHODE

## STYLE 8:

PIN 1. COLLECTOR, DIE \#1
2. BASE, \#1
3. BASE, \#2
4. COLLECTOR, \#2
5. COLLECTOR, \#2
6. EMITTER, \#2
7. EMITTER, \#1
8. COLLECTOR, \#1

## STYLE 12

PIN 1. SOURCE
2. SOURCE
3. SOURCE
4. GATE
5. DRAIN
6. DRAIN
7. DRAIN
8. DRAIN

## STYLE 16:

PIN 1. EMITTER, DIE \#1
2. BASE, DIE \#1
3. EMITTER, DIE \#2
3. EMITTER, DIE
4. BASE, DIE \#2
4. BASE, DIE \#2
6. COLLECTOR, DIE \#2
7. COLLECTOR, DIE \#1
8. COLLECTOR, DIE \#1

## STYLE 20:

PIN 1. SOURCE (N)
2. GATE (N)
3. SOURCE (P)
4. GATE (P)
5. DRAIN
6. DRAIN
7. DRAIN
8. DRAIN

STYLE 24
PIN 1. BASE
2. EMITTER
3. COLLECTOR/ANODE
4. COLLECTOR/ANODE
5. CATHODE
6. CATHODE
7. COLLECTOR/ANODE
8. COLLECTOR/ANODE

## STYLE 28:

PIN 1. SW_TO_GND
2. DASIC $\bar{O} F F$
3. DASIC_SW_DET
4. GND
5. V_MON
6. VBULK
7. VBULK
8. VIN

| DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Repository Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |
| :---: | :---: | :---: |
| DESCRIPTION: | SOIC-8 NB | PAGE 2 OF 2 |

ON Semiconductor and (0N) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the disclaims any and
rights of others.
onsemi, OnSeMi., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use onsemi products for any such unintended or unauthorized application, Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that onsemi was negligent regarding the design or manufacture of the part. onsemi is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## PUBLICATION ORDERING INFORMATION

LITERATURE FULFILLMENT:
Email Requests to: orderlit@onsemi.com
onsemi Website: www.onsemi.com

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Gate Drivers category:
Click to view products by ON Semiconductor manufacturer:

Other Similar products are found below :
 5951900000 01-1003W-10/32-15 0131700000 00-2240 LTP70N06 LVP640 5J0-1000LG-SIL LY1D-2-5S-AC120 LY2-US-AC240 LY3-UA-DC24 00576P0020 00600P0010 LZN4-UA-DC12 LZNQ2M-US-DC5 LZNQ2-US-DC12 LZP40N10 00-8196-RDPP 00-8274-RDPP 00-8275-RDNP 00-8722-RDPP 00-8728-WHPP 00-8869-RDPP 00-9051-RDPP 00-9091-LRPP 00-9291-RDPP 02071000000207400000 $01312 \underline{0134220000} \underline{60713816}$ M15730061 61161-90 61278-0020 6131-204-23149P 6131-205-17149P 6131-209-15149P 6131-218-17149P 6131-220-21149P 6131-260-2358P 6131-265-11149P


[^0]:    ON Semiconductor and (ON are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the

[^1]:    ON Semiconductor and ON are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the

