

# LDO Regulator, Low Noise (8 $\mu$ V<sub>RMS</sub>), ADJ/FIX

# 38 V, 150 mA

# **NCP731**

The NCP731 device is based on unique combination of features – very low noise, low quiescent current, fast transient response and high input and output voltage ranges. The NCP731 is CMOS LDO regulator designed for up to 38 V input voltage and 150 mA output current. Very low noise (8  $\mu V_{RMS}$ ) makes this device an ideal solution for application where clean voltage rails are critical for system performance (power operational amplifiers, analog–to–digital / digital–to–analog converters and other precision analog circuitry).

Internal short circuit and over temperature protections saves the device against overload conditions.

#### **Features**

- Operating Input Voltage Range: 2.7 V to 38 V
- Output Voltage Adjustable Range: 1.2 V to 35 V
- Fixed Output Voltage Versions: 3.3 V and 5.0 V (other voltage versions on request)
- Very Low Noise: 8 µV<sub>RMS</sub> (10 Hz to 100 kHz)
- Low Quiescent Current: 48 µA typ.
- Low Shutdown Current: 100 nA typ.
- Low Dropout: 290 mV typ. at 150 mA
- Output Voltage Accuracy ±0.6% (25°C)
- Programmable Soft Start Circuit
- Stable with Small 1 µF Ceramic Capacitors
- Over-Current and Thermal Shutdown Protections
- Available in Micro-8 EP Package
- Device is Pb-Free and RoHS Compliant

### **Typical Applications**

- Supply Rails for OpAmps, ADCs, DACs and other Precision Analog Circuitry and Audio
- Post DC-DC Converter Regulation and Ripple Filtering
- Test and Measurement
- Industrial Instrumentation
- Metering
- Battery Powered Devices



#### **MARKING DIAGRAM**



XXXX = Specific Device Code

A = Assembly Location

Y = Year W = Work Week

ZZ = Assembly Lot Code



Figure 1. Adjustable Output Voltage Application



Figure 2. Fixed Output Voltage Application

Notes:

1

Blue objects are valid for ADJ version only Green objects are valid for FIX version only Black objects are common for all version

#### ORDERING INFORMATION

See detailed ordering and shipping information on page 16 of this data sheet.



Figure 3. Internal Block Diagram

## Notes:

Blue objects are valid for ADJ version only Green objects are valid for FIX version only The rest valid for both versions



Figure 4. Pin Assignments

# **PIN DESCRIPTION**

| Pin Number | Pin Name | Description                                                                                                                                                                                                                                                                                                                                              |
|------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8          | IN       | Power supply input pin.                                                                                                                                                                                                                                                                                                                                  |
| 4          | GND      | Ground pin.                                                                                                                                                                                                                                                                                                                                              |
| 1          | OUT      | LDO output pin.                                                                                                                                                                                                                                                                                                                                          |
| 5          | EN       | Enable input pin (high = enable, low = disable). If this pin is not needed it should be conned to IN pin. No internal pull-up or pull-down circuit is present.                                                                                                                                                                                           |
| 2          | ADJ/FF   | <ul> <li>ADJ version – pin is ADJ</li> <li>Adjust input pin. Could be connected directly or by the resistor divider to the output pin.</li> <li>FIX versions – pin is FF</li> <li>Feed forward capacitor pin. Could be connected by C<sub>FF</sub> capacitor to OUT pin for better dynamic performance &amp; lower noise or left unconnected.</li> </ul> |
| 3, 7       | NC       | Not internally connected. Could be left unconnected or connected to GND.                                                                                                                                                                                                                                                                                 |
| 6          | SS       | Soft-start input pin. Connect a C <sub>SS</sub> capacitor to set soft-start time. Could be left floating if not used.                                                                                                                                                                                                                                    |
| EP         | EPAD     | Exposed pad, must be connected to GND.                                                                                                                                                                                                                                                                                                                   |

**Table 1. MAXIMUM RATINGS** 

| Rating IN Voltage (Note 1)                    |                                                                |                  | Value                                                          | Unit<br>V |
|-----------------------------------------------|----------------------------------------------------------------|------------------|----------------------------------------------------------------|-----------|
|                                               |                                                                |                  | -0.3 to 40                                                     |           |
| OUT Voltage                                   | ADJ Version and FIX Versions with V <sub>OUT-NOM</sub> > 6.0 V | V <sub>OUT</sub> | -0.3 to [(V <sub>IN</sub> + 0.3) or 40;<br>whichever is lower] | V         |
|                                               | FIX Versions with $V_{OUT-NOM} \le 6.0 \text{ V}$              | 1                | -0.3 to [(V <sub>IN</sub> + 0.3) or 7;<br>whichever is lower]  |           |
| EN Voltage                                    | •                                                              | V <sub>EN</sub>  | -0.3 to (V <sub>IN</sub> + 0.3)                                | V         |
| ADJ/FF Voltage                                |                                                                | $V_{ADJ}$        | -0.3 to 5.5                                                    | V         |
| SS Voltage                                    |                                                                |                  | -0.3 to 5.5                                                    | V         |
| Output Current                                |                                                                |                  | Internally limited                                             | mA        |
| Maximum Junction Temperature                  |                                                                |                  | 150                                                            | °C        |
| Storage Temperature                           |                                                                |                  | -55 to 150                                                     |           |
| ESD Capability, Human Body Model (Note 2)     |                                                                |                  | 2000                                                           | V         |
| ESD Capability, Charged Device Model (Note 2) |                                                                |                  | 1000                                                           | V         |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 1. Refer to ELECTRICAL CHĂRACTERISTICS and APPLICATION INFORMATION for Safe Operating Area.
- This device series incorporates ESD protection and is tested by the following methods: ESD Human Body Model tested per ANSI/ESDA/JEDEC JS-001, EIA/JESD22-A114 ESD Charged Device Model tested per ANSI/ESDA/JEDEC JS-002, EIA/JESD22-C101

# Table 2. THERMAL CHARACTERISTICS (Note 3)

| Characteristic                                              | Symbol           | Value | Unit |
|-------------------------------------------------------------|------------------|-------|------|
| Thermal Resistance, Junction-to-Air                         | $R_{	heta JA}$   | 44    | °C/W |
| Thermal Resistance, Junction-to-Case (top)                  | $R_{\theta JCt}$ | 99    | °C/W |
| Thermal Resistance, Junction-to-Case (bottom)               | $R_{	heta JCb}$  | 19    | °C/W |
| Thermal Characterization Parameter, Junction-to-Case (top)  | $\Psi_{JCt}$     | 12    | °C/W |
| Thermal Characterization Parameter, Junction-to-Board [FEM] | $\Psi_{JB}$      | 16    | °C/W |

<sup>3.</sup> Measured according to JEDEC board specification (board 2S2P, Cu layer thickness 1 oz, Cu area 645mm², no airflow). Detailed description of the board can be found in JESD51-7.

**Table 3. ELECTRICAL CHARACTERISTICS**  $V_{IN} = V_{OUT-NOM} + 1$  V and  $V_{IN} \ge 2.7$  V,  $V_{EN} = 1.2$  V,  $I_{OUT} = 1$  mA,  $I_{OUT} = 1.0$   $I_{OUT} = 1.0$ 

| Parameter                        | Test Conditions                                                                                                                                                                         |                              | Symbol                | Min       | Тур  | Max  | Unit  |
|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-----------------------|-----------|------|------|-------|
| Recommended Input Voltage        |                                                                                                                                                                                         |                              | V <sub>IN</sub>       | 2.7       | _    | 38   | V     |
| Output Voltage Accuracy (Note 5) | $T_J = +25^{\circ}C$                                                                                                                                                                    |                              | V <sub>OUT</sub>      | -0.6      | -    | 0.6  | %     |
|                                  | $V_{\text{IN}} = V_{\text{OUT-NOM}} + 1 \text{ V to } 38 \text{ V} \\ I_{\text{OUT}} = 0.1 \text{ mA to } 150 \text{ mA} \\ T_{\text{J}} = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ |                              |                       | -1.0      | -    | 1.0  |       |
|                                  | $V_{IN} = V_{OUT-NOM} + 1 \text{ V to } 300000000000000000000000000000000000$                                                                                                           |                              |                       | -1.5      | -    | 1.5  |       |
| Output Voltage Range (Note 6)    |                                                                                                                                                                                         |                              | V <sub>OUT-ADJ</sub>  | $V_{ADJ}$ | -    | 35   | V     |
| ADJ Reference Voltage (Note 6)   |                                                                                                                                                                                         |                              | $V_{ADJ}$             | _         | 1.2  | _    | V     |
| ADJ Input Current (Note 6)       | V <sub>ADJ</sub> = 1.2 V                                                                                                                                                                |                              | I <sub>ADJ</sub>      | -0.05     | 0.01 | 0.05 | μΑ    |
| Quiescent Current                | V <sub>IN</sub> = V <sub>OUT-NOM</sub> + 1 V to 3                                                                                                                                       | 8 V, I <sub>OUT</sub> = 0 mA | IQ                    | _         | 48   | 100  | μΑ    |
| Ground Current                   | I <sub>OUT</sub> = 150 mA                                                                                                                                                               |                              | I <sub>GND</sub>      | _         | 400  | _    | μΑ    |
| Shutdown Current                 | V <sub>EN</sub> = 0 V, V <sub>IN</sub> = 38 V                                                                                                                                           |                              | I <sub>SHDN</sub>     | _         | 0.07 | 1.0  | μΑ    |
| Output Current Limit             | V <sub>OUT</sub> = V <sub>OUT-NOM</sub> - 100 m                                                                                                                                         | iV                           | I <sub>OLIM</sub>     | 210       | 295  | 450  | mA    |
| Short Circuit Current            | V <sub>OUT</sub> = 0 V                                                                                                                                                                  |                              | I <sub>osc</sub>      | 210       | 365  | 450  | mA    |
| Dropout Voltage (Note 7)         | I <sub>OUT</sub> = 150 mA                                                                                                                                                               |                              | $V_{DO}$              | _         | 230  | 480  | mV    |
| Power Supply Ripple Rejection    | V <sub>IN</sub> = V <sub>OUT-NOM</sub> + 2 V<br>I <sub>OUT</sub> = 10 mA                                                                                                                | 10 Hz                        | PSRR                  | _         | 80   | _    | dB    |
|                                  |                                                                                                                                                                                         | 10 kHz                       | _                     | _         | 70   | _    | 1     |
|                                  |                                                                                                                                                                                         | 100 kHz                      | _                     | _         | 42   | _    |       |
|                                  |                                                                                                                                                                                         | 1 MHz                        |                       | _         | 48   | _    | 1     |
| Output Noise Voltage             | f = 10 Hz to 100 kHz, ADJ version,<br>V <sub>OUT</sub> = V <sub>ADJ</sub>                                                                                                               |                              | V <sub>N</sub>        | -         | 8.1  | -    | μVRMS |
|                                  | $f$ = 10 Hz to 100 kHz, ADJ v $V_{OUT}$ = 3.3 V, $C_{FF}$ = 10 nF, $R_2$ = 27 k $\Omega$                                                                                                |                              | V <sub>N</sub>        | -         | 15   | -    |       |
|                                  | $f$ = 10 Hz to 100 kHz, ADJ version, $V_{OUT}$ = 5 V, $C_{FF}$ = 10 nF, $R_1$ = 85.5 k $\Omega$ , $R_2$ = 27 k $\Omega$                                                                 |                              | V <sub>N</sub>        | -         | 20   | -    |       |
| EN Threshold                     | V <sub>EN</sub> rising                                                                                                                                                                  |                              | $V_{EN-TH}$           | 0.7       | 0.9  | 1.1  | V     |
| EN Hysteresis                    | V <sub>EN</sub> falling                                                                                                                                                                 |                              | V <sub>EN-HY</sub>    | 0.02      | 0.1  | 0.2  | V     |
| EN Input Current                 | V <sub>EN</sub> = 30 V, V <sub>IN</sub> = 30 V                                                                                                                                          |                              | I <sub>EN</sub>       | -1        | 0.15 | 1    | μΑ    |
| Internal UVLO Threshold          | V <sub>IN</sub> voltage rising                                                                                                                                                          |                              | V <sub>UVLO-TH</sub>  | 2.43      | 2.55 | 2.69 | V     |
| Internal UVLO Hysteresis         | V <sub>IN</sub> voltage falling                                                                                                                                                         |                              | V <sub>UVLO-HY</sub>  | 0.01      | 0.04 | 0.07 | V     |
| SS Charging Current              | V <sub>SS</sub> = 0 V                                                                                                                                                                   |                              | I <sub>SS</sub>       | _         | 910  | -    | nA    |
| SS High Voltage                  | SS pin floating                                                                                                                                                                         |                              | V <sub>SS-HI</sub>    | _         | 2.4  | -    | V     |
| SS Time (Note 8)                 | C <sub>SS</sub> = 10 nF                                                                                                                                                                 |                              | t <sub>SS-10n</sub> F | _         | 14   | _    | ms    |
|                                  | C <sub>SS</sub> not connected                                                                                                                                                           |                              | t <sub>SS-0nF</sub>   | -         | 0.5  | -    | 1     |
| Thermal Shutdown Temperature     | Temperature rising from T <sub>J</sub> = +25°C                                                                                                                                          |                              | T <sub>TSD</sub>      | -         | 170  | -    | °C    |
| Thermal Shutdown Hysteresis      | Temperature falling from TS                                                                                                                                                             | T <sub>TSDH</sub>            | _                     | 10        | -    | °C   |       |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

- 5. Output voltage accuracy of ADJ version is guaranteed when ADJ pin is connected to OUT pin. The V<sub>OUT-NOM</sub> is then equal to V<sub>ADJ</sub>.
- 6. Applicable only to ADJ version.
- 7. Dropout voltage is measured when the output voltage falls 100 mV below the nominal output voltage. ADJ version is measured with ADJ pin connected to resistor divider which sets V<sub>OUT</sub> to 5.0 V. Limits are valid for all voltage versions.

  8. Startup time is the time from EN assertion to point when output voltage is equal to 95% of V<sub>OUT-NOM</sub>.

<sup>4.</sup> Effective capacitance, including the effect of DC bias, tolerance and temperature. See the Application Information section for more information.

# **TYPICAL CHARACTERISTICS**



# **TYPICAL CHARACTERISTICS**



Figure 11. Enable Threshold Voltage vs. Temperature





Figure 13. Enable Input Current vs. Temperature



Figure 14. Dropout Voltage vs. Temperature



Figure 15. Dropout Voltage vs. I<sub>OUT</sub>



Figure 16. Maximum Output Current vs.
Temperature

# **TYPICAL CHARACTERISTICS**

 $V_{IN} = V_{OUT-NOM} + 1 \text{ V and } V_{IN} \geq 2.7 \text{ V, } V_{EN} = 1.2 \text{ V, } I_{OUT} = 1 \text{ mA, } C_{IN} = C_{OUT} = 1.0 \text{ } \mu\text{F} \text{ (effective), } C_{SS} = 10 \text{ nF, } C_{FF} = 10 \text{ nF, } C_{$ 



FREQUENCY (Hz)

Figure 21. V<sub>OUT</sub> Noise Density vs. Part-type
and I<sub>OUT</sub>

10k

100k

1M

10M

100

1k

FREQUENCY (Hz)

Figure 22. V<sub>OUT</sub> Noise Density vs. C<sub>FF</sub>

10k

100k

1M

10M

10

100

1k

## **TYPICAL CHARACTERISTICS**



 $V_{OUT} = 5 \text{ V}$ 100  $I_{OUT} = 150 \text{ mA}$ 90  $C_{OUT} = 10 \mu F$ 80 (g) 70 60 PSRR ( 50 40 30 ADJ-5V 20 FIX-5V 10 0 10 100 10k 10M FREQUENCY (Hz)

Figure 23. V<sub>OUT</sub> Noise Density vs. Part-type

Figure 24. PSRR vs. Part-type





Figure 25. PSRR vs. C<sub>OUT</sub> (6.0 V, 150 mA)

Figure 26. PSRR vs. C<sub>OUT</sub> (7.5 V, 50 mA)





Figure 27. PSRR vs. C<sub>OUT</sub> Package Size

Figure 28. PSRR vs. C<sub>FF</sub>

#### **TYPICAL CHARACTERISTICS**



Figure 29. PSRR vs.  $V_{\text{IN}}$  (50 mA, 1  $\mu\text{F})$ 

Figure 30. PSRR vs.  $V_{IN}$  (150 mA, 1  $\mu$ F)



Figure 31. PSRR vs.  $V_{IN}$  (50 mA, 10  $\mu F$ )

Figure 32. PSRR vs.  $V_{IN}$  (150 mA, 10  $\mu$ F)



Figure 33. Load Transient Response (ADJ-5V,  $V_{IN}$  = 6.0 V,  $C_{OUT}$  = 1  $\mu$ F)



Figure 34. Load Transient Response (ADJ-5V,  $V_{IN}$  = 35.0 V,  $C_{OUT}$  = 1  $\mu$ F)

# TYPICAL CHARACTERISTICS



Figure 35. Load Transient Response (ADJ-5V,  $V_{IN}$  = 6.0 V,  $C_{OUT}$  = 10  $\mu$ F)



Figure 37. Load Transient Response  $(V_{IN} = 6.0 \text{ V}, I_{OUT} = 0 - 150 \text{ mA})$ 



Figure 39. Load Transient Response (FIX-5V,  $V_{IN} = 6.0 \text{ V}$ ,  $C_{OUT} = 1 \mu F$ )



Figure 36. Load Transient Response (ADJ-5V,  $V_{IN}$  = 6.0 V,  $C_{OUT}$  = 100  $\mu$ F)



Figure 38. Load Trans. Response ( $V_{IN}$  = 5.5 V,  $I_{OUT}$  = 0 – 150 mA ~ Worst Conditions)



Figure 40. Load Transient Response (ADJ-5V, C<sub>FF</sub> = variable)

## TYPICAL CHARACTERISTICS



Figure 41. Load Transient Response (FIX-3.3V,  $V_{IN}$  = 4.3 V,  $C_{OUT}$  = 1  $\mu$ F)



Figure 42. Line Transient Response (V<sub>OUT</sub> = 5.0 V, V<sub>IN</sub> = 5.5 – 6.5 V)



Figure 43. Line Transient Response (V<sub>OUT</sub> = 5.0 V, V<sub>IN</sub> = 6.0 – 7.0 V)



Figure 44. Line Transient Response (V<sub>OUT</sub> = 5.0 V, V<sub>IN</sub> = 7.0 - 8.0 V)



Figure 45. Line Transient Response  $(V_{OUT} = 5.0 \text{ V}, V_{IN} = 6.0 - 30.0 \text{ V})$ 



Figure 46. Short Circuit (1 ms)

# TYPICAL CHARACTERISTICS



V(IN)=V(EN) V(ADJ) V(OUT) CFF=0nF CFF=1nF ADJ-5V appl. C<sub>FF</sub>=10nF  $R_{LOAD} = 500 \Omega$  $C_{SS} = 0 \text{ nF}$ C1: VIN=VEN 5V/div 500μs/div C2: Vout 2V/div C3: V<sub>ADJ</sub> 1V/div

Figure 47. Short Circuit (250 ms)

Figure 48. Startup by V<sub>IN</sub> (ADJ-5V, C<sub>SS</sub> = 0 nF)





Figure 49. Startup by  $V_{IN}$  (ADJ-5V,  $C_{SS}$  = 1 nF)

Figure 50. Startup by  $V_{IN}$  (ADJ-5V,  $C_{SS}$  = 10 nF)





Figure 51. Startup by  $V_{IN}$  (ADJ-5V,  $C_{SS} = 100 \text{ nF}$ )

Figure 52. Startup by V<sub>IN</sub> (FIX-5 V, C<sub>SS</sub> = 0 nF)

## **TYPICAL CHARACTERISTICS**



Figure 53. Startup by  $V_{IN}$  (FIX-5V,  $C_{SS} = 10 \text{ nF}$ )



Figure 54. Startup/Shutdown by  $V_{IN}$  (Slow Rising Edge)



Figure 55. Startup/Shutdown by V<sub>EN</sub> (Fast Rising Edge)



Figure 56. Startup/Shutdown by V<sub>EN</sub> (Slow Rising Edge)



Figure 57. Max. Allowable Output Current vs.  $V_{IN}$ , FIX & ADJ Applications,  $T_A = 25$ °C



Figure 58. Max. Allowable Output Current vs.  $V_{IN}$ , FIX & ADJ Applications,  $T_A = 50$ °C

#### APPLICATIONS INFORMATION

# Input Capacitor Selection (CIN)

Input capacitor connected as close as possible is necessary for device stability. The value of the input capacitor should be at least 1 µF. Maximum value is not limited and the higher means better, because it filters unwanted input voltage AC component modulated onto the input DC voltage and provides energy to charge output capacitor in case of load transient. There is no requirement for the ESR of the input capacitor but it is recommended to use ceramic type (X5R, X7R etc.) for its low ESR and ESL. In cases when LDO's input power supply has a poor load transient response or it has high output impedance (ex: long connection wires) then the input capacitor needs to be significantly bigger (in range of tens of µF) to avoid of LDO's input voltage drop below the minimum level, given by the sum of output voltage and dropout voltage, otherwise the output voltage drop could happen.

# Output Capacitor Selection (COUT)

The LDO requires the output capacitor connected as close as possible to the output and ground pins. The LDO is designed to remain stable with output capacitor's effective capacitance in range from 1  $\mu F$  to 1000  $\mu F$  and ESR from 1 m $\Omega$  to 50 m $\Omega$ . The ceramic X5R, X7R or better type is recommended due to its low capacitance variations over the specified temperature range and low ESR. When selecting the output capacitor, the value deviation caused by temperature and DC bias voltage needs to be considered. Especially for small package size capacitors below 0805 the effective capacitance drops rapidly with the applied DC bias voltage (refer the capacitor's datasheet for details).

Larger capacitance and lower capacitor ESR improve the load transient response, PSRR and output voltage noise, therefore recommended output capacitor value is  $10~\mu F$ .

## **Output Voltage**

NCP731 part is available in several fixed output voltage versions (FIX) and adjustable version (ADJ). Both versions allow connection of external feed forward capacitor ( $C_{FF}$ ) which improves dynamic performance (PSRR, noise, transient response) but prolongs the startup time, see charts in Typical characteristics section.

Application with FIX LDO version provides output voltage equal to LDO's nominal output voltage V<sub>OUT-NOM</sub> (given by OPN, see Ordering information table), while application with ADJ LDO version allows adjustability of the output voltage by external resistor divider connected to OUT, ADJ and GND pins. Then the output voltage can be computed by the following equation:

$$V_{OUT} = V_{ADJ} \cdot \left(1 + \frac{R_1}{R_2}\right) + I_{ADJ} \cdot R_1$$
 (eq. 1)

Where:

V<sub>OUT</sub> is output voltage of the circuit with resistor divider (adjustable application)

V<sub>ADJ</sub> is the ADJ version reference voltage (1.2 V)

I<sub>ADJ</sub> is the ADJ pin input current

 $R_1$  is the upper resistor in resistor divider

R<sub>2</sub> is the lower resistor in resistor divider

Recommended values of  $R_1$  and  $R_2$  are in range from  $1~k\Omega$  to about 300  $k\Omega$ . Higher resistor values are better from current consumption point of view.

Both circuits of FIX (non-adjustable) and ADJ (adjustable) applications are shown at the following figures.



Figure 59. ADJ (adjustable) Application Schematic



Figure 60. FIX (non-adjustable) Application Schematic

Next table lists recommended resistor divider values ( $R_1$  and  $R_2$ ) selected from E24 series.

**Table 4. EXAMPLES OF RESISTOR DIVIDER VALUES** 

| V <sub>OUT</sub> | R <sub>1</sub> | R <sub>2</sub> | V <sub>OUT2</sub> | err   |
|------------------|----------------|----------------|-------------------|-------|
| [V]              | [kΩ]           | [kΩ]           | [V]               | [%]   |
| 1.2              | Short          | None           | 1.200             | 0.00  |
| 2.5              | 39             | 36             | 2.500             | 0.02  |
| 3.3              | 82             | 47             | 3.294             | -0.17 |
| 5.0              | 51             | 16             | 5.026             | 0.51  |
| 8.0              | 68             | 12             | 8.001             | 0.01  |
| 10.0             | 220            | 30             | 10.002            | 0.02  |
| 12.0             | 270            | 30             | 12.003            | 0.02  |
| 15.0             | 150            | 13             | 15.048            | 0.32  |

Where:

V<sub>OUT</sub> [V] is desired output voltage

V<sub>OUT2</sub> [V] is calculated output voltage

err [%] is difference between desired and calculated output voltage

Of course, the table above is just an example and other values of output voltage divider resistors are possible.

Listed V<sub>OUT2</sub> values were computed according to Equation 1, for zero  $R_1$ ,  $R_2$  and  $V_{ADJ}$  errors and  $I_{ADJ} = 10 \text{ nA}.$ 

## Startup

In the NCP731 device there are two main internal signals which triggers the startup process, the IN-pin under-voltage lockout (UVLO) signal and enable signal. The first one comes from UVLO comparator, which monitors if the IN-pin voltage is high enough, while the second one comes from EN-pin comparator. Both comparators have embedded hysteresis to be insensitive to input noise. When both signals turn into high level, the startup process is initiated. The feed-forward capacitor, used to improve dynamic behavior, unintentionally influences the rise time and the shape of output voltage ramp-up. When CFF is lower or just slightly higher than CSS, the output voltage rises linearly and the rise time is programmable by external soft-start capacitor (Css). The influence of both these capacitors to IN-pin resp. EN-pin startup behavior is shown at Typical characteristics section. Total startup time, combined from startup delay time and output voltage rise time, could be computed by this equation (when  $C_{FF} \le C_{SS}$ ):

$$\begin{split} t_{SS} &= t_{SS-DLY} + t_{RAMP} \\ t_{SS} &= t_{SS-DLY} + t_{RAMP-MIN} + \frac{V_{REF}}{I_{SS}} \cdot C_{SS} \\ t_{SS} &[\mu s] &= 160 + 90 + \frac{1.2 \text{ V}}{910 \text{ nA}} \cdot C_{SS}[\text{nF}] \cdot 1e6 \\ t_{SS}[\mu s] &= 250 + 1319 \cdot C_{SS}[\text{nF}] \end{split}$$

Where:

is overall startup time tss

t<sub>SS-DLY</sub> is startup delay time (160 µs typ.)

t<sub>RAMP</sub> is output voltage ramp-up time

 $t_{RAMP-MIN}$  is shortest output voltage ramp-up time (90 µs typ. for  $C_{SS} = 0$  nF)

 $V_{REF}$ is internal voltage reference (1.2 V typ.)

is soft-start charging current (910 nA typ.) ISS

#### **Thermal Protection**

When the LDO's die temperature exceeds the thermal shutdown threshold value, the device is internally disabled. The IC will remain in disabled state until the die temperature decreases by the thermal shutdown hysteresis value. Then the LDO is back enabled.

The thermal shutdown feature provides the protection against overheating due to application failure and it is not intended to be used as a normal working function.

## **Power Dissipation**

Power dissipation caused by voltage drop across the LDO and by the output current flowing through the device needs to be dissipated out from the chip. The maximum power dissipation is dependent on the PCB layout, number of used Cu layers, Cu layers thickness and the ambient temperature. The maximum power dissipation can be computed by one of the following equations:

$$\mathsf{P}_{\mathsf{DIS}} = \frac{\mathsf{T}_{\mathsf{J}} - \mathsf{T}_{\mathsf{A}}}{\mathsf{R}_{\mathsf{\theta}\mathsf{J}\mathsf{A}}}$$

Or

$$P_{DIS} = \frac{T_J - T_B}{R_{AJB}}$$

Where:

 $T_{I}$ is the desired junction temperature

 $T_A$ is the ambient temperature

 $T_{B}$ is the board temperature (on the trace within

1 mm of the package body)

 $R_{\theta JA}$ is junction to ambient thermal resistance

Reib is junction to board thermal resistance

If we enter the maximum junction temperature for the junction temperature  $T_J = T_{J(MAX)}$ , we obtain a maximum allowable power dissipation PDIS(MAX). Then, if higher power dissipation than maximum power dissipation is applied  $(P_{DIS} > P_{DIS(MAX)})$ , the device will be overheated  $(T_J > T_{J(MAX)}).$ 

We can substitute for the power dissipation the following equation:

$$P_{DIS} = (V_{IN} - V_{OUT}) \cdot I_{OUT}$$

To obtain:

$$\mathsf{P}_{\mathsf{DIS}} = \frac{\mathsf{T}_{\mathsf{J}} - \mathsf{T}_{\mathsf{X}}}{\mathsf{R}_{\mathsf{\theta},\mathsf{JX}}} = \left(\mathsf{V}_{\mathsf{IN}} - \mathsf{V}_{\mathsf{OUT}}\right) \cdot \mathsf{I}_{\mathsf{OUT}}$$

And then express the output current:

$$I_{OUT} = \frac{T_J - T_X}{R_{\theta JX} \cdot \left(V_{IN} - V_{OUT}\right)}$$

Where:

 $T_{\mathbf{X}}$ is T<sub>A</sub> resp. T<sub>B</sub>

 $R_{\theta JX}$ is  $R_{\theta JA}$  resp.  $R_{\theta JB}$ 

And similarly, if we enter the maximum junction temperature for the junction temperature  $T_J = T_{J(MAX)}$ , we obtain an equation for the maximum allowable load current I<sub>OUT(MAX)</sub>.

$$I_{OUT(MAX)} = \frac{T_{J(MAX)} - T_X}{R_{\theta JX} \cdot \left(V_{IN} - V_{OUT}\right)}$$

Then, if higher load current than maximum load current is applied  $(I_{OUT} > I_{OUT(MAX)})$ , the device will be overheated  $(T_J > T_{J(MAX)})$ .

Maximum allowable output current charts are shown at Figures 57 and 58. Note, I<sub>OUT(MAX)</sub> at such figures is based

on previous equation and is limited to nominal current  $I_{NOM}$  (nominal LDO's output current).

# **PCB Layout Recommendations**

To obtain good LDO's stability and the best transient, PSRR and output voltage noise performance, place both  $C_{\rm IN}$  and  $C_{\rm OUT}$  capacitors as close as possible to the device pins, make the PCB traces wide and short and place capacitors to the same PCB Cu layer as the LDO is (avoid connections through vias). The same rules should be applied to the

connections between C<sub>OUT</sub> and the load – the less parasitic impedance the better dynamic performance at the point of load

Regarding high impedance ADJ/FF and SS pins, prevent capacitive coupling of their traces to any switching signals in the application.

EN input doesn't need any special care.

GND pin and exposed pad should be connected to PCB GND plane for the best power spreading out of the chip. NC pins could be connected the PCB GND plane as well.

#### **ORDERING INFORMATION**

| Part Number     | Marking | Voltage Option (V <sub>OUT-NOM</sub> ) | Package               | Shipping <sup>†</sup> |
|-----------------|---------|----------------------------------------|-----------------------|-----------------------|
| NCP731ADN330R2G | 731A33  | FIX, 3.3 V                             |                       |                       |
| NCP731ADN500R2G | 731A50  | FIX, 5.0 V                             | MSOP8 EP<br>(Pb-Free) | 3000 / Tape & Reel    |
| NCP731ADNADJR2G | 731AAD  | ADJ, 1.2 V                             | ,                     |                       |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.



**DATE 01 OCT 2020** 

**MILLIMETERS** 

NDM.

0.10

0.863

3.00

1.70

3.00

1.40

0.65 BSC

\_\_\_

0.94 REF

0.25 REF

8x 1.40

1.57 5.80

4.876

MAX. 1.10

0.15

0.914

0.38

0.23

3.10

1.80

3.10

1.50

\_\_\_

8\*

4.978



DATE 01 OC'
NOTES:

1. DIMENSIDNING AND TOLERANCING PER ASME Y14.5M, 2009.
2. CONTROLLING DIMENSION MILLIMETERS
3. DIMENSION IS DOES NOT INCLUDE DAMBAR PROTRUSION.
ALLOWABLE PROTRUSION SHALL BE 0.10 mm in excess of
MAXIMUM MATERIAL CONDITION.
4. DIMENSIONS IS AND C APPLY TO THE PLATED LEADS.
5. DIMENSIONS IS AND C APPLY TO THE PLATED LEADS.
5. DIMENSION D DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS
SHALL NOT EXCEED 0.15 mm PER SIDE. DIMENSION EDGES NOT
INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH
OR PROTRUSION SHALL NOT EXCEED 0.25 mm PER SIDE.
DIMENSIONS D AND E ARE DETERMINED AT DATUM F.
6. DATUMS A AND B ARE TO BE DETERMINED AT DATUM F.
7. AL IS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING
PLANE TO THE LOWEST POINT ON THE PACKAGE BODY.
8. PIN 1 INDICATOR IS LOCATED HERE. MAY APPEAR AS A LASER
MARKED, OR A MOLDED (CIRCLE OR HALF MOON), INDENT.



# RECOMMENDED MOUNTING FOOTPRINT

0.65

For additional information on our Pb-Free strategy and soldering details, please download the DN Semiconductor Soldering and Mounting Techniques Reference Manual, SDLDERRM/D.

XXXX = Specific Device Code

**GENERIC MARKING DIAGRAM\*** 

> XXXXXX **AYWZZ**

Α = Assembly Location

W = Work Week

77 = Assembly Lot Code \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

| DOCUME | NT NUMBER:  | 98AON25934H  | Electronic versions are uncontrolled except when accessed directly from the Document Reposit Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|--------|-------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| D      | ESCRIPTION: | MSOP8 EP 3x3 |                                                                                                                                                                              | PAGE 1 OF 1 |  |

ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for LDO Voltage Regulators category:

Click to view products by ON Semiconductor manufacturer:

Other Similar products are found below:

AP7363-SP-13 NCV8664CST33T3G L79M05TL-E AP7362-HA-7 PT7M8202B12TA5EX TCR3DF185,LM(CT TLF4949EJ

NCP4687DH15T1G NCV8703MX30TCG LP2951CN NCV4269CPD50R2G AP7315-25W5-7 NCV47411PAAJR2G AP2111H-1.2TRG1

ZLDO1117QK50TC AZ1117ID-ADJTRG1 NCV4263-2CPD50R2G NCP706ABMX300TAG NCP114BMX075TCG MC33269T-3.5G

TLE4471GXT AP7315-33SA-7 NCV4266-2CST33T3G NCP715SQ15T2G NCV8623MN-50R2G NCV563SQ18T1G NCV8664CDT33RKG

NCV4299CD250R2G NCP715MX30TBG NCV8702MX25TCG TLE7270-2E NCV562SQ25T1G AP2213D-3.3TRG1 AP2202K-2.6TRE1

NCV8170BMX300TCG NCV8152MX300180TCG NCP700CMT45TBG AP7315-33W5-7 NCP154MX180300TAG AP2113AMTR-G1

NJW4104U2-33A-TE1 MP2013AGG-5-P NCV8775CDT50RKG NJM2878F3-45-TE1 S-19214B00A-V5T2U7 S-19214B50A-V5T2U7 S
19213B50A-V5T2U7 S-19214BC0A-E8T1U7\*1 S-19213B00A-V5T2U7 S-19213B33A-V5T2U7