

# LDO Regulator, 0.5 A, High Accuracy (0.7%), Adjustable, Low Noise, High PSRR with Power Good

## **NCV8189**

The NCV8189 is a 0.5 A LDO, next generation of high PSRR, low noise and low dropout regulators with Power Good open collector output. Designed to meet the requirements of RF and sensitive analog circuits, the NCV8189 device provides low noise, high PSRR and low quiescent current while offering the ability to regulate output voltages down to 0.6 V. The device also offers excellent load / line transients. The NCV8189 is designed to work with a 4.7  $\mu$ F input and output ceramic capacitor. It is available in industry standard DFNW8 0.65P, 3 mm x 3 mm and WDFNW6 0.65P, 2 mm x 2 mm.

#### **Features**

- Operating Input Voltage Range: 1.6 V to 5.5 V
- Available in Fixed Voltage Option: 0.6 V to 5.0 V
- Adjustable Version Reference Voltage: 0.6 V
- ±0.7% Initial Accuracy at 25°C
- ±1% Accuracy Over Load and Temperature (up to 125°C)
- Low Quiescent Current Typ. 35 μA
- Shutdown Current: Typ. 0.1 μA
- Very Low Dropout: Typ. 65 mV at 0.5 A for 3.3 V Variant
- High PSRR: Typ. 85 dB at 100 mA, f = 1 kHz
- Low Noise: 10 μV<sub>RMS</sub> (Fixed Version)
- Stable with a 4.7 µF Small Case Size Ceramic Capacitors
- $\bullet$  Controlled Output Voltage Slew Rate from 5 mV /  $\mu s$
- Available in DFNW8 3 mm x 3 mm x 0.9 mm Case 507AD and WDFNW6 2 mm x 2 mm x 0.75 mm Case 511DW
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant

#### **Typical Applications**

- Communication Systems
- In-Vehicle Networking
- Telematics, Infotainment and Clusters
- General Purpose Automotive



Figure 1. Typical Application Schematics

1

#### MARKING DIAGRAMS



WDFNW6 2x2, 0.65P CASE 511DW





DFNW8 3x3, 0.65P CASE 507AD



XXX = Specific Device Code A = Assembly Location

L = Wafer Lot
M = Month Code
Y = Year
W = Work Week
■ Pb-Free Package

(Note: Microdot may be in either location)

#### **PIN CONNECTONS**





#### **ORDERING INFORMATION**

See detailed ordering, marking and shipping information on page 11 of this data sheet.

#### PIN FUNCTION DESCRIPTION

| Pin No.<br>DFNW8 | Pin No.<br>WDFNW6 | Pin<br>Name | Description                                                                                                                                        |
|------------------|-------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2             | 1                 | OUT         | Regulated output voltage. The output should be bypassed with small 4.7 $\mu\text{F}$ ceramic capacitor                                             |
| 7, 8             | 6                 | IN          | Input voltage supply pin                                                                                                                           |
| 5                | 4                 | EN          | Chip enable: Applying $V_{\text{EN}}$ < 0.4 V disables the regulator, Pulling $V_{\text{EN}}$ > 1 V enables the LDO                                |
| 6                | 5                 | PG          | Power Good, open collector. Use 10 k $\Omega$ to 100 k $\Omega$ pull-up resistor connected to output, input or other voltage (see maximum ratings) |
| 4                | 3                 | GND         | Common ground connection                                                                                                                           |
| 3                | 2                 | FB          | Adjustable output feedback pin (for adjustable version only)                                                                                       |
| 3                | 2                 | SNS         | Sense feedback pin. Must be connected to OUT pin on PCB (for fixed versions only)                                                                  |
| PAD              | PAD               | PAD         | Expose pad should be tied to ground plane for better power dissipation                                                                             |

#### **ABSOLUTE MAXIMUM RATINGS**

| Rating                                        | Symbol             | Value                                 | Unit |
|-----------------------------------------------|--------------------|---------------------------------------|------|
| Input Voltage (Note 1)                        | V <sub>IN</sub>    | -0.3 to 6                             | V    |
| Output Voltage                                | V <sub>OUT</sub>   | -0.3 to V <sub>IN</sub> + 0.3, max. 6 | V    |
| Chip Enable Input                             | V <sub>EN</sub>    | -0.3 to 6                             | V    |
| Power Good Voltage                            | V <sub>PG</sub>    | -0.3 to 6                             | V    |
| Power Good Current                            | I <sub>PG</sub>    | 20                                    | mA   |
| Output Short Circuit Duration                 | t <sub>SC</sub>    | unlimited                             | s    |
| Maximum Junction Temperature                  | T <sub>J</sub>     | 150                                   | °C   |
| Storage Temperature                           | T <sub>STG</sub>   | -55 to 150                            | °C   |
| ESD Capability, Human Body Model (Note 2)     | ESD <sub>HBM</sub> | 2000                                  | V    |
| ESD Capability, Charged Device Model (Note 2) | ESD <sub>CDM</sub> | 1000                                  | V    |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Refer to ELECTRICAL CHARACTERISTIS and APPLICATION INFORMATION for Safe Operating Area.

- 2. This device series incorporates ESD protection and is tested by the following methods: ESD Human Body Model tested per AEC-Q100-002 (EIA/JESD22-A114)
  ESD Charged Device Model tested per EIA/JESD22-C101, Field Induced Charge Model

#### THERMAL CHARACTERISTICS

| Rating                                                  | Symbol    | Value | Unit |
|---------------------------------------------------------|-----------|-------|------|
| Thermal Characteristics, WDFNW6-2x2, 0.65 Pitch Package |           |       | •    |
| Thermal Resistance, Junction-to-Ambient (Note 3)        | RθJA      | 60    | °C/W |
| Thermal Resistance, Junction-to-Case (top)              | RθJC(top) | 167   | °C/W |
| Thermal Resistance, Junction-to-Case (bottom) (Note 4)  | RθJC(bot) | 6.9   | °C/W |
| Thermal Resistance, Junction-to-Board                   | Rејв      | 6.6   | °C/W |
| Characterization Parameter, Junction-to-Top             | Ψлт       | 4.6   | °C/W |
| Characterization Parameter, Junction-to-Board           | ΨЈВ       | 6.5   | °C/W |
| Thermal Characteristics, DFNW8-3x3, 0.65 Pitch Package  |           |       |      |
| Thermal Resistance, Junction-to-Ambient (Note 3)        | RθJA      | 44.4  | °C/W |
| Thermal Resistance, Junction-to-Case (top)              | RθJC(top) | 115   | °C/W |
| Thermal Resistance, Junction-to-Case (bottom) (Note 4)  | RθJC(bot) | 6.9   | °C/W |
| Thermal Resistance, Junction-to-Board                   | Rејв      | 6.3   | °C/W |
| Characterization Parameter, Junction-to-Top             | Ψлт       | 5.7   | °C/W |
| Characterization Parameter, Junction-to-Board           | ΨЈВ       | 6.3   | °C/W |

The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a high-K board (2s2p, 1in², 1oz Cu) following the JEDEC51.7 guidelines with assumptions as above, in an environment described in JESD51-2a.

#### **ELECTRICAL CHARACTERISTICS**

 $-40^{\circ}\text{C} \leq T_{J} \leq 150^{\circ}\text{C}$ ;  $V_{IN} = V_{OUT(NOM)} + 0.5 \text{ V}$  or 1.6 V, whichever is greater,  $I_{OUT} = 1 \text{ mA}$ ,  $C_{IN} = C_{OUT} = 4.7 \mu\text{F}$ ,  $V_{EN} = V_{IN}$ , unless otherwise noted. Typical values are at  $T_{J} = +25^{\circ}\text{C}$  (Note 5).

| Characteristic                                              | Symbol              | Test                                                                                                                                     | Conditions                                         | Min   | Тур              | Max   | Unit |
|-------------------------------------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-------|------------------|-------|------|
| Operating Input Voltage                                     | V <sub>IN</sub>     |                                                                                                                                          |                                                    | 1.6   | -                | 5.5   | V    |
| Under Voltage Lock Out                                      | V <sub>UVLO</sub>   |                                                                                                                                          |                                                    | -     | 1.5              | -     | V    |
| Output Voltage Accuracy                                     | V <sub>OUT</sub>    | $V_{IN} = V_{OUT(NOM)} + 0.5 \text{ V}, I_{OUT} = 0.5 \text{ mA}$<br>$T_{J} = +25^{\circ}\text{C}$                                       |                                                    | -0.7  | V <sub>NOM</sub> | +0.7  | %    |
|                                                             |                     | $V_{IN} = V_{OUT(NOM)}$<br>0.1 mA $\leq I_{OUT} \leq 0$                                                                                  | + 0.5 V to 5.5 V,<br>0.5 A, T <sub>J</sub> ≤ 125°C | -1    | V <sub>NOM</sub> | +1    | %    |
|                                                             |                     | $V_{IN} = V_{OUT(NOM)} + 0.5 \text{ V to } 5.5 \text{ V}, \\ 0.1 \text{ mA} \le I_{OUT} \le 0.5 \text{ A, } T_{J} > 125^{\circ}\text{C}$ |                                                    | -1.5  | V <sub>NOM</sub> | +1.5  | %    |
| Reference Voltage (Adjustable Ver. FB pin connected to OUT) | V <sub>FB</sub>     | $V_{IN} = 1.6 \text{ V to } 5.5 \text{ V},$<br>0.1 mA $\leq I_{OUT} \leq 0.5 \text{ A}$                                                  |                                                    | 0.594 | 0.6              | 0.606 | ٧    |
| Line Regulation                                             | Line <sub>Reg</sub> | $V_{OUT(NOM)} + 0.5 \text{ V} \le V_{IN} \le 5.5 \text{ V}$                                                                              |                                                    | -     | 0.5              | -     | mV/V |
| Load Regulation                                             | Load <sub>Reg</sub> | I <sub>OUT</sub> = 1 mA to 0.9                                                                                                           | 5 A                                                | -     | 2                | -     | mV   |
| Dropout Voltage (Note 5)                                    | $V_{DO}$            | I <sub>OUT</sub> = 0.5 A                                                                                                                 | V <sub>OUT(NOM)</sub> = 1.5 V                      | -     | 109              | 210   | mV   |
|                                                             |                     |                                                                                                                                          | $V_{OUT(NOM)} = 1.8 \text{ V}$                     | -     | 93               | 182   |      |
|                                                             |                     |                                                                                                                                          | V <sub>OUT(NOM)</sub> = 2.5 V                      | -     | 74               | 145   |      |
|                                                             |                     |                                                                                                                                          | V <sub>OUT(NOM)</sub> = 2.8 V                      | -     | 69               | 136   |      |
|                                                             |                     |                                                                                                                                          | V <sub>OUT(NOM)</sub> = 3.0 V                      | -     | 67               | 132   |      |
|                                                             |                     |                                                                                                                                          | V <sub>OUT(NOM)</sub> = 3.3 V                      | -     | 65               | 129   |      |
|                                                             |                     |                                                                                                                                          | V <sub>OUT(NOM)</sub> = 5.0 V                      | -     | 56               | 114   |      |
| Output Current Limit                                        | I <sub>CL</sub>     | V <sub>OUT</sub> = 90% V <sub>OUT(NOM)</sub>                                                                                             |                                                    | -     | 750              | 850   | mA   |
| Short Circuit Current                                       | I <sub>SC</sub>     | V <sub>OUT</sub> = 0 V                                                                                                                   |                                                    | -     | 750              | -     |      |
| Quiescent Current                                           | IQ                  | I <sub>OUT</sub> = 0 mA                                                                                                                  |                                                    | -     | 35               | 55    | μΑ   |

<sup>4.</sup> The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the IC exposed pad. Test description can be found in the ANSI SEMI standard G30–88.

## **ELECTRICAL CHARACTERISTICS** (continued)

 $-40^{\circ}\text{C} \leq \text{T}_{\text{J}} \leq 150^{\circ}\text{C}; \ V_{\text{IN}} = V_{\text{OUT}(\text{NOM})} + 0.5 \ \text{V} \ \text{or} \ 1.6 \ \text{V}, \ \text{whichever} \ \text{is greater}, \ I_{\text{OUT}} = 1 \ \text{mA}, \ C_{\text{IN}} = C_{\text{OUT}} = 4.7 \ \mu\text{F}, \ V_{\text{EN}} = V_{\text{IN}}, \ \text{unless otherwise noted}. \ \text{Typical values are at T}_{\text{J}} = +25^{\circ}\text{C} \ \text{(Note 5)}.$ 

| Characteristic                        | Symbol                                | Test Co                                                                               | nditions                                                                              | Min | Тур | Max             | Unit              |
|---------------------------------------|---------------------------------------|---------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----|-----|-----------------|-------------------|
| Shutdown Current                      | I <sub>DIS</sub>                      | $V_{EN} \le 0.4 \text{ V}, T_{J} \le 125^{\circ}\text{C}$                             |                                                                                       | -   | 0.1 | 3.5             | μΑ                |
|                                       | $V_{EN} \le 0.4 \text{ V}, T_{J} > 1$ |                                                                                       | 5°C                                                                                   | -   | 3.5 | -               | μΑ                |
| EN Pin Threshold Voltage              | $V_{ENH}$                             | EN Input Voltage "H"                                                                  | ,                                                                                     | 1   | -   | V <sub>IN</sub> | ٧                 |
|                                       | V <sub>ENL</sub>                      | EN Input Voltage "L"                                                                  |                                                                                       | 0   | _   | 0.4             | 1                 |
| EN Pull Down Current                  | I <sub>EN</sub>                       | V <sub>EN</sub> = 5 V                                                                 |                                                                                       | -   | 0.2 | 0.6             | μΑ                |
| Power Good Threshold Voltage          | $V_{PGUP}$                            | Output Voltage Raisi                                                                  | ing                                                                                   | -   | 95  | -               | %                 |
|                                       | V <sub>PGDW</sub>                     | Output Voltage Fallir                                                                 | ng                                                                                    | -   | 90  | -               | 1                 |
| Power Good Output Voltage Low         | $V_{PGLO}$                            | I <sub>PG</sub> = 1 mA, Open dr                                                       | ain                                                                                   | -   | 30  | 100             | mV                |
| Turn-On Delay Time                    |                                       | $C_{OUT}$ = 4.7 $\mu$ F, From assertion of $V_{EN}$ to $V_{OUT}$ start raise          |                                                                                       | -   | 85  | -               | μs                |
| Slew Rate Time ("C" option)           |                                       | $C_{OUT}$ = 4.7 $\mu$ F, From assertion of $V_{EN}$ to VOUT = 95% $V_{OUT(NOM)}$      |                                                                                       | -   | 5   | -               | mV/μs             |
| Slew Rate Time ("D" option)           |                                       | $C_{OUT}$ = 4.7 $\mu$ F, From $V_{OUT}$ = 95% $V_{OUT(N)}$                            | $C_{OUT}$ = 4.7 $\mu$ F, From assertion of $V_{EN}$ to $V_{OUT}$ = 95% $V_{OUT(NOM)}$ |     | 10  | -               | mV/μs             |
| Slew Rate Time ("E" option)           |                                       | $C_{OUT}$ = 4.7 $\mu$ F, From assertion of $V_{EN}$ to $V_{OUT}$ = 95% $V_{OUT(NOM)}$ |                                                                                       | -   | 30  | -               | mV/μs             |
| Slew Rate Time ("F" option)           |                                       | $C_{OUT}$ = 4.7 $\mu$ F, From $V_{OUT}$ = 95% $V_{OUT(N)}$                            | assertion of V <sub>EN</sub> to                                                       | -   | 100 | -               | mV/μs             |
| Power Supply Rejection Ratio          | PSRR                                  | OUT (INOIVI)                                                                          | f = 1 kHz                                                                             | -   | 85  | -               | dB                |
|                                       |                                       | I <sub>OUT</sub> = 100 mA                                                             | f = 10 kHz                                                                            | -   | 75  | -               | 1                 |
|                                       |                                       |                                                                                       | f = 100 kHz                                                                           | _   | 53  | -               | 1                 |
|                                       |                                       |                                                                                       | f = 1 MHz                                                                             | -   | 40  | -               |                   |
| Output Voltage Noise (Fixed Ver.)     | V <sub>N</sub>                        | f = 10 Hz to<br>100 kHz                                                               | I <sub>OUT</sub> = 100 mA                                                             | -   | 10  | -               | μV <sub>RMS</sub> |
| Thermal Shutdown Threshold            | T <sub>SDH</sub>                      | Temperature rising                                                                    |                                                                                       | -   | 165 | -               | °C                |
|                                       | T <sub>HYST</sub>                     | Temperature hysteresis                                                                |                                                                                       | -   | 15  | -               | °C                |
| Active Output Discharge<br>Resistance | R <sub>DIS</sub>                      | V <sub>EN</sub> < 0.4 V, AD Version only                                              |                                                                                       | -   | 250 | -               | Ω                 |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

<sup>5.</sup> Performance guaranteed over the indicated operating temperature range by design and/or characterization. Production tested at T<sub>A</sub> = 25°C. Low duty cycle pulse techniques are used during the testing to maintain the junction temperature as close to ambient as possible.

6. Dropout voltage is characterized when V<sub>OUT</sub> falls 3% below V<sub>OUT(NOM)</sub>.

<sup>7.</sup> Guaranteed by design.

#### **TYPICAL CHARACTERISTICS**



Figure 2. Output Voltage vs. Temperature -V<sub>OUT</sub> = 0.6 V (Adjustable Reference)

Figure 3. Output Voltage vs. Temperature - $V_{OUT} = 0.8 V$ 



Figure 4. Output Voltage vs. Temperature - $V_{OUT} = 1.2 V$ 

Figure 5. Output Voltage vs. Temperature - $V_{OUT} = 1.8 V$ 



Figure 6. Output Voltage vs. Temperature - $V_{OUT} = 2.5 V$ 

Figure 7. Output Voltage vs. Temperature - $V_{OUT} = 3.3 V$ 

100 120 140

## TYPICAL CHARACTERISTICS (continued)



Figure 8. Dropout Voltage vs. Temperature –  $V_{OUT} = 1.8 \text{ V}$ 

Figure 9. Dropout Voltage vs. Temperature –  $V_{OUT} = 2.5 \text{ V}$ 



Figure 10. Dropout Voltage vs. Temperature –  $V_{OUT} = 3.3 \text{ V}$ 

Figure 11. Dropout Voltage vs. Output Voltage



Figure 12. Current Limit vs. Temperature

Figure 13. Short Circuit Current vs. Temperature

#### TYPICAL CHARACTERISTICS (continued)



Figure 14. Line Regulation vs. Temperature

Figure 15. Load Regulation vs. Temperature



Figure 16. Quiescent Current vs. Temperature

3.2

250  $V_{OUT} = 0.6 V$ Feedback Input Current (nA) 220  $I_{OUT} = 1 \text{ mA}$ 190  $C_{OUT} = 4.7 \,\mu F$ 160 130 100 70 40 10 -40 -20 0 20 40 60 80 100 120 140 Temperature (°C)

 $V_{OUT} = nom.$ 2.8  $I_{OUT} = 0 \text{ mA}$ Disable Current (μA) 2.4 C<sub>OUT</sub> = 4.7 μF 2.0 1.6 1.2 8.0 0.4 0 -20 0 40 60 80 100 120 140 -40 20

Figure 18. Disable Current vs. Temperature

Temperature (°C)

Figure 17. Quiescent Current vs. Input Voltage

Figure 19. Feedback Input Current vs. Temperature (Adjustable Option)

## TYPICAL CHARACTERISTICS (continued)



Figure 20. Enable Threshold vs. Temperature

Figure 21. Power Good Threshold vs. Temperature



Figure 22. Power Good Saturation Voltage vs. Temperature



450 400 Active Discharge (Ω) 350 300 250 200  $T_A = 25^{\circ}C$ 150 EN = Low100  $C_{OUT} = 4.7 \mu F$ 50 1.0 1.5 2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5 Input Voltage (V)

Figure 24. Active Discharge Resistance vs. Input Voltage

Figure 23. Active Discharge Resistance vs. Temperature

Figure 25. Power Supply Rejection Ratio for  $V_{OUT}$  = 2.5 V,  $C_{OUT}$  = 4.7  $\mu$ F

#### TYPICAL CHARACTERISTICS (continued)







Figure 27. Controlled Output Voltage Slew Rate

#### APPLICATIONS INFORMATION

The NCV8189 is the member of new family of high output current and low dropout regulators which delivers low quiescent and ground current consumption, good noise and power supply ripple rejection ratio performance. The NCV8189 incorporates EN pin and power good output for simple controlling by MCU or logic. Standard features include current limiting, soft–start feature and thermal protection.

#### Input Decoupling (CIN)

It is recommended to connect at least 4.7  $\mu$ F ceramic X5R or X7R capacitor between IN and GND pin of the device. This capacitor will provide a low impedance path for any unwanted AC signals or noise superimposed onto constant input voltage. The good input capacitor will limit the influence of input trace inductances and source resistance during sudden load current changes. Higher capacitance and lower ESR capacitors will improve the overall line transient response.

#### Output Decoupling (COUT)

The NCV8189 does not require a minimum Equivalent Series Resistance (ESR) for the output capacitor. The device is designed to be stable with standard ceramics capacitors with values of 2.2  $\mu F$  or greater. For the best performance and stability under all conditions (temperature, output current load etc.) is recommended to use 4.7  $\mu F$  or higher capacitor. The X5R and X7R types have the lowest capacitance variations over temperature thus they are suitable. Please note that too high output capacity (for example 100  $\mu F$  and more) may cause instability under some conditions, especially under very light load condition.

#### **Power Good Output Connection**

The NCV8189 include Power Good functionality for better interfacing to MCU system. Power Good output is open collector type, capable to sink up to 10 mA. Recommended operating current is between 10  $\mu$ A and 1 mA to obtain low saturation voltage. External pull–up resistor can be connected to any voltage up to 5.5 V (please see Absolute Maximum Ratings table above).

Please note that Power Good internal circuitry is fully functional even in case of disabled LDO through Enable input (EN = Low). In this case internal Power Good transistor is closed and stand-by current consumption is increased by current flowing into PG input. When Power Good is intended to be used as part of power sequencing functionality and low stand-by current consumption is required, then please connect external pull-up resistor to output voltage of NCV8189. This will allow you to get the lowest possible stand-by current when LDO is disabled. Active discharge option is recommended to discharge output capacitors connected to LDO.

Power Good signal is internally delayed avoiding reaction to short glitches in output voltage. Blanking time is about 9  $\mu$ s when voltage is decreasing from nominal value and about 18  $\mu$ s when voltage is increasing back to nominal value.

#### **Controlled Output Voltage Slew Rate**

The NCV8189 has internal output voltage slew rate control (see Figure 27). After enable event there is about 85  $\mu$ s dead time required to proper start-up of all internal LDO blocks. When this time ends, output voltage starts to

raise monotonously from zero to nominal output voltage. Total time need to settle LDO output on nominal voltage is given by voltage option and slew rate. Customer can choose from 4 available options – 5 mV/ $\mu$ s, 10 mV/ $\mu$ s, 30 mV/ $\mu$ s and 100 mV/ $\mu$ s.

In case of adjustable application please remember that selected slew rate is controlled for voltage raise from 0 V to reference voltage. It means that slew rate is multiplied by Vout / Vref ratio.

#### **Power Dissipation and Heat Sinking**

The maximum power dissipation supported by the device is dependent upon board design and layout. Mounting pad configuration on the PCB, the board material, and the ambient temperature affect the rate of junction temperature rise for the part. For reliable operation junction temperature should be limited to +150°C. The maximum power dissipation the NCV8189 can handle is given by:

$$P_{D(MAX)} = \frac{\left[T_{J(MAX)} - T_{A}\right]}{R_{\theta JA}} \tag{eq. 1} \label{eq:pdf}$$

The power dissipated by the NCV8189 for given application conditions can be calculated from the following equations:

$$P_D \approx V_{IN} (I_{GND}(I_{OUT})) + I_{OUT} (V_{IN} - V_{OUT})$$
 (eq. 2)

or

$$V_{\text{IN(MAX)}} \approx \frac{P_{\text{D(MAX)}} + \left(V_{\text{OUT}} \times I_{\text{OUT}}\right)}{I_{\text{OUT}} + I_{\text{GND}}}$$
 (eq. 3)

#### Hints

 $V_{\rm IN}$  and GND printed circuit board traces should be as wide as possible. When the impedance of these traces is high, there is a chance to pick up noise or cause the regulator to malfunction. Place external components, especially the output capacitor, as close as possible to the NCV8189, and make traces as short as possible.

#### **Adjustable Version**

In case customer needs non-standard / special voltage option, but output noise is critical too, there is one option. In such case customer can use fixed version and connect external resistor divider between output voltage and SNS pin. Under such condition, original fixed voltage becomes reference voltage for resistor divider and feedback loop. Output voltage can be equal or higher than original fixed option, while possible range is from 0.6 V up to 5.0 V. Figure 28 shows how to add external resistors to increase output voltage above fixed value.

Output voltage is then given by equation

$$V_{OUT} = V_{FIX} * (1 + R/R2)$$
 (eq. 4)

where  $V_{FIX}$  is voltage of original fixed version (from 0.6 V up to 5.0 V) or adjustable version (0.6 V). Do not operate the device at output voltage about 5.2 V, as device can be damaged.

Typical current flowing into FB pin is below 200 nA (adjustable option), where current flowing into SNS pin is below 900 nA (fixed options). In order to avoid influence of this current to output voltage accuracy, it is recommended use values of R1 and R2 in range from  $1 \text{ k}\Omega$  to  $220 \text{ k}\Omega$ .



Figure 28. Adjustable Variant Application

Please note that output noise is amplified by  $V_{OUT}/V_{FIX}$  or  $V_{OUT}/V_{FB}$  ratio. For example, if original 0.6 V adjustable variant is used to create non–standard 3.6 V output voltage, output noise is increased 3.6 / 0.6 = 6 times and real noise value will be 6 \* 10  $\mu$ Vrms = 60  $\mu$ Vrms.

For noise sensitive applications it is recommended to use as high fixed variant as possible – for example in case above it is better to use 3.3 V fixed variant to create 3.6 V output voltage, as output noise will be amplified only  $3.6/3.3 = 1.09x (10.9 \mu Vrms)$ .

#### **ORDERING INFORMATION**

| Device part no. *                    | Voltage Option | Marking     | Option                                               | Package                 | Shipping <sup>†</sup> |
|--------------------------------------|----------------|-------------|------------------------------------------------------|-------------------------|-----------------------|
| NCV8189CMTWADJTAG                    | ADJ            | AL          | With Active Output Discharge,<br>Slew Rate 5 mV/μs   | WDFNW6 2x2<br>(Pb-Free) | 3000 / Tape &<br>Reel |
| NCV8189FMTW080TAG                    | 0.80 V         | AR          | With Active Output Discharge,<br>Slew Rate 100 mV/μs | WDFNW6 2x2<br>(Pb-Free) | 3000 / Tape &<br>Reel |
| NCV8189CMTW075TAG                    | 0.75 V         | AF          | With Active Output Discharge,<br>Slew Rate 5 mV/μs   | WDFNW6 2x2<br>(Pb-Free) | 3000 / Tape &<br>Reel |
| NCV8189CMTW180TAG                    | 1.80 V         | AG          | With Active Output Discharge,<br>Slew Rate 5 mV/μs   | WDFNW6 2x2<br>(Pb-Free) | 3000 / Tape &<br>Reel |
| NCV8189CMTW280TAG                    | 2.80 V         | AJ          | With Active Output Discharge,<br>Slew Rate 5 mV/μs   | WDFNW6 2x2<br>(Pb-Free) | 3000 / Tape &<br>Reel |
| NCV8189CMTW330TAG                    | 3.30 V         | AK          | With Active Output Discharge,<br>Slew Rate 5 mV/μs   | WDFNW6 2x2<br>(Pb-Free) | 3000 / Tape &<br>Reel |
| NCV8189CMLADJTCG                     | ADJ            | 8189<br>ADJ | With Active Output Discharge,<br>Slew Rate 5 mV/μs   | DFNW8 3x3<br>(Pb-Free)  | 3000 / Tape &<br>Reel |
| NCV8189CML120TCG                     | 1.20 V         | 8189<br>120 | With Active Output Discharge,<br>Slew Rate 5 mV/μs   | DFNW8 3x3<br>(Pb-Free)  | 3000 / Tape &<br>Reel |
| NCV8189CML100TCG<br>(In Development) | 1.00 V         | 8189<br>100 | With Active Output Discharge,<br>Slew Rate 5 mV/μs   | DFNW8 3x3<br>(Pb-Free)  | 3000 / Tape &<br>Reel |

<sup>\*</sup>Other voltage options and slew rate options (D / E / F) upon request.
†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.



| DOCUMENT NUMBER: | 98AON17792G      | Electronic versions are uncontrolled except when accessed directly from Printed versions are uncontrolled except when stamped "CONTROLLED" |             |
|------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | DFNW8 3x3, 0.65P |                                                                                                                                            | PAGE 1 OF 1 |

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

**DATE 15 JUN 2018** 







## NDTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- 2. CONTROLLING DIMENSION: MILLIMETERS
- 3. DIMENSION 6 APPLIES TO PLATED TERMINALS AND IS MEASURED BETWEEN 0.15 AND 0.30MM FROM THE TERMINAL TIP.
- 4. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.
- 5. THIS DEVICE CONTAINS WETTABLE FLANK DESIGN FEATURES TO AID IN FILLET FORMATION ON THE LEADS DURING MOUNTING.

|     | MILLIMETERS |          |      |  |  |
|-----|-------------|----------|------|--|--|
| DIM | MIN.        | NDM.     | MAX. |  |  |
| Α   | 0.70        | 0.75     | 0.80 |  |  |
| A1  |             |          | 0.05 |  |  |
| A3  | Ú           | 0.20 REF | -    |  |  |
| Α4  | 0.10        | -        |      |  |  |
| b   | 0.25        | 0.30     | 0.35 |  |  |
| D   | 1.90        | 2.00     | 2.10 |  |  |
| D2  | 1.50        | 1.60     | 1.70 |  |  |
| Ε   | 1.90        | 2.00     | 2.10 |  |  |
| E2  | 0.80        | 0.90     | 1.00 |  |  |
| ď   | 0.65 BSC    |          |      |  |  |
| K   | 0.25 REF    |          |      |  |  |
| L   | 0.25        | 0.30     | 0.35 |  |  |
| L3  | 0.05 REF    |          |      |  |  |

# GENERIC MARKING DIAGRAM\*



M = Month Code= Pb-Free Package

(Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb–Free indicator, "G" or microdot " •", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98AON79327G       | Electronic versions are uncontrolled except when accessed directly from the Document Rep<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | WDFNW6 2x2, 0.65P |                                                                                                                                                                             | PAGE 1 OF 1 |  |  |

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales

## **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for LDO Voltage Regulators category:

Click to view products by ON Semiconductor manufacturer:

Other Similar products are found below:

AP7363-SP-13 NCV8664CST33T3G L79M05TL-E AP7362-HA-7 PT7M8202B12TA5EX TCR3DF185,LM(CT TLF4949EJ

NCP4687DH15T1G NCV8703MX30TCG LP2951CN NCV4269CPD50R2G AP7315-25W5-7 NCV47411PAAJR2G AP2111H-1.2TRG1

ZLDO1117QK50TC AZ1117ID-ADJTRG1 NCV4263-2CPD50R2G NCP706ABMX300TAG NCP114BMX075TCG MC33269T-3.5G

TLE4471GXT AP7315-33SA-7 NCV4266-2CST33T3G NCP715SQ15T2G NCV8623MN-50R2G NCV563SQ18T1G NCV8664CDT33RKG

NCV4299CD250R2G NCP715MX30TBG NCV8702MX25TCG TLE7270-2E NCV562SQ25T1G AP2213D-3.3TRG1 AP2202K-2.6TRE1

NCV8170BMX300TCG NCV8152MX300180TCG NCP700CMT45TBG AP7315-33W5-7 NCP154MX180300TAG AP2113AMTR-G1

NJW4104U2-33A-TE1 MP2013AGG-5-P NCV8775CDT50RKG NJM2878F3-45-TE1 S-19214B00A-V5T2U7 S-19214B50A-V5T2U7 S
19213B50A-V5T2U7 S-19214BC0A-E8T1U7\*1 S-19213B00A-V5T2U7 S-19213B33A-V5T2U7