# onsemi

MARKING DIAGRAMS

8 A A A A

888

768CABX ALYW

## LDO Regulator - Very Low I<sub>q,</sub> Window Watchdog, Enable and Reset <sup>150 mA</sup> NCV8768C

The NCV8768C is a 150 mA LDO regulator with integrated window watchdog and reset functions dedicated for microprocessor applications. Its robustness allows the NCV8768C to be used in severe automotive environments. Very low quiescent current as low as 23  $\mu$ A typical makes it suitable for applications permanently connected to the battery, requiring very low quiescent current with or without load. The Enable function can be used for further decreasing the quiescent current down to 1  $\mu$ A.

The NCV8768C contains protection functions as current limit and thermal shutdown.

#### Features

- Output Voltage Options: 3.3 V and 5 V
- Output Voltage Accuracy:  $\pm 1.5\%$  (T<sub>J</sub> = 25°C to 125°C)
- Output Current up to 150 mA
- Very Low Quiescent Current: Typ 23 μA
- Very Low Dropout Voltage
- Enable Function
- Microprocessor Compatible Control Functions:
  - ◆ Reset with Adjustable Power-on Delay
  - Window Watchdog
- Wide Input Voltage Operation Range: up to 40 V
- Protection Features:
  - Current Limitation
  - Reverse Output Current
  - Thermal Shutdown
- NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC–Q100 Grade 1 Qualified and PPAP Capable
- These Devices are Pb-Free and are RoHS Compliant

#### **Typical Applications**

- Body Control Module
- Instruments and Clusters



Figure 1. Application Schematic



SOIC-8 EP

CASE 751AC





= Pb-Free Package

(Note: Microdot may be in either location)

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 17 of this data sheet.

- Occupant Protection and Comfort
- Powertrain







Figure 3. Pin Connections (Top View)

| <b>PIN FUNCTION</b> | DESCRIPTION |
|---------------------|-------------|
|---------------------|-------------|

| Pin No.<br>SOIC-8 | Pin No.<br>SOIC-8 EP | Pin Name        | Description                                                                                                                                                                                                          |
|-------------------|----------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                 | 1                    | RO              | Reset Output. 30 k $\Omega$ internal Pull–Up resistor connected to V <sub>out</sub> for 5.0 V version and Open Drain output for 3.3 V version. RO goes Low when V <sub>out</sub> drops by more than 7% from nominal. |
| 2                 | 2                    | GND             | Power Supply Ground.                                                                                                                                                                                                 |
| 3                 | 3                    | WM2             | Watchdog Mode Bit 2; High impedance pin for Watchdog and Reset mode selection.<br>Connect to V <sub>out</sub> , GND or to I/O pin of the microprocessor.                                                             |
| 4                 | 4                    | WM1             | Watchdog Mode Bit 1; High impedance pin for Watchdog and Reset mode selection. Connect to $V_{out}$ , GND or to I/O pin of the microprocessor.                                                                       |
| 5                 | 5                    | WDI             | Watchdog Input; Trigger Input for Watchdog pulses. When not used, connect to $V_{\text{out}}$ or GND.                                                                                                                |
| 6                 | 6                    | Vout            | Regulated Output Voltage. Connect 2.2 $\mu F$ capacitor with ESR < 6 $\Omega$ to ground.                                                                                                                             |
| 7                 | 7                    | V <sub>in</sub> | Positive Power Supply Input. Connect 0.1 $\mu\text{F}$ capacitor to ground.                                                                                                                                          |
| 8                 | 8                    | EN              | Enable Input; low level disables the IC.                                                                                                                                                                             |
|                   | EPAD                 | Exposed<br>Pad  | Connect to Ground potential or leave it unconnected.                                                                                                                                                                 |

#### **ABSOLUTE MAXIMUM RATINGS**

| Rating                                                          | Symbol           | Min       | Мах      | Unit |
|-----------------------------------------------------------------|------------------|-----------|----------|------|
| Input Voltage (Note 1)<br>DC<br>Load Dump – Suppressed (Note 4) | V <sub>in</sub>  | -0.3<br>- | 40<br>45 | V    |
| Output Voltage (Note 2)                                         | V <sub>out</sub> | -0.3      | 7.0      | V    |
| Enable Voltage<br>DC<br>Load Dump – Suppressed (Note 4)         | V <sub>EN</sub>  | -0.3<br>- | 40<br>45 | V    |
| Reset Output Voltage (Note 3)                                   | V <sub>RO</sub>  | -0.3      | 7.0      | V    |
| Watchdog Input Voltage                                          | V <sub>WDI</sub> | -0.3      | 7.0      | V    |
| Watchdog Mode 1 Voltage                                         | V <sub>WM1</sub> | -0.3      | 7.0      | V    |
| Watchdog Mode 2 Voltage                                         | V <sub>WM2</sub> | -0.3      | 7.0      | V    |
| Junction Temperature                                            | TJ               | -40       | 150      | °C   |
| Storage Temperature                                             | T <sub>STG</sub> | -55       | 150      | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Refer to ELECTRICAL CHĂRACTERISTICS and APPLICATION INFORMATION for Safe Operating Area.

2. The Output voltage must not exceed the Input voltage.

3. The Reset Output voltage must not exceed the Output voltage.

4. Load Dump Test B (with centralized load dump suppression) according to ISO 16750-2 standard. Guaranteed by design. Not tested in production. Passed Class A according to ISO 16750-1.

#### ESD CAPABILITY (Note 5)

| Rating                               | Symbol             | Min | Мах | Unit |
|--------------------------------------|--------------------|-----|-----|------|
| ESD Capability, Human Body Model     | ESD <sub>HBM</sub> | -2  | 2   | kV   |
| ESD Capability, Charged Device Model | ESD <sub>CDM</sub> | -1  | 1   | kV   |

5. This device series incorporates ESD protection and is tested by the following methods:

ESD Human Body Model tested per AEC-Q100-002 (JS-001-2017)

Field Induced Charge Device Model ESD characterization is not performed on plastic molded packages with body sizes smaller than 2 x 2 mm due to the inability of a small package body to acquire and retain enough charge to meet the minimum CDM discharge current waveform characteristic defined in JEDEC JS-002-2018.

#### LEAD SOLDERING TEMPERATURE AND MSL (Note 6)

| Rating                                           | Symbol | Min | Мах | Unit |
|--------------------------------------------------|--------|-----|-----|------|
| Moisture Sensitivity Level<br>SOIC-8<br>SOIC-8EP | MSL    |     | 1   | -    |

6. For information, please refer to our Soldering and Mounting Techniques Reference Manual, SOLDERRM/D

#### THERMAL CHARACTERISTICS (Note 7, 8)

| Rating                                                                                                                                                                                                              | Symbol                                                       | Value                         | Unit |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|-------------------------------|------|
| Thermal Characteristics, SOIC–8<br>Thermal Resistance, Junction–to–Ambient<br>Thermal Reference, Junction–to–Case Top<br>Thermal Resistance, Junction–to–Case Top<br>Thermal Resistance, Junction–to–Case Bottom    | Ψјс_тор<br>R <sub>θ</sub> јс_тор<br>R <sub>θ</sub> јс_воттом | 171.8<br>28.9<br>95.3<br>65.4 | °C/W |
| Thermal Characteristics, SOIC-8 EP<br>Thermal Resistance, Junction-to-Ambient<br>Thermal Reference, Junction-to-Case Top<br>Thermal Resistance, Junction-to-Case Top<br>Thermal Resistance, Junction-to-Case Bottom | Ψјс_тор<br><sub>Вθ</sub> јс_тор<br><sub>Вθ</sub> јс_воттом   | 84.3<br>26.4<br>103.9<br>15   | °C/W |

7. Refer to ELECTRICAL CHARACTERISTICS and APPLICATION INFORMATION for Safe Operating Area.

8. Mounted onto a 80 x 80 x 1.6 mm single layer FR4 board (645 sq mm, 1 oz. Cu, steady state).

#### **RECOMMENDED OPERATING RANGES** (Note 9)

| Rating                     | Symbol           | Min | Мах | Unit |
|----------------------------|------------------|-----|-----|------|
| Input Voltage (Note 10)    | V <sub>in</sub>  | 4.5 | 40  | V    |
| Junction Temperature       | Т <sub>Ј</sub>   | -40 | 150 | °C   |
| Output Capacitor (Note 11) | C <sub>out</sub> | 1.0 | -   | μF   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. 9. Refer to ELECTRICAL CHARACTERISTICS and APPLICATION INFORMATION for Safe Operating Area.

10. Minimum  $V_{in}$  = 4.5 V or ( $V_{out}$  +  $V_{DO}$ ), whichever is higher.

11. Including deratings.

## **ELECTRICAL CHARACTERISTICS**

 $V_{in} = 13.5 \text{ V}, C_{in} = 0.1 \mu\text{F}, C_{out} = 2.2 \mu\text{F}.$  Min and Max values are valid for temperature range  $-40^{\circ}\text{C} \le T_J \le 150^{\circ}\text{C}$  unless otherwise noted and are guaranteed by test, design or statistical correlation. Typical values are referenced to  $T_J = 25^{\circ}\text{C}$ . (Notes 12 and 13)

| Parameter                                                                | Test Conditions                                                                                                                                                                                                                                                              | Symbol                                    | Min                                   | Тур                      | Max                                   | Unit |
|--------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|---------------------------------------|--------------------------|---------------------------------------|------|
| REGULATOR OUTPUT                                                         |                                                                                                                                                                                                                                                                              |                                           |                                       |                          |                                       |      |
| Output Voltage (Accuracy %)<br>3.3 V<br>5.0 V                            | $\begin{array}{l} T_{J} = 25^{\circ}C \text{ to } 125^{\circ}C \\ V_{in} = 4.5 \text{ V to } 16 \text{ V}, \text{ I}_{out} = 0.1 \text{ mA to } 100 \text{ mA} \\ V_{in} = 5.55 \text{ V to } 16 \text{ V}, \text{ I}_{out} = 0.1 \text{ mA to } 100 \text{ mA} \end{array}$ | V <sub>out</sub>                          | 3.2505<br>4.925<br>(-1.5%)            | 3.3<br>5.0               | 3.3495<br>5.075<br>(+1.5%)            | V    |
| Output Voltage (Accuracy %)<br>3.3 V<br>5.0 V                            |                                                                                                                                                                                                                                                                              | V <sub>out</sub>                          | 3.234<br>3.234<br>4.9<br>4.9<br>(-2%) | 3.3<br>3.3<br>5.0<br>5.0 | 3.366<br>3.366<br>5.1<br>5.1<br>(+2%) | V    |
| Line Regulation<br>3.3 V<br>5.0 V                                        | V <sub>in</sub> = 4.5 V to 28 V, I <sub>out</sub> = 5 mA<br>V <sub>in</sub> = 5.55 V to 28 V, I <sub>out</sub> = 5 mA                                                                                                                                                        | Reg <sub>line</sub>                       | -20                                   | 0                        | 20                                    | mV   |
| Load Regulation                                                          | I <sub>out</sub> = 0.1 mA to 150 mA                                                                                                                                                                                                                                          | Reg <sub>load</sub>                       | -40                                   | -3                       | 40                                    | mV   |
| Dropout Voltage (Note 14)<br>5.0 V                                       | I <sub>out</sub> = 100 mA<br>I <sub>out</sub> = 150 mA                                                                                                                                                                                                                       | $V_{DO}$                                  |                                       | 195<br>300               | 450<br>600                            | mV   |
| DISABLE AND QUIESCENT CURRENT                                            |                                                                                                                                                                                                                                                                              |                                           |                                       |                          |                                       |      |
| Disable Current                                                          | $V_{EN} = 0 V, T_J < 125^{\circ}C$                                                                                                                                                                                                                                           | I <sub>DIS</sub>                          | -                                     | 0.010                    | 1                                     | μA   |
| Quiescent Current (I <sub>q</sub> = I <sub>in</sub> - I <sub>out</sub> ) | $      I_{out} = 100 \ \mu A, \ T_J = 25^{\circ} C \\       I_{out} = 100 \ \mu A \\       I_{out} = 0 \ \mu A, \ T_J = 25^{\circ} C \\       I_{out} = 0 \ \mu A $                                                                                                          | Ιq                                        |                                       | 23<br>-<br>20<br>-       | 32<br>35<br>29<br>32                  | μΑ   |
| CURRENT LIMIT PROTECTION                                                 |                                                                                                                                                                                                                                                                              |                                           |                                       |                          |                                       |      |
| Current Limit                                                            | V <sub>out</sub> = 0.96 x V <sub>out_nom</sub>                                                                                                                                                                                                                               | I <sub>LIM</sub>                          | 205                                   | 365                      | 525                                   | mA   |
| Short Circuit Current Limit                                              | V <sub>out</sub> = 0 V                                                                                                                                                                                                                                                       | I <sub>SC</sub>                           | 205                                   | 365                      | 525                                   | mA   |
| REVERSE OUTPUT CURRENT PROTEC                                            | TION                                                                                                                                                                                                                                                                         |                                           |                                       |                          |                                       |      |
| Reverse Output Current Protection                                        | $V_{EN} = 0 V$ , $I_{out} = -1 mA$                                                                                                                                                                                                                                           | V <sub>out_rev</sub>                      | -                                     | 1.4                      | 5.5                                   | V    |
| PSRR                                                                     |                                                                                                                                                                                                                                                                              | _                                         |                                       |                          |                                       |      |
| Power Supply Ripple Rejection (Note 15)                                  | f = 100 Hz, 0.5V <sub>pp</sub>                                                                                                                                                                                                                                               | PSRR                                      | -                                     | 85                       | -                                     | dB   |
| ENABLE THRESHOLDS                                                        |                                                                                                                                                                                                                                                                              |                                           |                                       |                          |                                       |      |
| Enable Input Threshold Voltage<br>Logic High<br>Logic Low                |                                                                                                                                                                                                                                                                              | V <sub>th(EN)</sub>                       | _<br>0.8                              | 1.75<br>1.65             | 2.5                                   | V    |
| Enable Input Current<br>Logic High<br>Logic Low                          | V <sub>EN</sub> = 5 V<br>V <sub>EN</sub> = 0 V                                                                                                                                                                                                                               | I <sub>EN_ON</sub><br>I <sub>EN_OFF</sub> |                                       | 3.5<br>0.010             | 5<br>1                                | μΑ   |

12. Refer to ABSOLUTE MAXIMUM RATINGS and APPLICATION INFORMATION for Safe Operating Area.

13. Performance guaranteed over the indicated operating temperature range by design and/or characterization tested at T<sub>A</sub> ~T<sub>J</sub>. Low duty cycle pulse techniques are used during testing to maintain the junction temperature as close to ambient as possible.

14. Measured when output voltage falls 100 mV below the regulated voltage at  $V_{in} = 13.5$  V. If  $V_{out} < 5$  V, then  $V_{DO} = V_{in} - V_{out}$ . Maximum dropout voltage value is limited by minimum input voltage  $V_{in} = 4.5$  V recommended for guaranteed operation at maximum output current.

15. Values based on design and/or characterization.

#### **ELECTRICAL CHARACTERISTICS**

 $V_{in}$  = 13.5 V,  $C_{in}$  = 0.1  $\mu$ F,  $C_{out}$  = 2.2  $\mu$ F. Min and Max values are valid for temperature range  $-40^{\circ}C \le T_J \le 150^{\circ}C$  unless otherwise noted and are guaranteed by test, design or statistical correlation. Typical values are referenced to  $T_J$  = 25°C. (Notes 16 and 17)

| Parameter                                                                                                | Test Conditions                                                                                                | Symbol                                   | Min          | Тур          | Max          | Unit |
|----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|------------------------------------------|--------------|--------------|--------------|------|
| WINDOW WATCHDOG                                                                                          |                                                                                                                |                                          |              |              |              |      |
| Watchdog Mode Bit 1 Threshold Voltage<br>Voltage Increasing, Logic High<br>Voltage Decreasing, Logic Low |                                                                                                                | V <sub>WM1,H</sub><br>V <sub>WM1,L</sub> | _<br>0.8     | 1.80<br>1.65 | 2.65<br>_    | V    |
| Watchdog Mode Bit 2 Threshold Voltage<br>Voltage Increasing, Logic High<br>Voltage Decreasing, Logic Low |                                                                                                                | V <sub>WM2,H</sub><br>V <sub>WM2,L</sub> | _<br>0.8     | 1.80<br>1.65 | 2.65<br>-    | V    |
| Watchdog Input WDI Threshold Voltage<br>Voltage Increasing, Logic High<br>Voltage Decreasing, Logic Low  |                                                                                                                | V <sub>WDI,H</sub><br>V <sub>WDI,L</sub> | _<br>0.8     | 1.90<br>1.65 | 2.65<br>-    | V    |
| Watchdog Input WDI Current<br>Logic High<br>Logic Low                                                    | V <sub>WDI,H</sub> = 5 V<br>V <sub>WDI,L</sub> = 0 V                                                           | I <sub>WDI,H</sub><br>I <sub>WDI,L</sub> | _            | 0.6<br>0.010 | 4<br>1       | μΑ   |
| WDI Pulse Width (Note 18)                                                                                |                                                                                                                | t <sub>w_WDI</sub>                       | 1.2          | -            | -            | ms   |
| Ignore Window Time                                                                                       | Fast: WM2 = L<br>Slow: WM1 = L AND WM2 = H                                                                     | t <sub>IW</sub>                          | 25.6<br>51.2 | 32.0<br>64.0 | 38.4<br>76.8 | ms   |
| Open Window Time                                                                                         | Fast: WM2 = L<br>Slow: WM1 = L AND WM2 = H                                                                     | t <sub>OW</sub>                          | 25.6<br>51.2 | 32.0<br>64.0 | 38.4<br>76.8 | ms   |
| Closed Window Time                                                                                       | Fast: WM2 = L<br>Slow: WM1 = L AND WM2 = H                                                                     | t <sub>CW</sub>                          | 25.6<br>51.2 | 32.0<br>64.0 | 38.4<br>76.8 | ms   |
| Window Watchdog Trigger Time<br>(Note 19)                                                                | Fast: WM2 = L<br>Slow: WM1 = L AND WM2 = H                                                                     | t <sub>WD</sub>                          |              | 48<br>96     |              | ms   |
| Watchdog Deactivation Current<br>Threshold<br>3.3 V<br>5.0 V                                             | $I_{out}$ decreasing<br>$V_{in} > 4.5 V$<br>$V_{in} > 5.55 V$                                                  | I <sub>out_WD_OFF</sub>                  | 0.5<br>0.5   | 1.65<br>1.75 |              | mA   |
| Watchdog Activating Current Threshold<br>3.3 V<br>5.0 V                                                  | $\begin{array}{l} I_{out} \text{ increasing} \\ V_{in} > 4.5 \text{ V} \\ V_{in} > 5.55 \text{ V} \end{array}$ | I <sub>out_WD_ON</sub>                   | _            | 2<br>2       | 5<br>5       | mA   |

#### **RESET OUTPUT RO**

| Input Voltage Reset Threshold<br>3.3 V           | $V_{in}$ decreasing, $V_{out} > V_{RT}$                                                                | V <sub>in_RT</sub> | _           | 3.8        | 4.2      | V                         |
|--------------------------------------------------|--------------------------------------------------------------------------------------------------------|--------------------|-------------|------------|----------|---------------------------|
| Output Voltage Reset Threshold<br>3.3 V<br>5.0 V | $V_{out}$ decreasing<br>$V_{in} > 4.5 V$<br>$V_{in} > 5.7 V$                                           | V <sub>RT</sub>    | 90<br>90    | 93<br>93   | 96<br>96 | %V <sub>out_</sub><br>nom |
| Reset Hysteresis                                 |                                                                                                        | V <sub>RH</sub>    | _           | 2.0        | _        | %V <sub>out_</sub><br>nom |
| Maximum Reset Sink Current<br>3.3 V<br>5.0 V     | V <sub>out</sub> = 3 V, V <sub>RO</sub> = 0.25 V<br>V <sub>out</sub> = 4.5 V, V <sub>RO</sub> = 0.25 V | I <sub>ROmax</sub> | 1.3<br>1.75 | 5.9<br>5.5 |          | mA                        |
| Reset Output Low Voltage                         | $V_{out}$ > 1 V, $I_{RO}$ < 200 $\mu$ A                                                                | V <sub>ROL</sub>   | -           | 0.02       | 0.25     | V                         |
| Reset Output High Voltage<br>5.0 V               |                                                                                                        | V <sub>ROH</sub>   | 4.5         | 5          | -        | V                         |
| Reset High Level Leakage Current<br>3.3 V        |                                                                                                        | I <sub>ROLK</sub>  | -           | 0.010      | 1        | μΑ                        |

16. Refer to ABSOLUTE MAXIMUM RATINGS and APPLICATION INFORMATION for Safe Operating Area.

17. Performance guaranteed over the indicated operating temperature range by design and/or characterization tested at T<sub>A</sub> ~T<sub>J</sub>. Low duty cycle

pulse techniques are used during testing to maintain the junction temperature as close to ambient as possible. 18. Minimal WDI Pulse Width to ensure valid RO signal. Shorter WDI pulses may not be captured, resulting in an incorrect Reset behavior. 19. Recommended for typical trigger time.  $t_{WD} = t_{CW} + 1/2 * t_{OW}$ 

#### **ELECTRICAL CHARACTERISTICS**

 $V_{in} = 13.5 \text{ V}, C_{in} = 0.1 \mu\text{F}, C_{out} = 2.2 \mu\text{F}$ . Min and Max values are valid for temperature range  $-40^{\circ}\text{C} \le T_J \le 150^{\circ}\text{C}$  unless otherwise noted and are guaranteed by test, design or statistical correlation. Typical values are referenced to  $T_J = 25^{\circ}\text{C}$ . (Notes 20 and 21)

| Parameter                                  | Test Conditions                                                    | Symbol          | Min          | Тур      | Max          | Unit |
|--------------------------------------------|--------------------------------------------------------------------|-----------------|--------------|----------|--------------|------|
| RESET OUTPUT RO                            |                                                                    |                 |              |          |              |      |
| Integrated Reset Pull Up Resistor<br>5.0 V |                                                                    | R <sub>RO</sub> | 15           | 30       | 50           | kΩ   |
| Reset Delay Time                           | Fast: WM1 = L AND WM2 = L<br>Slow:WM1 = H OR (WM1 = L AND WM2 = H) | t <sub>RD</sub> | 12.8<br>25.6 | 16<br>32 | 19.2<br>38.4 | ms   |
| Reset Reaction Time (See Figure 38)        |                                                                    | t <sub>RR</sub> | 16           | 26       | 38           | μs   |
| THERMAL SHUTDOWN                           |                                                                    |                 |              |          |              |      |

| Thermal Shutdown Temperature (Note 22) | T <sub>SD</sub> | 150 | 175 | 195 | °C |
|----------------------------------------|-----------------|-----|-----|-----|----|
| Thermal Shutdown Hysteresis (Note 22)  | T <sub>SH</sub> | -   | 10  | -   | °C |

20. Refer to ABSOLUTE MAXIMUM RATINGS and APPLICATION INFORMATION for Safe Operating Area. 21. Performance guaranteed over the indicated operating temperature range by design and/or characterization tested at  $T_A \approx T_J$ . Low duty cycle pulse techniques are used during testing to maintain the junction temperature as close to ambient as possible.

22. Values based on design and/or characterization. Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.









Figure 22. Line Transients (5 V option)









TIME (200 μs/div)





(5 V option)







Figure 27. Power Up/Down Response (3.3 V option)







Figure 28. PSRR vs. Frequency (5 V option)





Figure 30. Noise vs. Frequency (5 V option)





Figure 31. Noise vs. Frequency (3.3 V option)



(3.3 V option)



#### **TYPICAL CHARACTERISTICS**



Figure 38. Reset Function and Timing Diagram



| WM1                  | L    | L    | Н    | Н    |
|----------------------|------|------|------|------|
| WM2                  | L    | н    | L    | Н    |
| Window Watchdog Mode | FAST | SLOW | FAST | OFF  |
| Reset Mode           | FAST | SLOW | SLOW | SLOW |

#### Figure 39. Window Watchdog State Diagram, Watchdog and Reset Modes





Figure 41. Valid WDI trigger signal

## DEFINITIONS

#### General

All measurements are performed using short pulse low duty cycle techniques to maintain junction temperature as close as possible to ambient temperature.

#### **Output Voltage**

The output voltage parameter is defined for specific temperature, input voltage and output current values or specified over Line, Load and Temperature ranges.

#### Line Regulation

The change in output voltage for a change in input voltage measured for specific output current over operating ambient temperature range.

#### Load Regulation

The change in output voltage for a change in output current measured for specific input voltage over operating ambient temperature range.

#### **Dropout Voltage**

The input to output differential at which the regulator output no longer maintains regulation against further reductions in input voltage. It is measured when the output drops 100 mV below its nominal value. The junction temperature, load current, and minimum input supply requirements affect the dropout level.

#### **Quiescent Current**

Quiescent Current  $(I_q)$  is the difference between the input current (measured through the LDO input pin) and the output current.

## AFFLICATIONS INFORMATION

The NCV8768C regulator is self-protected with internal thermal shutdown and internal current limit. Typical characteristics are shown in Figures 4 to 41.

## Input Decoupling (Cin)

A ceramic or tantalum 0.1  $\mu$ F capacitor is recommended and should be connected close to the NCV8768C package. Higher capacitance and lower ESR will improve the overall line and load transient response.

If extremely fast input voltage transients are expected then appropriate input filter must be used in order to decrease rising and/or falling edges below 50 V/ $\mu$ s for proper operation. The filter can be composed of several capacitors in parallel.

## Output Decoupling (Cout)

The NCV8768C is a stable component and does not require a minimum Equivalent Series Resistance (ESR) for the output capacitor. Stability region of ESR versus Output Current is shown in Figures 20 and 21. The minimum output

#### **Current Limit and Short Circuit Current Limit**

Current Limit is the value of output current at which output voltage drops below 96% of its nominal value. Short Circuit Current Limit is the output current value measured with output of the regulator shorted to ground.

## PSRR

Power Supply Rejection Ratio is defined as ratio of output voltage and input voltage ripple. It is measured in decibels (dB).

#### Line Transient Response

Typical output voltage overshoot and undershoot response when the input voltage is excited with a given slope.

#### Load Transient Response

Typical output voltage overshoot and undershoot response when the output current is excited with a given slope between low–load and high–load conditions.

## **Thermal Protection**

Internal thermal shutdown circuitry is provided to protect the integrated circuit in case that the maximum junction temperature is exceeded. When activated at typically 175°C, the regulator turns off. This feature is provided to prevent failures from accidental overheating.

#### Maximum Package Power Dissipation

The power dissipation level is the maximum allowed power dissipation for the particular package or the power dissipation at which the junction temperature reaches its maximum operating value, whichever is lower.

## **APPLICATIONS INFORMATION**

decoupling value is 1.0  $\mu$ F and can be augmented to fulfill stringent load transient requirements. The regulator works with ceramic chip capacitors as well as tantalum devices. Larger values improve noise rejection and load regulation transient response.

#### **Enable Operation**

The Enable pin will turn the regulator on or off. The threshold limits are covered in the electrical characteristics table in this datasheet.

#### **Reset Operation**

A reset signal is provided on the Reset Output (RO) pin to provide feedback to the microprocessor of an out of regulation condition. The timing diagram of reset function is shown in Figure 38. This is in the form of a logic signal on RO. Output voltage conditions below the RESET threshold cause RO to go low. The RO integrity is maintained down to  $V_{out} = 1.0$  V. The Reset Output (RO) circuitry includes a pull–up resistor (30 k $\Omega$ ) internally connected to the output (V<sub>out</sub>). No external pull–up is necessary.

For voltage option 3.3 V RO is open drain output and external pull-up resistor is required.

Reset signal is also generated in case when input voltage decreases below its minimum operating limit (4.5 V). The Input Voltage Reset Threshold is typically 3.8 V. This applies only to voltage options with nominal value below minimum operating input voltage (3.3 V).

#### Window Watchdog Operation

The watchdog slow, fast or off state is set by pins WM1 and WM2 (see table in Figure 39). The timing values used in this description refer to typ. values when WM1 and WM2 are connected to GND (fast watchdog and reset timing). The state diagram of the window watchdog (WWD) and the watchdog and reset mode selection table is shown in Figure 39. The WWD timing is shown in Figure 40. After power-on, the reset output signal at the RO pin (microprocessor reset) is kept LOW for the reset delay time t<sub>RD</sub> (16 ms). RO signal transition from LOW to HIGH triggers the ignore window (IW) with duration of t<sub>IW</sub> (32 ms). During this window the signal at the WDI pin is ignored. When IW ends a long open window with maximum duration of (128 ms,  $t_{max} = 4 * t_{OW}$ ) is started. When a valid trigger signal is detected during long open window, a closed window (CW) with duration of  $t_{CW}$  (32 ms) is initialized immediately. WDI signal transition from HIGH to LOW is taken as a trigger. The WDI pulse to generate valid trigger should be longer than the Minimum WDI Pulse Width (tw WDI) and it has to be present before end of the long window. Valid WDI trigger signal is shown in Figure 41. When CW ends a standard open window (OW) with maximum duration of  $t_{OW}$  (32 ms) is initiated immediately. The OW ends immediately when valid trigger appears at WDI input. For normal operation the microprocessor timing of WDI pulses must be stable and correspond to tWD. A reset signal is generated (RO goes LOW) if there is no valid trigger (missing pulse at WDI pin) during OW or if a pre-trigger occurs during the CW (unexpected pulse at WDI pin).

#### **Thermal Considerations**

As power in the NCV8768C increases, it might become necessary to provide some thermal relief. The maximum power dissipation supported by the device is dependent upon board design and layout. Mounting pad configuration on the PCB, the board material, and the ambient temperature affect the rate of junction temperature rise for the part. When the NCV8768C has good thermal conductivity through the PCB, the junction temperature will be relatively low with high power applications. The maximum dissipation, which the NCV8768C can handle is given by:

$$P_{D(MAX)} = \frac{\left[T_{J(MAX)} - T_{A}\right]}{R_{\theta JA}}$$
 (eq. 1)

Since  $T_J$  is not recommended to exceed 150°C, then the NCV8768C soldered on 645 mm<sup>2</sup> single layer PCB, 1 oz copper area, FR4 can dissipate up to 0.72 W in SOIC–8 and 1.48 W for SOIC–8 EP package when the ambient temperature ( $T_A$ ) is 25°C. See Figures 42 and 43 for  $R_{\theta JA}$  versus PCB area. The power dissipated by the NCV8768C can be calculated from the following equations:

$$\mathsf{P}_{\mathsf{D}} = \mathsf{V}_{\mathsf{in}} \big( \mathsf{I}_{\mathsf{q}} @ \mathsf{I}_{\mathsf{out}} \big) + \mathsf{I}_{\mathsf{out}} \big( \mathsf{V}_{\mathsf{in}} - \mathsf{V}_{\mathsf{out}} \big) \qquad (\mathsf{eq. 2})$$

or

$$V_{in(MAX)} = \frac{P_{D(MAX)} + (V_{out} \times I_{out})}{I_{out} + I_{q}}$$
(eq. 3)



Figure 42. R<sub>0JA</sub> vs. PCB Copper Area (SOIC-8)



Figure 43. R<sub>0JA</sub> vs. PCB Copper Area (SOIC-8 EP)

#### Hints

 $V_{in}$  and GND printed circuit board traces should be as wide as possible. When the impedance of these traces is high, there is a chance to pick up noise or cause the regulator to malfunction. Place external components, especially the output capacitor, as close as possible to the NCV8768C, and make traces as short as possible.

#### **ORDERING INFORMATION**

| Device            | V <sub>out</sub> | t <sub>RD</sub><br>Fast∕<br>Slow | IW/OW/CW<br>Time Fast/<br>Slow | 1 <sup>st</sup> LOW<br>Time Fast∕<br>Slow | V <sub>RT</sub> | Output<br>Current<br>WW ON/<br>OFF | Marking | Package                     | Shipping <sup>†</sup> |
|-------------------|------------------|----------------------------------|--------------------------------|-------------------------------------------|-----------------|------------------------------------|---------|-----------------------------|-----------------------|
| NCV8768CD50ABR2G  | 5.0 V            | 16 /<br>32 ms                    | 32 / 64 ms                     | 128 /<br>256 ms                           | 93%             | Yes                                | 768CAB5 | SOIC-8<br>(Pb-Free)         | 2500 / Tape &<br>Reel |
| NCV8768CPD50ABR2G | 5.0 V            | 16 /<br>32 ms                    | 32 / 64 ms                     | 128 /<br>256 ms                           | 93%             | Yes                                | 768CAB5 | SOIC-8<br>EPAD<br>(Pb-Free) | 2500 / Tape &<br>Reel |
| NCV8768CD33ABR2G  | 3.3 V            | 16 /<br>32 ms                    | 32 / 64 ms                     | 128 /<br>256 ms                           | 93%             | Yes                                | 768CAB3 | SOIC-8<br>(Pb-Free)         | 2500 / Tape &<br>Reel |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

NOTE: Contact factory for other package, output voltage, timing and reset threshold options

#### PACKAGE DIMENSIONS

SOIC-8 NB CASE 751-07 **ISSUE AK** 



- NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE
- PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR
- DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.
  751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07.

|     | MILLIN | IETERS | INCHES |       |  |
|-----|--------|--------|--------|-------|--|
| DIM | MIN    | MAX    | MIN    | MAX   |  |
| Α   | 4.80   | 5.00   | 0.189  | 0.197 |  |
| В   | 3.80   | 4.00   | 0.150  | 0.157 |  |
| С   | 1.35   | 1.75   | 0.053  | 0.069 |  |
| D   | 0.33   | 0.51   | 0.013  | 0.020 |  |
| G   | 1.27   | 7 BSC  | 0.05   | 0 BSC |  |
| Н   | 0.10   | 0.25   | 0.004  | 0.010 |  |
| J   | 0.19   | 0.25   | 0.007  | 0.010 |  |
| к   | 0.40   | 1.27   | 0.016  | 0.050 |  |
| М   | 0 °    | 8 °    | 0 °    | 8 °   |  |
| Ν   | 0.25   | 0.50   | 0.010  | 0.020 |  |
| S   | 5.80   | 6.20   | 0.228  | 0.244 |  |

#### **SOLDERING FOOTPRINT\***





#### PACKAGE DIMENSIONS

#### SOIC-8 EP

#### CASE 751AC **ISSUE D**

NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- CONTROLLING DIMENSION: MILLIMETERS
- DIMENSION & DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.004 IN EXCESS OF MAXIMUM MATERIAL CONDITION.
- PROTROSION SHALL BE 0.004 IN EACLESS OF MAXIMUM MATERIAL CONDITION.
  A. DIMENSION D DOES NOT INCLUDE MOLD FALSH, PROTRUSIONS, OR GATE BURRS, MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.006 PER SIDE. DIMENSION B1 DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.010 mm PER SIDE.
  THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM. DIMENSIONS D AND E1 ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY AT DATUM H.
  D DIMENSIONS DA MOE TO RESTREMEND AT THE OUTERMOST EXTREMES
- 6. DATUMS A AND B ARE TO BE DETERMINED AT DATUM H.
- 7.
- DIMENSIONS 6 AND C APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10 TO 0.25 FROM THE LEAD TIP.

8. A1 IS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY.













|     | MILLIMETERS    |      |      |  |
|-----|----------------|------|------|--|
| DIM | MIN.           | MAX. |      |  |
| А   | 1.35           | 1.55 | 1.75 |  |
| A1  | I              | 0.10 |      |  |
| A2  | 1.35           | 1.50 | 1.65 |  |
| b   | 0.31           | 0.41 | 0.51 |  |
| С   | 0.17           | 0.21 | 0.23 |  |
| D   | 4.90 BSC       |      |      |  |
| E   | 6.00 BSC       |      |      |  |
| E1  | 3.90 BSC       |      |      |  |
| e   | 1.27 BSC       |      |      |  |
| F   | 2.24 2.72 3.20 |      |      |  |
| F1  | 0.15           | 0.20 | 0.25 |  |
| G   | 1.55           | 2.03 | 2.51 |  |
| G1  | 0.41           | 0.46 | 0.51 |  |
| h   | 0.25           | 0.38 | 0.50 |  |
| L   | 0.40           | 0.84 | 1.27 |  |
| L1  | 1.04 REF       |      |      |  |
| L2  | 0.25 REF       |      |      |  |
| Ø   | 0° 4° 8°       |      |      |  |

**MOUNTING FOOTPRINT\*** 

\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.'

onsemi. OnSemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries. LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and calcular performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

#### Email Requests to: orderlit@onsemi.com

#### TECHNICAL SUPPORT

onsemi Website: www.onsemi.com

North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for LDO Voltage Regulators category:

Click to view products by ON Semiconductor manufacturer:

Other Similar products are found below :

AP7363-SP-13 NCV8664CST33T3G L79M05TL-E AP7362-HA-7 PT7M8202B12TA5EX TCR3DF185,LM(CT TLF4949EJ NCP4687DH15T1G NCV8703MX30TCG LP2951CN NCV4269CPD50R2G AP7315-25W5-7 NCV47411PAAJR2G AP2111H-1.2TRG1 ZLDO1117QK50TC AZ1117ID-ADJTRG1 NCV4263-2CPD50R2G NCP706ABMX300TAG NCP114BMX075TCG MC33269T-3.5G TLE4471GXT AP7315-33SA-7 NCV4266-2CST33T3G NCP715SQ15T2G NCV8623MN-50R2G NCV563SQ18T1G NCV8664CDT33RKG NCV4299CD250R2G NCP715MX30TBG NCV8702MX25TCG TLE7270-2E NCV562SQ25T1G AP2213D-3.3TRG1 AP2202K-2.6TRE1 NCV8170BMX300TCG NCV8152MX300180TCG NCP700CMT45TBG AP7315-33W5-7 NCP154MX180300TAG AP2113AMTR-G1 NJW4104U2-33A-TE1 MP2013AGG-5-P NCV8775CDT50RKG NJM2878F3-45-TE1 S-19214B00A-V5T2U7 S-19214B50A-V5T2U7 S-19213B50A-V5T2U7 S-19214BC0A-E8T1U7\*1 S-19213B00A-V5T2U7 S-19213B33A-V5T2U7