## Power Management (PMIC) - Automotive, Multi-Output, Safety Applications

## Description

The NCV97200 is a 2 -output monolithic regulator consisting of 1 buck regulator and 1 boost regulator with supervisory functions including window voltage monitoring on all outputs and a window watchdog. This product is ideal for ADAS (Advanced Driver Assistance Systems) applications and utilizes an independent voltage reference and an adjustable independent oscillator to realize the supervisory features.

A 40 V non-synchronous buck regulator converts the battery supply voltage to a 3.3 V output, and delivers up to 3 A (peak). This output rail may be used as the low voltage input voltage for the non-synchronous secondary boost converter. The secondary boost is fixed and is intended to supply a low current 5.0 V rail for In-Vehicle Networking circuits (IVN).

All internal MOSFETs are N -channel devices, and a bootstrap circuit is used to drive the buck high-side MOSFET. Both SMPS outputs use peak current mode control with internal slope compensation. The IC incorporates an internal regulator that supplies charge to the low-voltage gate drivers.

The NCV97200 is a functional safety solution that reduces the time required to develop safety systems that comply with the International Standards Organization (ISO) 26262. The device includes a range of integrated safety features such as dedicated feedback references, output voltage monitoring, and window watchdog.

## Features

- 1 Enabled Buck Converter
- 1 Boost Converter for IVN Supply
- Wide Input of 4.1 to 40 V with Undervoltage Lockout (UVLO)
- Fixed Frequency Operation at 2 MHz
- Window Watchdog with Independent References
- Cycle-by-cycle Current Limit Protection
- External Frequency Synchronization
- Pseudo-random Spread Spectrum for Improved EMI
- Option for Switcher Shutdown upon Watchdog Fault (controlled by part number)
- NCV Prefix for Automotive and Other Applications

Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable
ON Semiconductor ${ }^{\circledR}$
www.onsemi.com
QFNW20
MW SUFFIX
CASE 484AD
MARKING DIAGRAM

97200 = Specific Device Code
XX = 01 or 33
A = Assembly Location
= Wafer Lot
Y = Year
W = Work Week

- = Pb-Free Package
(Note: Microdot may be in either location)

SAFETY DESIGN - ASIL B
ASIL B Product developed in compliance with ISO 26262 for which a complete safety package is available.

ORDERING INFORMATION
See detailed ordering, marking and shipping information on page 21 of this data sheet.

## Typical Applications

- Safety Applications
- ADAS (Advanced Driver Assistance Systems)
- Body Electronics
- Telematics


Figure 1. NCV97200 Block Diagram

TYPICAL APPLICATION


Figure 2. NCV97200 Typical Application

Table 1. MAXIMUM RATINGS

| Rating | Symbol | Value | Unit |
| :--- | :---: | :---: | :---: |
| Min/Max Voltage VBAT |  | -0.3 to 40 | V |
| Max Voltage VBAT to SW1 and VBAT to GND - peak voltage during load dump |  | 45 | V |
| Min/Max Voltage SW1 |  | -0.7 to 40 | V |
| Min Voltage SW1, SW2 - 20 ns |  | -3.0 | V |
| Min/Max Voltage BST1, EN |  | -0.3 to 40 | V |
| Min/Max Voltage SW2 |  | -0.3 to 7.2 | V |
| Min/Max Voltage on WDI, SYNCI, SYNCO, VOUT2, RSTB1, RSTB2, RSTB_VM, VOUT_PD |  | -0.3 to 6 | V |
| Max Voltage BST1 to SW1 |  | 3.6 | V |
| Min/Max Voltage FB_VM, VDRV1, COMP1, WDT, VOUT1 | $\mathrm{R}_{\text {®JA }}$ | -0.3 to 3.6 | V |
| Thermal Resistance, 4x4 QFN Junction-to-Ambient (Note 1) | 39 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |  |
| Storage Temperature range | $\mathrm{T}_{\mathrm{J}}$ | -55 to +150 | ${ }^{\circ} \mathrm{C}$ |
| Operating Junction Temperature Range | $\mathrm{V}_{\text {ESD }}+150$ | ${ }^{\circ} \mathrm{C}$ |  |
| ESD withstand Voltage (Human Body Model) | 2.0 | MV |  |
| Moisture Sensitivity | $\mathrm{MSL}^{\circ}$ | Level 1 |  |
| Peak Reflow Soldering Temperature | 260 | ${ }^{\circ} \mathrm{C}$ |  |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Mounted on 1 sq. in. of a 4-layer PCB with 1 oz . copper thickness.

Table 2. PIN FUNCTION DESCRIPTIONS

| Pin No. | Symbol | Description |
| :---: | :---: | :--- |
| 1 | VBAT | Input voltage from battery. Place an input filter capacitor in close proximity to this pin. |
| 2 | EN | High-voltage (battery), TTL-compatible, master enable signal. Grounding this input stops all outputs and <br> reduces Iq to a minimum (shutdown mode). |
| 3 | SYNCI | Synchronization input. Connecting an external clock to the SYNCI pin synchronizes switching to the rising <br> edge of the SYNCI voltage. If unused, the SYNCI pin should be grounded. |
| 4 | SYNCO | Synchronization output pin. If unused, the SYNCO pin should have no connection. |

Table 3. ELECTRICAL CHARACTERISTICS
$\left(\mathrm{V}_{\mathrm{BAT}}=4.5 \mathrm{~V}\right.$ to $28 \mathrm{~V}, \mathrm{EN}=5 \mathrm{~V}, \mathrm{BSTx}=\mathrm{SWx}+3.0 \mathrm{~V}, \mathrm{C}_{\mathrm{DRV} 1}=0.1 \mu \mathrm{~F}$. Min/Max values are valid for the temperature range $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{J}} \leq 150^{\circ} \mathrm{C}$ unless noted otherwise, and are guaranteed by test, design or statistical correlation.)

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| QUIESCENT CURRENT |  |  |  |  |  |  |
| Quiescent Current, shutdown | $\mathrm{I}_{\mathrm{qSD}}$ | $\mathrm{V}_{\text {BAT }}=13.2 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\text {EN }}=0 \mathrm{~V}$ | - | 3 | 10 | $\mu \mathrm{A}$ |
| UNDERVOLTAGE LOCKOUT - VBAT (UVLO) |  |  |  |  |  |  |
| VBAT UVLO Start Threshold | $\mathrm{V}_{\text {UV1ST }}$ | $\mathrm{V}_{\mathrm{BAT}}$ rising | 4.45 | - | 4.85 | V |
| VBAT UVLO Stop Threshold | V UV1SP | $\mathrm{V}_{\text {BAT }}$ falling | 3.7 | - | 4.1 | V |
| VBAT UVLO Hysteresis | VUV1HY |  | - | 0.75 | - | V |

ENABLE

| Delay Time | $\mathrm{t}_{\text {ENDLY }}$ |  | 13.6 | 16 | 18.4 | ms |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Logic Low | $\mathrm{V}_{\text {ENLO }}$ |  | - | - | 0.8 | V |
| Logic High | $\mathrm{V}_{\text {ENHI }}$ |  | 2.0 | - | - | V |
| Enable Pin Input Current | $\mathrm{I}_{\text {EN }}$ | $\mathrm{V}_{\text {EN }}=5 \mathrm{~V}$ | - | 15 | 20 | $\mu \mathrm{~A}$ |
| Disable Response Time | $\mathrm{t}_{\text {DISABL }}$ | Time EN Voltage must be $<\mathrm{V}_{\text {ENLO }}$ in <br> order to force restart | - | 2 | 10 | $\mu \mathrm{~s}$ |

OUTPUT VOLTAGE

| Switcher 1 Output | $V_{\text {OUT1 }}$ |  | 3.23 | 3.3 | 3.37 | V |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Switcher 2 Output | $\mathrm{V}_{\text {OUT2 }}$ |  | 4.9 | 5.0 | 5.1 | V |

## ERROR AMPLIFIER - SWITCHER 1

| Transconductance | $\begin{gathered} g_{m} \\ g_{m(H)} \end{gathered}$ | $\begin{gathered} V_{\text {COMP }}=1.1 \mathrm{~V} \\ 4.5 \mathrm{~V}<\mathrm{V}_{\text {BAT }}<18 \mathrm{~V} \\ 20 \mathrm{~V}<\mathrm{V}_{\text {BAT }}<28 \mathrm{~V} \end{gathered}$ | $\begin{gathered} 0.6 \\ 0.35 \end{gathered}$ | $\begin{gathered} 1.0 \\ 0.55 \end{gathered}$ | $\begin{gathered} 1.4 \\ 0.75 \end{gathered}$ | mmho |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output Resistance | R ${ }_{\text {OUT }}$ |  | - | 1.4 | - | $\mathrm{M} \Omega$ |
| COMP Source Current Limit | Isource | $\begin{gathered} \mathrm{V}_{\text {OUT } 1}=2.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{COMP}}=1.1 \mathrm{~V} \\ 4.5 \mathrm{~V}<\mathrm{V}_{\text {BAT }}<18 \mathrm{~V} \\ 20 \mathrm{~V}<\mathrm{V}_{\text {BAT }}<28 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & 50 \\ & 25 \end{aligned}$ | $\begin{aligned} & 75 \\ & 40 \end{aligned}$ | $\begin{gathered} 100 \\ 55 \end{gathered}$ | $\mu \mathrm{A}$ |
| COMP Sink Current Limit | $\mathrm{I}_{\text {SINK }}$ | $\begin{gathered} \mathrm{V}_{\text {OUT } 1}=3.8 \mathrm{~V}, \mathrm{~V}_{\text {COMP }}=1.1 \mathrm{~V} \\ 4.5 \mathrm{~V}<\mathrm{V}_{\text {BAT }}<18 \mathrm{~V} \\ 20 \mathrm{~V}<\mathrm{V}_{\text {BAT }}<28 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & 50 \\ & 25 \end{aligned}$ | $\begin{aligned} & 75 \\ & 40 \end{aligned}$ | $\begin{gathered} 100 \\ 55 \end{gathered}$ | $\mu \mathrm{A}$ |
| Minimum COMP Voltage | $\mathrm{V}_{\text {CMPMIN }}$ | $\mathrm{V}_{\text {OUT } 1}=3.8 \mathrm{~V}$ | - | 0.15 | 0.3 | V |
| Maximum COMP Voltage | $\mathrm{V}_{\text {CMPMAX }}$ | $\mathrm{V}_{\text {OUT1 }}=2.8 \mathrm{~V}$ | 1.3 | 1.6 | - | V |

## OSCILLATOR

| Base Switching Frequency - Switcher 1 | $\mathrm{f}_{\mathrm{SW} 1}$ | $4.5<\mathrm{V}_{\text {BAT }}<18 \mathrm{~V}$ <br> (see Spread Spectrum Section) | 1.8 | 2.0 | 2.2 | MHz |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Switching Frequency - Switcher 1 | $\mathrm{fSW}_{1}(\mathrm{HV})$ | $20 \mathrm{~V}<\mathrm{V}_{\text {BAT }}<28 \mathrm{~V}$ | 0.9 | 1.0 | 1.1 | MHz |
| Base Switching Frequency - Switcher 2 | $\mathrm{f}_{\mathrm{SW}} 2$ | (see Spread Spectrum Section) | 1.8 | 2.0 | 2.2 | MHz |

SYNCHRONIZATION INPUT (SYNCI)

| SYNCI Pin Input Current | $\mathrm{I}_{\text {SYNCI }}$ | $\mathrm{V}_{\text {SYNCI }}=5.0 \mathrm{~V}$ | 30 | 50 | 70 | $\mu \mathrm{~A}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| SYNCI Input High Input Voltage | $\mathrm{V}_{\text {SYNCIH }}$ |  | 2.0 | - | - | V |
| SYNCI Input Low Input Voltage | $\mathrm{V}_{\text {SYNCIL }}$ |  | - | - | 0.8 | V |
| SYNCI High Pulse Width | $\mathrm{t}_{\text {SYNCIH }}$ | $\mathrm{V}_{\text {SYNCI }}>\mathrm{V}_{\text {SYNCIH }}$ | 40 | - | - | ns |
| SYNCI Low Pulse Width | $\mathrm{t}_{\text {SYNCIL }}$ | $\mathrm{V}_{\text {SYNCI }}<\mathrm{V}_{\text {SYNCIL }}$ | 40 | - | - | ns |
| External Synchronization Frequency | $\mathrm{f}_{\text {SYNCI }}$ |  | 1.8 | - | 2.6 | MHz |
| Master Reassertion Time | $\mathrm{t}_{\text {SYNCIMR }}$ | Time between last synchronized <br> rising <br> edge and first unsynchronized <br> SW rising edge. | - | 650 | - | ns |

SYNCHRONIZATION OUTPUT (SYNCO)

| SYNCO High Voltage | $\mathrm{V}_{\text {SYNCO, }}$ | SYNCO load current $=-1 \mathrm{~mA}$ | VDRV <br> -0.2 V | - | VDRV | V |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |

## NCV97200

Table 3. ELECTRICAL CHARACTERISTICS (continued)
( $\mathrm{V}_{\text {BAT }}=4.5 \mathrm{~V}$ to 28 V , EN $=5 \mathrm{~V}$, BSTx $=\mathrm{SWx}+3.0 \mathrm{~V}, \mathrm{C}_{\mathrm{DRV} 1}=0.1 \mu \mathrm{~F}$. Min/Max values are valid for the temperature range $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{J}} \leq 150^{\circ} \mathrm{C}$ unless noted otherwise, and are guaranteed by test, design or statistical correlation.)

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SYNCHRONIZATION OUTPUT (SYNCO) |  |  |  |  |  |  |
| SYNCO Low Voltage | $\mathrm{V}_{\text {SYNCO,L }}$ | SYNCO load current = 1 mA | 0 | - | 0.2 | V |
| SYNCO Duty Cycle | $\mathrm{D}_{\text {SYNCO }}$ |  | 40 | 50 | 60 | \% |
| SYNCO Rise Time | $\mathrm{t}_{\text {SYNCO,R }}$ | SYNCO load capacitance $=40 \mathrm{pF}$ | - | 8 | - | ns |
| SYNCO Fall Time | $\mathrm{t}_{\text {SYNCO, }}$ | SYNCO load capacitance $=40 \mathrm{pF}$ | - | 5 | - | ns |
| Phase | \$SO-SW1 | Rising edge lag with respect to SW1 rising edge | - | 140 | - | 。 |

## VBAT OVERVOLTAGE SHUTDOWN MONITOR

| Overvoltage Stop Threshold | $\mathrm{V}_{\mathrm{OV} 1 \mathrm{SP}}$ | $\mathrm{V}_{\mathrm{BAT}}$ rising | 37 | - | 40 | V |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Overvoltage Start Threshold | $\mathrm{V}_{\mathrm{OV} 1 \mathrm{ST}}$ | $\mathrm{V}_{\mathrm{BAT}}$ falling | 34 | - | - | V |
| Overvoltage Hysteresis | $\mathrm{V}_{\mathrm{OV} 1 \mathrm{HY}}$ |  | 0.6 | - | 2.7 | V |

VBAT FREQUENCY FOLDBACK MONITOR

| Frequency Foldback Threshold | $\mathrm{V}_{\mathrm{FL1U}}$ | $\mathrm{~V}_{\mathrm{BAT}}$ rising | 18.4 | - | 20 | V |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{~V}_{\mathrm{FL} 1 \mathrm{D}}$ | $\mathrm{V}_{\mathrm{BAT}}$ falling | 18 | - | 19.8 |  |
| Frequency Foldback Hysteresis | $\mathrm{V}_{\mathrm{FL} 1 \mathrm{HY}}$ |  | 0.2 | 0.3 | 0.4 | V |

## SOFT-START

| Soft-Start Completion Time | $\mathrm{t}_{\mathrm{SS} 1}$ |  | 0.8 | 1.4 | 2.0 | ms |
| :--- | :---: | :--- | :--- | :--- | :--- | :--- |
|  | $\mathrm{t}_{\mathrm{SS} 2}$ |  | 1.6 | 2.8 | 4.0 |  |

## SLOPE COMPENSATION

| Ramp Slope - Switcher 1 | $\mathrm{S}_{\text {ramp1 }}$ | $4.5<\mathrm{V}_{\mathrm{BAT}}<18 \mathrm{~V} \mathrm{~V}$ | 1.8 | - | 3.4 | $\mathrm{~A} / \mathrm{us}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| (With respect to switch current) | $\mathrm{S}_{\text {ramp1 }}(\mathrm{HV})$ | $20 \mathrm{~V}<\mathrm{V}_{\mathrm{BAT}}<28 \mathrm{~V}$ | 0.8 | - | 1.6 |  |
| Ramp Slope - Switcher 2 | $\mathrm{S}_{\text {ramp2 }}$ |  | 0.76 | 1.1 | 1.44 | $\mathrm{~A} / \mathrm{us}$ |

POWER SWITCH - SWITCHER 1

| ON Resistance | $\mathrm{R}_{\mathrm{DS} 10 \mathrm{~N}}$ | $\mathrm{~V}_{\mathrm{BST} 1}=\mathrm{V}_{\mathrm{SW} 1}+3.0 \mathrm{~V}, \mathrm{I}_{\mathrm{SW} 1}=500 \mathrm{~mA}$ | - | - | 360 | $\mathrm{~m} \Omega$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Leakage current VBAT to SW1 | $\mathrm{I}_{\mathrm{LKSW} 1}$ | $\mathrm{~V}_{\mathrm{EN}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{SW} 1}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{BAT}}=18 \mathrm{~V}$ | - | - | 10 | $\mu \mathrm{~A}$ |
| Minimum ON Time | $\mathrm{t}_{\text {ON1MIN }}$ | Measured at SW1 pin | 45 | - | 70 | ns |
| Minimum OFF Time | $\mathrm{t}_{\text {OFF1MIN }}$ | Measured at SW1 pin | 30 | 50 | 70 | ns |

POWER SWITCH - SWITCHER 2

| ON Resistance | $\mathrm{R}_{\mathrm{DS} 2 \mathrm{~N}}$ | $\mathrm{I}_{\mathrm{SW} 2}=100 \mathrm{~mA}$ | - | - | 1.0 | $\Omega$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Switch Leakage Current | $\mathrm{I}_{\text {LKSW2 }}$ | $\mathrm{V}_{\text {EN }}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{SW} 2}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{BAT}}=18 \mathrm{~V}$ | - | - | 5 | $\mu \mathrm{~A}$ |
| Minimum ON Time | $\mathrm{t}_{\text {ON2MIN }}$ | Measured at SW2 pin | 65 | 85 | 100 | ns |
| Minimum OFF Time | $\mathrm{t}_{\text {OFF2MIN }}$ | Measured at SW2 pin | 35 | 55 | 75 | ns |

## PEAK CURRENT LIMITS

| Current Limit Threshold - Switcher 1 | ILIM1 |  | 3.9 | 4.4 | 4.9 | A |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| Current Limit Threshold - Switcher 2 | ILIM2 |  | 0.96 | 1.2 | 1.44 | A |

## SHORT CIRCUIT FREQUENCY FOLDBACK - SWITCHER 1

| Lowest Foldback Frequency | $\mathrm{f}_{\mathrm{SW} 1 \mathrm{AF}}$ | $\mathrm{V}_{\text {OUT1 }}=0 \mathrm{~V}, 4.5 \mathrm{~V}<\mathrm{V}_{\mathrm{BAT}}<18 \mathrm{~V}$ | 450 | 550 | 650 | kHz |
| :--- | :---: | :---: | :--- | :--- | :--- | :--- |
| Lowest Foldback Frequency - High $\mathrm{V}_{\mathrm{IN}}$ | f SW1AFHV | $\mathrm{V}_{\mathrm{OUT} 1}=0 \mathrm{~V}, 20 \mathrm{~V}<\mathrm{V}_{\mathrm{BAT}}<28 \mathrm{~V}$ | 225 | 275 | 325 |  |

HICCUP MODE

| Hiccup Frequency | ${ }_{\text {f }}$ W1HIC | $\mathrm{V}_{\text {OUT1 }}=0 \mathrm{~V}$ <br> SW1 pin shorted to ground or VOUT1 | 24 | 32 | 40 | kHz |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | ${ }_{\text {f }}$ W2HIC | SW2 pin connected to +3.3 V through $20 \Omega$. Zero volts at the VOUT2 pin. | 24 | 32 | 40 | kHz |
| Switching Reactivation Delay | SW2 | SW2 pin shorted to VOUT1 | - | 1.9 | - | ms |

## NCV97200

Table 3. ELECTRICAL CHARACTERISTICS (continued)
$\left(\mathrm{V}_{\mathrm{BAT}}=4.5 \mathrm{~V}\right.$ to 28 V , $\mathrm{EN}=5 \mathrm{~V}, \mathrm{BSTx}=\mathrm{SWx}+3.0 \mathrm{~V}, \mathrm{C}_{\mathrm{DRV} 1}=0.1 \mu \mathrm{~F}$. Min/Max values are valid for the temperature range $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{J} \leq 150^{\circ} \mathrm{C}$ unless noted otherwise, and are guaranteed by test, design or statistical correlation.)

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| WINDOW WATCHDOG |  |  |  |  |  |  |
| Watchdog Oscillator Frequency | ${ }^{\text {fWD }}$ | $\begin{aligned} & \mathrm{C}_{\text {WDT }}=1000 \mathrm{pF} \\ & \mathrm{C}_{\text {WDT }}=100 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 8.2 \\ & 77 \end{aligned}$ | $\begin{aligned} & 10.6 \\ & 100 \end{aligned}$ | $\begin{aligned} & 13.0 \\ & 122 \end{aligned}$ | kHz |
| First Watchdog Timeout | ${ }_{\text {twD_timeout }}$ | Watchdog timeout after rising edge at RSTB1 <br> $C_{\text {WDT }}=1000 \mathrm{pF}$ <br> 800 pF < $\mathrm{C}_{\text {WDT }}$ < 1200 pF <br> $\mathrm{C}_{\text {WDT }}=100 \mathrm{pF}$ <br> $80 \mathrm{pF}<\mathrm{C}_{\text {WDT }}<120 \mathrm{pF}$ | $\begin{gathered} 2300 \\ 2070 \\ 240 \\ 221 \end{gathered}$ | $\begin{gathered} 2840 \\ - \\ 300 \\ - \end{gathered}$ | $\begin{gathered} 3700 \\ 4090 \\ 385 \\ 430 \end{gathered}$ | ms |
| Watchdog Window Time | ${ }^{\text {tw }}$ | $\begin{gathered} \mathrm{C}_{\mathrm{WDT}}=1000 \mathrm{pF} \\ 800 \mathrm{pF}<\mathrm{C}_{\text {WDT }}<1200 \mathrm{pF} \\ \mathrm{C}_{\mathrm{WDT}}=100 \mathrm{pF} \\ 80 \mathrm{pF}<\mathrm{C}_{\text {WDT }}<120 \mathrm{pF} \end{gathered}$ | $\begin{aligned} & 150 \\ & 138 \\ & 15.9 \\ & 14.7 \end{aligned}$ | $\begin{gathered} \hline 189 \\ - \\ 20 \end{gathered}$ | $\begin{gathered} \hline 250 \\ 273 \\ 27 \\ 28.7 \end{gathered}$ | ms |
| Watchdog Closed Window Time | ${ }^{\text {twd_CLS }}$ |  | - | $\mathrm{t}_{\mathrm{WD}} / 4$ | - | ms |
| WDI Pulse Duration | ${ }^{\text {twdimin }}$ | Number of Oscillator periods (WDT pin) the WDI input must remain high or low | 3 | - | - | WDT cycles |
| Watchdog Input WDI Threshold Voltage | $V_{\text {WDH }}$ <br> $V_{\text {WDL }}$ <br> $\mathrm{V}_{\text {WD_HYS }}$ | $\mathrm{V}_{\text {WD }}$ increasing <br> $\mathrm{V}_{\mathrm{WI}}$ decreasing | $\begin{aligned} & - \\ & 0.8 \\ & 150 \end{aligned}$ | - | $\begin{gathered} 2.0 \\ 500 \end{gathered}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{mV} \end{gathered}$ |
| Watchdog Input WDI Current | ${ }^{\text {WDII }}$ | $\mathrm{V}_{\mathrm{WD}}=5 \mathrm{~V}$ | 30 | 50 | 70 | $\mu \mathrm{A}$ |

RESET

| Low Voltage Reset Threshold - Switcher 1 | VuVifal <br> VuviRIS | $V_{\text {OUT1 }}$ decreasing <br> $V_{\text {OUT1 }}$ increasing | $\begin{aligned} & 2.97 \\ & 3.04 \end{aligned}$ | $\begin{aligned} & 3.05 \\ & 3.12 \end{aligned}$ | $\begin{aligned} & 3.14 \\ & 3.20 \end{aligned}$ | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| High Voltage Reset Threshold - Switcher 1 | VoVifal <br> $\mathrm{V}_{\text {OV1RIS }}$ | $V_{\text {OUT1 }}$ decreasing <br> $V_{\text {OUT1 }}$ increasing | $\begin{aligned} & 3.40 \\ & 3.47 \end{aligned}$ | $\begin{aligned} & 3.48 \\ & 3.55 \end{aligned}$ | $\begin{aligned} & 3.56 \\ & 3.63 \end{aligned}$ | V |
| Low Voltage Reset Threshold - Switcher 2 | VuV2FAL <br> VuV2RIS | $V_{\text {OUT2 }}$ decreasing <br> $V_{\text {OUT2 }}$ increasing | $\begin{aligned} & 4.50 \\ & 4.60 \end{aligned}$ | $\begin{aligned} & 4.63 \\ & 4.73 \end{aligned}$ | $\begin{aligned} & 4.75 \\ & 4.85 \end{aligned}$ | V |
| High Voltage Reset Threshold - Switcher 2 | Vov2FAL <br> $V_{\text {OV2RIS }}$ | $V_{\text {OUT2 }}$ decreasing <br> $V_{\text {OUT2 }}$ increasing | $\begin{aligned} & 5.15 \\ & 5.25 \end{aligned}$ | $\begin{aligned} & 5.28 \\ & 5.38 \end{aligned}$ | $\begin{aligned} & 5.40 \\ & 5.50 \end{aligned}$ | V |
| Low Voltage Reset Threshold - External Supply | VUVextFAL <br> VUVextRIS | FB_VM decreasing FB_VM increasing | $\begin{aligned} & 0.720 \\ & 0.736 \end{aligned}$ | $\begin{aligned} & 0.740 \\ & 0.756 \end{aligned}$ | $\begin{aligned} & 0.760 \\ & 0.776 \end{aligned}$ | V |
| High Voltage Reset Threshold - External Supply | $V_{\text {OVextFAL }}$ <br> VovextRIS | FB_VM decreasing FB_VM increasing | $\begin{aligned} & 0.824 \\ & 0.840 \end{aligned}$ | $\begin{aligned} & 0.844 \\ & 0.860 \end{aligned}$ | $\begin{aligned} & 0.864 \\ & 0.880 \end{aligned}$ | V |
| Reset Hysteresis (ratio of VOUTx) | KRES_HYS |  | 0.5 | 2 | - | \% |
| Noise-Filtering Delay | tres_FILT |  | 5 | - | 25 | $\mu \mathrm{s}$ |
| Reset Delay Time Time RSTB1 remains low after output voltage enters the monitor window. | $\mathrm{t}_{\text {RESET }}$ | $\begin{aligned} & I_{\text {RSTBx }}=1 \mu \mathrm{~m} \\ & I_{\text {RSTBx }}=500 \mu \mathrm{~A} \\ & I_{\text {RSTBx }}=100 \mu \mathrm{~A} \end{aligned}$ | $\begin{gathered} - \\ 4.0 \\ 19 \end{gathered}$ | $\begin{aligned} & 1.0 \\ & 5.0 \\ & 24 \end{aligned}$ | $\begin{aligned} & - \\ & 6.0 \\ & 29 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{s} \\ & \mathrm{~ms} \\ & \mathrm{~ms} \end{aligned}$ |
| Reset Output Low level | $\mathrm{V}_{\text {RESL }}$ | $\mathrm{I}_{\text {RSTBX }}=1 \mathrm{~mA}$ | - | - | 0.4 | V |

BOOTSTRAP VOLTAGE SUPPLY

| Output Voltage | $\mathrm{V}_{\text {DRV1 }}$ |  | 3.1 | 3.3 | 3.5 | V |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{~V}_{\text {DRV1 }}$ POR Start Threshold | $\mathrm{V}_{\text {DRV1ST }}$ |  | 2.7 | 2.875 | 3.05 | V |
| $\mathrm{~V}_{\text {DRV1 }}$ POR Stop Threshold | $\mathrm{V}_{\text {DRV1SP }}$ |  | 2.55 | 2.75 | 2.95 | V |

THERMAL SHUTDOWN

| Thermal Shutdown Activation Temperature | $\mathrm{T}_{\text {SD }}$ |  | 150 | - | 190 | ${ }^{\circ} \mathrm{C}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Hysteresis | $\mathrm{T}_{\text {HYS }}$ |  | 5 | - | 20 | ${ }^{\circ} \mathrm{C}$ |

VOUT_PD

| Pulldown Resistance | $R_{P D}$ | During Enable Delay Time | 5 | 16 | 40 |
| :--- | :---: | :---: | :---: | :---: | :---: |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

## TYPICAL CHARACTERISTICS - (Demoboard data)



Figure 3. Shutdown VBAT Current vs. Temperature


Figure 5. Shutdown VBAT Current vs. VBAT Voltage


Figure 7. VDRV1 Voltage vs. Temperature


Figure 4. Operating VBAT Current vs.
Temperature


Figure 6. Operating VBAT Current vs. VBAT Voltage


Figure 8. Switcher 1 Minimum ON Time vs.
Temperature

## TYPICAL CHARACTERISTICS - (Demoboard data)



Figure 9. Switcher 1 Minimum OFF Time vs. Temperature


Figure 11. Switcher 2 Minimum OFF Time vs. Temperature


Figure 13. Switcher 2 Load Current Limit vs. Temperature


Figure 10. Switcher 2 Minimum ON Time vs. Temperature


Figure 12. Switcher 1 Load Current Limit vs. Temperature


Figure 14. Switcher 1 Output Voltage vs. Temperature

## TYPICAL CHARACTERISTICS - (Demoboard data)



Figure 15. Switcher 2 Output Voltage vs. Temperature


Figure 17. Switcher 1 Risetime vs.
Temperature


Figure 19. Switcher 2 Risetime vs. Temperature


Figure 16. Switcher 1 Output Voltage vs. VBAT Voltage


Figure 18. Switcher 1 Falltime vs. Temperature


Figure 20. Switcher 2 Falltime vs. Temperature

## TYPICAL CHARACTERISTICS - (Demoboard data)



Figure 21. Switcher 1 Frequency vs. Temperature


Figure 23. Switcher 1 Efficiency vs. Load, 4.5 V VBAT


Figure 25. Switcher 1 Efficiency vs. Load, 28 V VBAT


Figure 22. Switcher 2 Frequency vs. Temperature


Figure 24. Switcher 1 Efficiency vs. Load, 13.2 V VBAT


Figure 26. Switcher 2 Efficiency vs. Load

## APPLICATION INFORMATION

## General Description

The NCV97200 consists of one 2 MHz battery-connected 2.5 A switcher (switcher 1) and a downstream low-current boost converter (switcher 2).


Switcher 1 Non-synchronous buck

## Switcher 2

 Non-synchronous boostFigure 27. NCV97200 Simplified Block Diagram

## Input Voltage

The main supply for the NCV97200 is the VBAT pin, which must always be connected to a voltage source between 4.1 V and 37 V .

- Below 4.1 V (max) an under-voltage lockout (UVLO) circuit inhibits all switching and resets the soft-start circuits.
- Above 40 V (max) an over-voltage shutdown (OVSD) circuit inhibits all switching and allows the NCV97200 to survive a 45 V load dump condition. Normal operation resumes when VBAT decreases below 34 V (min)


Figure 28. Input Voltage Range

## Enable and Soft-Start

The NCV97200 can be completely disabled (shutdown mode) by connecting the enable (EN) pin to GND. As a result, both outputs are stopped and the internal current consumption drops below $10 \mu \mathrm{~A}$.

The EN pin is designed to accept either a logic-level signal or the battery voltage. If connecting EN to battery, and battery voltage could exceed 40 V , make the connection through a 10 k resistor. Upon receiving an input greater than 2 V , the EN pin allows switcher 1 to begin soft-start and ramp up to 3.3 V (typically in 1.4 ms ). After the soft-start of VOUT1 is complete, switcher 2 (the boost regulator) begins its soft-start and ramps up to 5.0 V . Switcher 2 does not have its own enable input pin and is linked to the master enable input.

The diagram below shows the startup sequence when EN is activated:


Figure 29. Startup Sequence

## Enable Delay Time

The switching outputs of the NCV97200 are delayed for 16 ms after receiving a valid high signal on the EN pin.

When a valid EN signal is received by the IC, the internal rails and circuitry power up. During the enable delay time,
switching is inhibited and the outputs do not power up. Once the delay time is complete, switching begins and the regulators power up with a soft start.

## Output Discharge Device

In addition to the delay timer on the EN signal, an optional active pull down is available to discharge the outputs during the enable delay time. When not used, the VOUT_PD pin should be connected to GND. Please refer to the following schematic:


Figure 30. VOUT_PD Internal Circuitry
To use the active discharge, connect VOUT2 through a current limiting resistor to the VOUT_PD pin. The current limiting resistor, Rlim, should be in the range of $10 \Omega$. Upon enabling and during the enable delay time, the internal discharge device will be activated until the regulators are turned on.

## Oscillator

Both switching regulators in the NCV97200 share the same oscillator, which, by default, operates at 2.0 MHz with pseudo-random spread spectrum (spread spectrum described in next section). The switching frequency can be adjusted from 2.0 MHz to 2.6 MHz using the external synchronization input pin, SYNCI. Manually adjusting the switching frequency using the SYNCI pin will adjust the switching frequency for both regulators since they share a common oscillator.
There are 2 types of frequency adjustments that can occur with the NCV97200: maximum duty cycle foldback and high voltage frequency foldback. These frequency foldback mechanisms take place outside the main oscillator in logic and only affect the regulators meeting the criteria. The main oscillator frequency remains unchanged.

Maximum duty cycle foldback takes place at low input voltages where the conversion ratio wants to be larger than the minimum off time allows. Each switch cycle, logic outside the oscillator allows either a maximum duty cycle up to $90 \%$ (typical) or $100 \%$ duty cycle operation by skipping an off-time. The oscillator is allowed to skip up to three consecutive off-times in this manner. The lowest effective frequency is 500 kHz at typical battery voltages. Once the input voltage increases or the load decreases, 2 MHz operation will resume.

At high input voltages (above 20 V ), the oscillator folds back to 1 MHz operation to properly maintain the output voltage when the conversion ratio needs to be lower than the minimum on time allows at 2 MHz operation. If maximum duty cycle foldback also takes place above 20 V input, the lowest effective frequency is still 500 kHz . Once the input voltage drops back below $18 \mathrm{~V}, 2 \mathrm{MHz}$ operation will resume.

## Spread Spectrum

In SMPS devices, switching translates to higher efficiency and switching at high frequency can reduce the size of external components. Unfortunately, switching also leads to a higher EMI profile. We can greatly reduce some of the peak radiated emissions with some spread spectrum techniques. Spread spectrum is a method used to reduce the peak electromagnetic emissions of a switching regulator.


Figure 31. Spread Spectrum Comparison
The NCV97200 includes built-in spread spectrum for reduced peak radiated emissions. This IC uses a pseudorandom generator to set the oscillator frequency to one of 16 discrete frequency bins (shown in the table, below). Each digital bin represents a shift in frequency by 40 kHz over the range 2.0 MHz to 2.6 MHz . Over time, each bin is used an equal number of times to ensure an even spread of the spectrum. This reduces the peak energy at the fundamental frequency, 2.0 MHz , and spreads it into a wider band.

Table 4. PSEUDO-RANDOM FREQUENCY BINS

| Pseudo Random Digital Output | Switching Frequency |
| :---: | :---: |
| 0000 | 2.00 MHz |
| 0001 | 2.04 MHz |
| 0010 | 2.08 MHz |
| 0011 | 2.12 MHz |
| 0100 | 2.16 MHz |
| 0101 | 2.20 MHz |
| 0110 | 2.24 MHz |
| 0111 | 2.28 MHz |
| 1000 | 2.32 MHz |
| 1001 | 2.36 MHz |
| 1010 | 2.40 MHz |
| 1011 | 2.44 MHz |
| 1100 | 2.48 MHz |
| 1101 | 2.52 MHz |
| 1110 | 2.56 MHz |
| 1111 | 2.60 MHz |

The period of each switch cycle will change inversely to the switching frequency but the duty cycle will remain constant to properly maintain the output.

## EMI and Input Filter

In addition to spread spectrum, an input filter is recommended to further reduce emissions due to switching heavy loads.


Figure 32. LC Input Filter
When connecting the battery voltage to other circuits on the PCB , be sure to connect them to the battery input side, not the NCV97200 side, of the LC filter. This will give the best possible noise performance.

## Current Limit and Short Circuit Frequency Foldback

Each switching regulator has a peak current limit to protect the inductor and downstream components in case of a short circuit or transient event. Due to the ripple current through the inductor, the maximum dc output current of each converter is lower than the peak current limit. If the peak current limit is reached during the switch cycle, the switch turns off for the remainder of the cycle and turns on again at the start of the next cycle.

During severe output overloads or short circuit conditions, the primary regulator (switcher 1) automatically reduces its switching frequency and enters analog foldback.

This creates a duty cycle small enough to limit the power in the output components while maintaining the ability to automatically reestablish the output voltage if the overload is removed. This foldback changes the main oscillator and will apply to both regulators. Once the overload or short circuit is removed, 2 MHz operation will resume.

If the output current is still too high, the regulators, individually, automatically enter an auto-recovery burst mode (hiccup mode) to self-protect and further reduce dissipated power in the output components. When a short-circuit is detected, the switcher disables its output, remains off for the hiccup time, and then goes through the power-on reset procedure. If the short has been removed, the output re-enables and operates normally. If the short is still present, the cycle begins again until the short is removed. Hiccup mode is continuous at a typical rate of 32 kHz until the short is removed.

## External Frequency Synchronization

The NCV97200 can be synchronized to an external clock signal. If the IC does not have its switching frequency controlled by the SYNCI input, it operates normally at the default switching frequency, typically 2.0 MHz with spread spectrum.

The signal at the SYNCI pin is used as a synchronization input during normal operation and is ignored during startup, shutdown, overvoltage, and other transient conditions. When the switching frequency is controlled by the SYNCI input, synchronization starts within 2 ms of soft start completion. Please keep in mind that spread spectrum will be disabled when the oscillator is being synchronized with an external clock.

A rising edge on the SYNCI pin causes the current oscillator period to end and a new period to start. The switchnode of switcher 1 goes high 90 ns after a SYNCI rising edge, and the switchnode of switcher 2 goes low 350 ns after a SYNCI rising edge. If another rising edge does not arrive at the SYNCI pin within the Master Reassertion time, the NCV97200 resumes with the default switching frequency. This allows for uninterrupted operation in the event that the external clock is turned off.


Figure 33. External Synchronization Timing

## Output SYNCO

The SYNCO output produces a square wave derived from the VDRV1 output that is suitable for driving the synchronization inputs of other switching converters.

The SYNCO falling edge precedes switchnode 1 rising edge by approximately 100 ns , and SYNCO rises half a switching period later. Connecting the SYNCI pin of another NCV97200 to SYNCO causes both switchers to switch at the same frequency, but out of phase. If a SYNCI signal is present, or under transient conditions such as startup and high VBAT voltage, the SYNCO output is held low. When SYNCO is active, the frequency is modified by the same Spread Spectrum utilized by switchers 1 and 2.

## Reset \& Delay

When the voltage at the VOUT1 pin is not between the Switcher 1 high-voltage and low-voltage reset thresholds, the open-drain RSTB1 output is asserted (pulled low). Also, if VOUT1 voltage is greater than approximately 2 V , then an EN pin low, or a Thermal Shutdown, VBAT over-or under-voltage, or Watchdog Timer fault will cause the RSTB1 output to be asserted.

When the voltage at the VOUT2 pin is not between the Switcher 2 high-voltage and low-voltage reset thresholds, the open-drain RSTB2 output is asserted. RSTB2 is also asserted in response to VBAT and TSD faults. When the voltage at the FB_VM pin is not between the External Supply high-voltage and low-voltage reset thresholds, the open-drain RSTB_VM output is asserted.

Each of the RSTB signals can either be used as a reset with delay or as a power good (no delay). The delay is determined by the current into the RSTBx pin, set by a resistor, show in Figure 34, below.


Figure 34. Reset Delay Circuit
Use the following equation to determine the ideal reset delay time using currents less than $500 \mu \mathrm{~A}$ :

$$
t_{\text {delay }}=\frac{2475}{I_{\text {RSTBx }}}
$$

where:
$\mathrm{t}_{\text {delay }}$ : ideal reset delay time [ms]
$\mathrm{I}_{\text {RSTBx }}$ : current into the RSTBx pin $[\mu \mathrm{A}]$
Using $\mathrm{I}_{\mathrm{RSTBx}}=1 \mathrm{~mA}$ removes the delay and allows the reset to function as a "power good" pin.

The RSTBx resistor is commonly tied to VOUT1. Typical delay times for a 3.3 V pull-up can be achieved with the following resistor values:

Table 5. RESET DELAY TIMES

| $\mathbf{R}_{\mathbf{R S T B X}} \mathbf{( k \boldsymbol { \Omega } )}$ | $\mathbf{t}_{\mathbf{D L Y}} \mathbf{( m s )}$ |
| :---: | :---: |
| 3.3 | 0 |
| 6.6 | 5 |
| 10 | 7.5 |
| 15 | 11.3 |
| 20 | 15.0 |
| 25 | 18.8 |
| 33 | 24.8 |

## Functional Safety

The NCV97200 has been developed according to ISO-26262 targeting ASIL B/C applications. With this in mind, we've specifically included the following items to make this power supply compatible with your safety application:

1. There are 2 independent bandgaps for the internal reference voltages. The primary bandgap is used for the internal supplies and the regulation of each power supply output. The second bandgap is primarily used as a safety mechanism as a reference to which the RSTBx circuits are compared.
2. Each output voltage has a separate window voltage monitoring circuit that's comparing the output feedback signal to the internal reference generated by the second bandgap. Each output voltage is monitored for overvoltage and undervoltage conditions. Please see "Reset \& Delay" for more details.
3. A window watchdog is included to monitor an incoming watchdog signal from a microcontroller. This behavior is detailed in the "Watchdog" section.

## Watchdog

The NCV97200 contains a Window Watchdog Timer function, which requires the microcontroller to send a correctly-timed pulse to the WDI pin in order to demonstrate proper functionality. The watchdog oscillator runs independently of the switching oscillator. Window watchdog is active unless RSTB1 is asserted (low) due to VOUT1 out of regulation, or global faults (VBAT under- or over-voltage or thermal shutdown).
Any Watchdog Timer fault ( $\mathbf{t}_{\text {WD_timeout }}, \mathbf{t}_{\text {WD_CLS }}, \mathbf{t}_{\text {WD }}$, or WDI always high) causes RSTB $\overline{1}$ to be pulled $\overline{\text { low }}$ for the duration of the Reset Delay Time plus 3 WDT cycles (typ). Additionally, depending on the version of NCV97200, Switchers 1 and 2 will be disabled (see Table 6).
Watchdog timeout mode with long timing ( $\mathbf{t}_{\mathbf{W D}}$ timeout) begins at the rising edge of RSTB1. If a rising edge is not received at the WDI pin during $\mathbf{t}_{\text {WD_timeout }}$, it is a fault.

When a rising edge is received at the WDI pin during $\mathbf{t}_{\mathbf{W D}}$ _timeout, both a closed (short) window time (twD_CLS) and an open (longer) window time ( $\mathbf{t}_{\mathbf{W D}}$ ) are started. If a second rising edge is received during $\mathbf{t}_{\mathbf{W D}} \mathbf{C L S}$, it is a fault.

To avoid assertion of RSTB1, the second rising edge must appear before the end of $\mathbf{t}_{\text {WD }}$ (but not during $\mathbf{t}_{\text {WD_CLS }}$ ). If the second rising edge is not received before the end of $\mathbf{t}_{\mathbf{W D}}$, it is a fault.
If the WDI pin voltage remains high for the duration of the active timeout or window period ( $\mathbf{t}_{\text {WD_timeout }}$ or $\mathbf{t}_{\mathbf{W D}}$ ), it is a fault. WDI already high when RSTB 1 rises is treated as a WDI pulse - immediately starting the closed and open window times (twD_CLS and $\mathbf{t}_{\mathbf{W D}}$ ).

Table 6. WATCHDOG FAULTS

| Part Number | Type of Watchdog Fault |  |  |  |
| :--- | :---: | :---: | :---: | :--- |
|  | $1^{\text {st }}$ timeout ( $\mathbf{t}_{\text {WD_timeout }}$ ) | Closed window ( $\mathbf{t}_{\text {wD_cLs }}$ ) | Open window ( $\mathbf{t}_{\text {WD }}$ ) | WDI Stays High |
| NCV97200MW01 | RSTB1 goes low for the Reset Delay Time ( $\mathbf{t}_{\text {RESET }}$ ), but both switchers remain active |  |  |  |
| NCV97200MW33 | RSTB1 goes low, and both switchers are disabled for the Enable Delay Time ( $\mathbf{t}_{\text {DISABL }}$ ) - after which they soft- <br> start. After VOUT1 reaches regulation, RSTB1 remains low for the Reset Delay Time ( $\left.\mathbf{t}_{\text {RESET }}\right)$ |  |  |  |



Figure 35. Watchdog Function and Timing

1. Rising edge on RSTB1 triggers the start of watchdog timeout mode.
2. No watchdog trigger within the watchdog timeout time $t_{\text {WD_timeout. }}$ RSTB1 pulled low.
3. Window trigger mode active after rising edge on the WDI pin.
4. First successful watchdog trigger within the window time $t_{W D}$.
5. Watchdog trigger failed, no rising edge at WDI pin within window time twD. RSTB1 pulled low.
6. Watchdog trigger failed, rising edge at WDI pin within boundary time twD_cLs. RSTB1 pulled low.
7. Watchdog trigger failed, signal at WDI pin permanent high. RSTB1 pulled low.

Choosing the best capacitor for $\mathbf{C W D T}_{\text {WD }}$ requires first finding the value that sets the minimum $\mathbf{t}_{\text {WD_timeout }}$ equal to the maximum processor boot-up time $\mathbf{t}_{\mathbf{B O O T}}$ :

CWDTmin $(\mathrm{pF}) \geq 0.4366 \times$ t $_{\text {BOOT }}(\mathrm{ms})+7 \mathrm{pF}$.
Then choose the lowest standard value capacitor $\mathbf{C}_{\text {WDTstd }}$ satisfying the following equation:

CWDTstd $\geq$ CWDTmin ( $100 \%$ - tol) $\quad[$ tol $=\%$ tolerance \& temperature variation of the chosen capacitor]

The resulting typical $\mathbf{t}_{\text {WD_timeout }}$ interval is:
$\mathbf{t}_{\text {WD_timeout }}(\mathrm{ms}$, typ $)=2.87 \times$ CWDTstd $(\mathrm{pF})+20$
and the resulting $\mathbf{t}_{\text {WD_timeout }}$ range including NCV97200 temperature \& tolerance effects is:
$\mathbf{t}_{\text {WD_timeout }}(\mathrm{ms}, \mathrm{min})=2.29 \times(100 \%-\mathrm{tol}) \times$ CWDTstd $(\mathrm{pF})+16$
$\mathbf{t}_{\text {WD_timeout }}(\mathrm{ms}, \max )=3.63 \times(100 \%+\mathrm{tol}) \times \mathbf{C}_{\text {WDTstd }}$ $(\mathrm{pF})+26$

To be valid, the period of the signal the processor applies to the WDI pin (TWDI) must be: min $\mathbf{t}_{\mathbf{W D}}$ _timeout $/ 15 \leq$ $\mathbf{T}_{\text {WDI }} \leq \max \mathbf{t}_{\text {WD_timeout }} / 60$.


Figure 36. Watchdog Window with Tolerances


Figure 37. NCV97200 Valid \& Invalid Watchdog Periods vs. CWDT

## Debug Mode

The NCV97200 includes a user selectable "debug mode" that disables spread spectrum and the watchdog to make it easier to take certain measurements during evaluation. While the watchdog is disabled, it is unable to assert a fault on the RSTB1 signal.

To enter and remain in debug mode, connect the WDT pin to GND and connect the SYNCI pin high (a voltage greater
than 2 V ). If either of these 2 criteria are not met, the NCV97200 will resume normal operation. Further, if the WDT pin is held low while the SYNCI is not held high, a fault will be reported on RSTB1.

## SWITCHER 1

The primary dc-dc output for the NCV97200 is 3.3 V , set by an internal resistor divider. This buck regulator is non-synchronous and requires an external low-side freewheeling diode to operate.


Figure 38. Switcher 1 Block Diagram

Internally, connected to the VOUT1 pin, the primary feedback regulates the output and the secondary path compares to the second reference for the reset circuitry.
The EN pin controls the enable circuitry for the switchers. It can accept a logic-level input and is also capable of high voltages and can be connected directly to VBAT. If EN is connected to VBAT, and VBAT voltage might exceed 40 V , the connection from EN to VBAT should be made with a 10 $\mathrm{k} \Omega$ resistor.

## Error Amplifier

Switcher 1 uses a transconductance type error amplifier. The output voltage of the error amplifier controls the peak inductor current at which the power switch shuts off. The Current Mode control method employed allows the use of a simple, type II compensation to optimize the dynamic response according to system requirements.
The compensation components must be connected between the output of the error amplifier and the electrical ground (between pins COMP1 and GND). For most applications, the following compensation circuitry is recommended:


Figure 39. Recommended Compensation for Switcher 1

## Slope Compensation

A fixed slope compensation signal is generated internally and added to the sensed current to avoid increased output voltage ripple due to bifurcation of inductor ripple current at duty cycles above $50 \%$ (sub-harmonics oscillations). The fixed amplitude of the slope compensation signal requires the inductor to be greater than a minimum value in order to avoid sub-harmonic oscillations. For the 3.3 V output, the recommended inductor value is from $2.2 \mu \mathrm{H}$ to $4.7 \mu \mathrm{H}$.

To determine the minimum inductor required to avoid sub-harmonic oscillations, please refer to the following equation:

$$
L_{\min }=\frac{\mathrm{V}_{\mathrm{OUT}}}{2 \cdot \mathrm{~S}_{\mathrm{ramp}}}
$$

where:
$\mathrm{L}_{\text {min }}$ : minimum inductor required to avoid sub-harmonic oscillations $[\mu \mathrm{H}]$
V OUT: output voltage [V]
$\mathrm{S}_{\mathrm{ramp}}$ : internal slope compensation $[\mathrm{A} / \mu \mathrm{s}$ ]

## Drive and Bootstrap

At the DRV1 pin an internal regulator provides a ground-referenced voltage to an external capacitor ( $\mathrm{C}_{\mathrm{DRV1}}$ ), to allow fast recharge of the external bootstrap capacitor ( $\mathrm{C}_{\mathrm{BST1} 1}$ ) used to supply power to the power switch gate driver. If the voltage at the DRV1 pin goes below the DRV1 POR Threshold V ${ }_{\text {DRV1SP, }}$ switching is inhibited and the soft-start circuit is reset, until the DRV1 pin voltage goes back up above $\mathrm{V}_{\text {DRV1ST }}$.


Figure 40. Switcher 1 Drive and Bootstrap Circuitry
In order for the bootstrap capacitor to stay charged, the switch node needs to be pulled down to ground regularly. In very light load condition, when switcher 1 skips switching cycles to keep the output voltage in regulation, the bootstrap voltage could collapse and the regulator stop switching. To prevent this, an approximately 10 mA internal load is connected on VOUT1 to operate correctly in all cases. When the NCV97200 is enabled and VBAT is below approximately 7.5 V , the internal load is increased to approximately 60 mA .

A fast-charge circuit ensures the bootstrap capacitor is always charged prior to starting the switcher after it has been enabled.

## Soft Start

Upon being enabled or released from a fault condition, and after the Enable Delay Time, a soft-start circuit ramps the switching regulator error amplifier reference voltage to the target value. During soft-start, the average switching frequency is lower than its normal mode value (typically 2 MHz ) until the output voltage approaches regulation.

## Current Limit

Due to the ripple on the inductor current, the average output current of a buck converter is lower than the peak
current set point of the regulator. Figure 41 shows - for a $4.7 \mu \mathrm{H}$ inductor - how the variation of inductor peak current with input voltage affects the maximum DC current switcher 1 can deliver to a load. Figure 42 shows the same for $2.2 \mu \mathrm{H}$ inductor.

Internal slope compensation Sramp1 also reduces switcher 1 peak current limit proportional to the duty cycle. The amount of this reduction for switcher 1 is the product of Sramp1, switching period, and 3.3 divided by VBAT.


Figure 41. Switcher 1 Dc Output Current vs. VIN with a $4.7 \mu \mathrm{H}$ Inductor


Figure 42. Switcher 1 Dc Output Current vs. VIN with a $2.2 \mu \mathrm{H}$ Inductor

## High Voltage Frequency Foldback

To limit the power lost in generating the drive voltage for the power switch, the switching frequency is reduced by a factor of 2 when the input voltage exceeds the $V_{\text {BAT }}$ Frequency Foldback Threshold $\mathrm{V}_{\mathrm{FL1U}}$ (see Figure 43)

Frequency reduction is automatically terminated when the input voltage drops back below the $\mathrm{V}_{\mathrm{BAT}}$ Frequency Foldback threshold $\mathrm{V}_{\text {FL1D }}$.


Figure 43. High Voltage Frequency Foldback

## Inductor Selection

A $3.3 \mu \mathrm{H}$ inductor is recommended for Switcher 1, although values between $2.2 \mu \mathrm{H}$ and $4.7 \mu \mathrm{H}$ may give more optimized performance in some applications. The relationship between several operating parameters are given by the equation below.

$$
\mathrm{L}=\frac{\mathrm{V}_{\mathrm{OUT}}\left(1-\frac{\mathrm{V}_{\mathrm{OUT}}}{\mathrm{~V}_{\mathrm{IN}, \max }}\right)}{\delta \mathrm{I}_{\mathrm{r}} \cdot f_{\mathrm{SW}} \cdot \mathrm{I}_{\mathrm{OUT}}}
$$

where:
$V_{\text {OUT: }}$ dc output voltage [V]
$\mathrm{V}_{\mathrm{IN}, \max }$ : maximum dc input voltage [V]
$\delta \mathrm{I}_{\mathrm{r}}$ : inductor current ripple [\%]
$\mathrm{f}_{\mathrm{sw}}$ : switching frequency $[\mathrm{Hz}]$
IOUT: dc output current [A]

## Discontinuous Mode

The regulator operates in Continuous Conduction Mode (CCM) when average inductor current exceeds half the peak-to-peak ripple current, and in Discontinuous Conduction Mode (DCM) when it does not. The borderline between these modes can be found using the following equation:

$$
\mathrm{I}_{\mathrm{BCM}}=\frac{1}{2} \cdot \frac{\left(1-\frac{\mathrm{V}_{\mathrm{OUT}}}{\mathrm{~V}_{\mathrm{IN}, \max }}\right)}{f_{\mathrm{Sw}}} \cdot \frac{\mathrm{~V}_{\mathrm{OUT}}}{\mathrm{~L}}
$$

where:
$\mathrm{I}_{\mathrm{BCM}}$ : borderline conduction mode output current [A]
V OUT: dc output voltage [V]
$\mathrm{V}_{\mathrm{IN}, \text { max }}$ : maximum dc input voltage [V]
$\mathrm{f}_{\mathrm{sw}}$ : switching frequency $[\mathrm{Hz}]$
L: inductor value [H]
Average output currents above IBCM will cause operation in CCM while average output currents below IBCM will cause operation in DCM.

## SWITCHER 2

The NCV97200 contains a boost regulator, switcher 2, which boosts the 3.3 V from the switcher 1 to 5.0 V . This non-synchronous boost regulator requires an external freewheeling diode. Switcher 2 is intended to be used for in-vehicle networks (e.g. CAN) and can supply up to 400 mAdc .


Figure 44. Switcher 2 Block Diagram
Internally, connected to the VOUT2 pin, the primary feedback regulates the output and the secondary path compares to the second reference for the reset circuitry.

The EN pin controls the enable circuitry for the switcher 2 output. Once switcher 1 has completed soft-start and the output is in regulation, switcher 2 is automatically enabled.

## Error Amplifier

Switcher 2 uses a voltage type error amplifier. The compensation for this regulator is internal and cannot be adjusted.

## Soft Start

Upon being enabled or released from a fault condition, and once switcher 1 has completed soft start, a soft-start circuit ramps the switching regulator error amplifier reference voltage to the final value. The typical soft-start duration is 1.4 ms .

Please note that since this is a boost regulator, the VOUT2 output will be a diode voltage below VOUT1 until it starts switching in regulation. This is normal behavior - please see the scope capture below:


Figure 45. Switcher 2 Soft-start

## Current Limit

Due to the ripple on the inductor current, the average output current of the boost converter is lower than the peak current set point of the regulator. Table 7 shows some examples of common setups.

Table 7. SW2 WORST CASE DC OUTPUT CURRENT

| Output <br> Voltage (V) | Inductor <br> Value (uH) | Worst Case Max <br> Dc Output (mA) | Typical Max Dc <br> Output (mA) |
| :---: | :---: | :---: | :---: |
| 5.0 | 4.7 | 450 | 530 |
| 5.0 | 2.2 | 400 | 480 |

## ORDERING INFORMATION

| Device | Distinguishing <br> Characteristic | Package | Part Marking | Shipping ${ }^{\dagger}$ |
| :---: | :---: | :---: | :---: | :---: |
| NCV97200MW01R2G | No shutdown upon <br> Watchdog fault | QFNW20 <br> (Pb-Free) | 97200 <br> 01 | $4000 /$ Tape \& Reel |
| NCV97200MW33R2G | Shutdown (auto-restart) <br> upon Watchdog fault | QFNW20 <br> (Pb-Free) | 97200 <br> 33 | $4000 /$ Tape \& Reel |

[^0]

QFNW20 4x4, 0.5P
CASE 484AD ISSUE C

DATE 03 DEC 2019
SCALE 2:1


TOP VIEW


DETAIL A


SECTION C-C


NOTES:

1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009.
2. CONTROLLING DIMENSION: MILLIMETERS
3. DIMENSION b APPLIES TO THE PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30 FROM THE TERMINAL TIP.
4. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.

| DIM | MILLIMETERS |  |  |
| :--- | :---: | :---: | :---: |
|  | MIN. | NOM. | MAX. |
| A | 0.80 | 0.85 | 0.90 |
| A1 | --- | --- | 0.05 |
| A3 | 0.20 REF |  |  |
| A4 | 0.10 | --- | --- |
| b | 0.20 | 0.25 | 0.30 |
| D | 3.90 | 4.00 | 4.10 |
| D2 | 2.60 | 2.70 | 2.80 |
| E | 3.90 | 4.00 | 4.10 |
| E2 | 2.60 | 2.70 | 2.80 |
| e | 0.50 BSC |  |  |
| k | 0.25 REF |  |  |
| L | 0.35 | 0.40 | 0.45 |
| L3 | --- | --- | 0.09 |



## RECOMMENDED

MOUNTING FOOTPRINT

* For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.
(Note: Microdot may be in either location)

| DOCUMENT NUMBER: | 98AON16467G | Electronic versions are uncontrolled except when accessed directly from the Document Repository. <br> Printed versions are uncontroled except when stamped "CONTROLLED COPY" in red. |
| ---: | :--- | :--- | :--- |
| DESCRIPTION: | QFNW20 4x4, 0.5P | PAGE 1 OF 1 |

[^1] rights of others.
onsemi, OnSeMi., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use onsemi products for any such unintended or unauthorized application, Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that onsemi was negligent regarding the design or manufacture of the part. onsemi is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## PUBLICATION ORDERING INFORMATION

LITERATURE FULFILLMENT:
Email Requests to: orderlit@onsemi.com
onsemi Website: www.onsemi.com

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Switching Controllers category:
Click to view products by ON Semiconductor manufacturer:
Other Similar products are found below :
AZ7500EP-E1 NCP1218AD65R2G NCP1234AD100R2G NCP1244BD065R2G NCP1336ADR2G NCP6153MNTWG NCP81101BMNTXG
NCP81205MNTXG SJE6600 SMBV1061LT1G SG3845DM NCP4204MNTXG NCP6132AMNR2G NCP81102MNTXG
NCP81203MNTXG NCP81206MNTXG NX2155HCUPTR UBA2051C MAX8778ETJ+ NTBV30N20T4G NCP1240AD065R2G
NCP1240FD065R2G NCP1361BABAYSNT1G NTC6600NF NCP1230P100G NCP1612BDR2G NX2124CSTR SG2845M
NCP81101MNTXG TEA19362T/1J IFX81481ELV NCP81174NMNTXG NCP4308DMTTWG NCP4308DMNTWG NCP4308AMTTWG
NCP1251FSN65T1G NCP1246BLD065R2G NTE7154 NTE7242 LTC7852IUFD-1\#PBF LTC7852EUFD-1\#PBF MB39A136PFT-G-BNDERE1 NCP1256BSN100T1G LV5768V-A-TLM-E NCP1365BABCYDR2G NCP1365AABCYDR2G MCP1633T-E/MG NCV1397ADR2G NCP1246ALD065R2G AZ494AP-E1


[^0]:    $\dagger$ For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

[^1]:    ON Semiconductor and JN are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the

