

### **PMC131/PMS131/PMS130 Family**

# 12-bit ADC Enhanced 8-bit Controller

### **Data Sheet**

Version 0.05 - June 17, 2015



#### IMPORTANT NOTICE

PADAUK Technology reserves the right to make changes to its products or to terminate production of its products at any time without notice. Customers are strongly recommended to contact PADAUK Technology for the latest information and verify whether the information is correct and complete before placing orders.

PADAUK Technology products are not warranted to be suitable for use in life-support applications or other critical applications. PADAUK Technology assumes no liability for such applications. Critical applications include, but are not limited to, those which may involve potential risks of death, personal injury, fire or severe property damage.

PADAUK Technology assumes no responsibility for any issue caused by a customer's product design. Customers should design and verify their products within the ranges guaranteed by PADAUK Technology. In order to minimize the risks in customers' products, customers should design a product with adequate operating safeguards.



### **Table of content**

| 1. | Featu            | ıres                                                                              | 8  |
|----|------------------|-----------------------------------------------------------------------------------|----|
|    | 1.1.             | Special Features                                                                  | 8  |
|    | 1.2.             | System Features                                                                   | 8  |
|    | 1.3.             | CPU Features                                                                      | 8  |
|    | 1.4.             | Package Information:                                                              | 9  |
| 2. | Gene             | eral Description and Block Diagram                                                | 10 |
| 3. | PMC <sup>1</sup> | 131/PMS131/PMS130 Family and Pin Description                                      | 11 |
| 4. | Devic            | ce Characteristics                                                                | 17 |
|    | 4.1.             | AC/DC Device Characteristics                                                      | 17 |
|    | 4.2.             | Absolute Maximum Ratings                                                          | 19 |
|    | 4.3.             | Typical ILRC frequency vs. VDD and temperature                                    | 20 |
|    | 4.4.             | Typical IHRC frequency deviation vs. VDD                                          | 20 |
|    | 4.5.             | Typical ILRC Frequency vs. Temperature                                            | 21 |
|    | 4.6.             | Typical IHRC Frequency vs. Temperature (calibrated to 16MHz)                      | 21 |
|    | 4.7.             | Typical operating current vs. VDD @ system clock = ILRC/n                         | 22 |
|    | 4.8.             | Typical operating current vs. VDD @ system clock = IHRC/n                         | 22 |
|    | 4.9.             | Typical operating current vs. VDD @ system clock = 4MHz EOSC / n                  | 23 |
|    | 4.10.            | Typical operating current vs. VDD @ system clock = 32kHz EOSC / n                 | 23 |
|    | 4.11.            | Typical operating current vs. VDD @ system clock = 1MHz EOSC / n                  | 24 |
|    | 4.12.            | Typical IO driving current (I <sub>OH</sub> ) and sink current (I <sub>OL</sub> ) | 24 |
|    | 4.13.            | Typical IO input high/low threshold voltage (V <sub>IH</sub> /V <sub>IL</sub> )   | 25 |
|    | 4.14.            | Typical resistance of IO pull high device                                         | 25 |
|    | 4.15.            | Timing charts for boot up conditions                                              | 26 |
| 5. | Func             | tional Description                                                                | 27 |
|    | 5.1.             | Program Memory OTP                                                                | 27 |
|    | 5.2.             | Boot Procedure                                                                    | 27 |
|    | 5.3.             | Data Memory SRAM                                                                  | 28 |
|    | 5.4.             | Oscillator and clock                                                              | 28 |
|    |                  | 5.4.1. Internal High RC oscillator and Internal Low RC oscillator                 | 28 |
|    |                  | 5.4.2. Chip calibration                                                           | 29 |
|    |                  | 5.4.3. IHRC Frequency Calibration and System Clock                                | 29 |
|    |                  | 5.4.4. External Crystal Oscillator                                                | 30 |



|    |       | 5.4.5. System Clock and LVR level                                        | 32 |
|----|-------|--------------------------------------------------------------------------|----|
|    |       | 5.4.6. System Clock Switching                                            | 33 |
|    | 5.5.  | 16-bit Timer (Timer16)                                                   | 34 |
|    | 5.6.  | 8-bit Timer (Timer2/Timer3) with PWM generation                          | 36 |
|    |       | 5.6.1. Using the Timer2 to generate periodical waveform                  | 37 |
|    |       | 5.6.2. Using the Timer2 to generate 8-bit PWM waveform                   | 39 |
|    |       | 5.6.3. Using the Timer2 to generate 6-bit PWM waveform                   | 40 |
|    | 5.7.  | WatchDog Timer                                                           | 41 |
|    | 5.8.  | Interrupt                                                                | 42 |
|    | 5.9.  | Power-Save and Power-Down                                                | 44 |
|    |       | 5.9.1. Power-Save mode ("stopexe")                                       | 44 |
|    |       | 5.9.2. Power-Down mode ("stopsys")                                       | 45 |
|    |       | 5.9.3. Wake-up                                                           | 46 |
|    | 5.10. | IO Pins                                                                  | 47 |
|    | 5.11. | Reset and LVR                                                            | 48 |
|    |       | 5.11.1. Reset                                                            | 48 |
|    |       | 5.11.2. LVR reset                                                        | 48 |
|    | 5.12. | Analog-to-Digital Conversion (ADC) module                                | 49 |
|    |       | 5.12.1. The input requirement for AD conversion                          | 50 |
|    |       | 5.12.2. Select the ADC bit resolution                                    | 51 |
|    |       | 5.12.3. Select the reference high voltage                                | 51 |
|    |       | 5.12.4. ADC clock selection                                              | 51 |
|    |       | 5.12.5. AD conversion                                                    | 52 |
|    |       | 5.12.6. Configure the analog pins                                        | 52 |
|    |       | 5.12.7. Using the ADC                                                    | 52 |
|    | 5.13. | Multiplier                                                               | 53 |
| 6. | IO Re | egisters                                                                 | 54 |
|    | 6.1.  | ACC Status Flag Register (flag), IO address = 0x00                       | 54 |
|    | 6.2.  | Stack Pointer Register (sp), IO address = 0x02                           | 54 |
|    | 6.3.  | Clock Mode Register (clkmd), IO address = 0x03                           | 54 |
|    | 6.4.  | Interrupt Enable Register (inten), IO address = 0x04                     | 55 |
|    | 6.5.  | Interrupt Request Register (intrq), IO address = 0x05                    | 55 |
|    | 6.6.  | Multiplier Operand Register ( <i>mulop</i> ), IO address = 0x08          | 55 |
|    | 6.7.  | Multiplier Result High Byte Register ( <i>mulrh</i> ), IO address = 0x09 | 55 |
|    | 6.8.  | Timer16 mode Register (t16m), IO address = 0x06                          | 56 |
|    | 6.9.  | External Oscillator setting Register (eoscr), IO address = 0x0a          | 56 |
|    | 6.10. | Interrupt Edge Select Register (integs), IO address = 0x0c               | 57 |



|    | 6.11.  | Port A Digital Input Enable Register (padier), IO address = 0x0d | 58 |
|----|--------|------------------------------------------------------------------|----|
|    | 6.12.  | Port B Digital Input Enable Register (pbdier), IO address = 0x0e | 59 |
|    | 6.13.  | Port A Data Register (pa), IO address = 0x10                     | 59 |
|    | 6.14.  | Port A Control Register (pac), IO address = 0x11                 | 59 |
|    | 6.15.  | Port A Pull-High Register (paph), IO address = 0x12              | 59 |
|    | 6.16.  | Port B Data Register (pb), IO address = 0x14                     | 60 |
|    | 6.17.  | Port B Control Register (pbc), IO address = 0x15                 | 60 |
|    | 6.18.  | Port B Pull-High Register (pbph), IO address = 0x16              | 60 |
|    | 6.19.  | ADC Control Register (adcc), IO address = 0x20                   | 60 |
|    | 6.20.  | ADC Regulator Control Register (adcrgc), IO address = 0x1c       | 61 |
|    | 6.21.  | ADC Mode Register (adcm), IO address = 0x21                      | 61 |
|    | 6.22.  | ADC Result High Register (adcrh), IO address = 0x22              | 61 |
|    | 6.23.  | ADC Result Low Register (adcrl), IO address = 0x23               | 62 |
|    | 6.24.  | Miscellaneous Register ( <i>misc</i> ), IO address = 0x1b        | 62 |
|    | 6.25.  | Timer2 Control Register (tm2c), IO address = 0x3c                | 63 |
|    | 6.26.  | Timer2 Counter Register (tm2ct), IO address = 0x3d               | 63 |
|    | 6.27.  | Timer2 Scalar Register (tm2s), IO address = 0x37                 | 63 |
|    | 6.28.  | Timer2 Bound Register (tm2b), IO address = 0x09                  | 64 |
|    | 6.29.  | Timer3 Control Register (tm3c), IO address = 0x2e                | 64 |
|    | 6.30.  | Timer3 Counter Register (tm3ct), IO address = 0x2f               | 64 |
|    | 6.31.  | Timer3 Scalar Register (tm3s), IO address = 0x39                 | 65 |
|    | 6.32.  | Timer3 Bound Register (tm3b), IO address = 0x23                  | 65 |
|    | 6.33.  | RESET Status Register ( <i>rstst</i> ), IO address = 0x25        | 65 |
| 7. | Instru | uctions                                                          | 66 |
|    | 7 1    | Data Transfer Instructions                                       | 67 |
|    | 7.2.   | Arithmetic Operation Instructions                                |    |
|    | 7.3.   | Shift Operation Instructions                                     |    |
|    | 7.4.   | Logic Operation Instructions                                     |    |
|    | 7.5.   | Bit Operation Instructions                                       |    |
|    | 7.6.   | Conditional Operation Instructions                               |    |
|    | 7.7.   | System control Instructions                                      |    |
|    | 7.8.   | Summary of Instructions Execution Cycle                          |    |
|    | 7.9.   | Summary of affected flags by Instructions                        |    |
| 0  |        |                                                                  |    |
| ō. | •      | ial Notes                                                        |    |
|    | 8.1.   | Using IC                                                         |    |
|    |        | 8.1.1. IO pin usage and setting                                  |    |
|    |        | 8.1.2. Interrupt                                                 | 82 |



|      | 8.1.3.  | System clock switching               | . 82 |
|------|---------|--------------------------------------|------|
|      | 8.1.4.  | Power down mode, wakeup and watchdog | . 83 |
|      | 8.1.5.  | TIMER time out                       | . 83 |
|      | 8.1.6.  | LVR                                  | . 84 |
|      | 8.1.7.  | Instructions                         | . 84 |
|      | 8.1.8.  | RAM definition                       | . 84 |
|      | 8.1.9.  | Additional functions                 | . 84 |
|      | 8.1.10. | Programming the PMC131/PMS131/PMS130 | . 84 |
| 8.2. | Using   | ICE                                  | . 85 |



#### **Revision History:**

| Revision | Date       | Description                                                        |  |  |  |
|----------|------------|--------------------------------------------------------------------|--|--|--|
| 0.01     | 2013/12/2  | 1 <sup>st</sup> version                                            |  |  |  |
| 0.02     | 2014/2/17  | Add chapter 8 Special Notes                                        |  |  |  |
| 0.03     | 2014/6/10  | Add (7) in section 8.1.1: Notice of using the PB3                  |  |  |  |
| 0.04     | 2014/12/22 | Amend PMS 131/PMS130 operating temperature                         |  |  |  |
| 0.05     | 2015/6/17  | 1. Amend PMS131/PMS130 operating temperature range to -20°C ~ 70°C |  |  |  |
|          |            | 2. Amend 4.1 Band-gap reference voltage                            |  |  |  |



#### 1. Features

#### 1.1. Special Features

- PMC131 series:
  - ♦ High EFT series
  - ♦ Operating temperature range: -40°C ~ 85°C
- PMS131, PMS130 series:
  - ♦ General purpose series
  - ♦ Please don't apply to AC RC step-down powered, high power ripple or high EFT requirement application
  - ♦ Operating temperature range: -20°C ~ 70°C

#### 1.2. System Features

- ◆ Clock sources: internal high RC oscillator, internal low RC oscillator and external crystal oscillator
- Band-gap circuit to provide 1.20V reference voltage
- ◆ One hardware 16-bit timer
- ◆ Two hardware 8-bit timers with PWM generation
- ◆ Up to 12-channel 12-bit resolution ADC
- ◆ Provide ADC reference high voltage: external input, internal VDD, Band-gap 1.20V, 4V, 3V, 2V
- Provide 1T 8x8 hardware multiplier
- Support fast wake-up
- ◆ Eight levels of LVR reset ~ 4.1V, 3.6V, 3.1V, 2.8V, 2.5V, 2.2V, 2.0V, 1.8V
- ◆ Four selectable external interrupt pins
- ◆ Every IO pin can be configured to enable wake-up function
- ◆ Operating voltage range: 2.2V ~ 5.5V
- Operating frequency and voltage for both crystal mode and IHRC mode

DC ~ 8MHz@VDD≥3.1V DC ~ 4MHz@VDD ≥ 2.5V DC ~ 2MHz@VDD ≥ 2.2V

◆ Low power consumption

I<sub>operating</sub> ~ 1.7mA@1MIPS, VDD=5.0V; I<sub>operating</sub> ~ 15uA@VDD=3.3V, ILRC≅ 21kHz

Page 8 of 85

I<sub>powerdown</sub> ~2uA@VDD=5.0V;  $I_{powerdown} \sim 1uA@VDD=3.3V$ 

#### 1.3. CPU Features

- One processing unit operating mode
- 1.5KW OTP program memory
- 88 Bytes data RAM
- 86 powerful instructions
- Most instructions are 1T execution cycle
- Programmable stack pointer to provide adjustable stack level
- Direct and indirect addressing modes for data and instructions
- All data memories are available for use as an index pointer
- Separated IO and memory space



#### 1.4. Package Information:

#### ◆ PMC131 series

- ♦ PMC131-M10: MSOP10 (118mil);

#### ♦ PMS131 series

#### ◆ PMS130 series



#### 2. General Description and Block Diagram

The PMC131/PMS131/PMS130 family is an ADC-Type, fully static, OTP-based CMOS 8-bit microcontroller. It employs RISC architecture and all the instructions are executed in one cycle except that some instructions are two cycles that handle indirect memory access.

1.5KW bits OTP program memory and 88 bytes data SRAM are inside, one up to 12 channels 12-bit ADC is built inside the chip with one channel for internal band-gap reference voltage or 0.24\*VDD. PMC131/PMS131/PMS130 also provides three hardware timers: one is 16-bit timer and the other two are 8-bit timers with PWM generation.





#### 3. PMC131/PMS131/PMS130 Family and Pin Description

#### ◆ PMC131 series











#### PMS131/PMS130 series









#### **Pin Description**

| Pin Name                | Pin Type & Buffer Type         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
|-------------------------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| PA7 / X1                | IO<br>ST /<br>CMOS             | The functions of this pin can be:  (1) Bit 7 of port A. It can be configured as input or output with pull-up resistor.  (2) X1 when crystal oscillator is used.  If this pin is used for crystal oscillator, bit 7 of <i>padier</i> register must be programmed "0" to avoid leakage current. This pin can be used to wake-up system during sleep mode; however, wake-up function is also disabled if bit 7 of <i>padier</i> register is "0".                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| PA6 / X2                | IO<br>ST /<br>CMOS             | The functions of this pin can be:  (1) Bit 6 of port A. It can be configured as input or output with pull-up resistor.  (2) X2 when crystal oscillator is used.  If this pin is used for crystal oscillator, bit 6 of <i>padier</i> register must be programmed "0" to avoid leakage current. This pin can be used to wake-up system during sleep mode; however, wake-up function is also disabled if bit 6 of <i>padier</i> register is "0".                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| PA5 /<br>PRSTB          | IO (OD)<br>ST /<br>CMOS        | <ul> <li>The functions of this pin can be:</li> <li>(1) Bit 5 of port A. It can be configured as input or open-drain output pin. Please notice that there is no pull-up resistor in this pin.</li> <li>(2) Hardware reset.</li> <li>This pin can be used to wake-up system during sleep mode; however, wake-up function is also disabled if bit 5 of <i>padier</i> register is "0". Please put 33Ω resistor in series to have high noise immunity when this pin is in input mode.</li> </ul>                                                                                                                                                                                                                                                              |  |  |  |  |  |
| PA4 /<br>AD9 /<br>INT1A | IO<br>ST /<br>CMOS /<br>Analog | <ul> <li>The functions of this pin can be:</li> <li>(1) Bit 4 of port A. It can be configured as digital input, two-state output with pull-up resistor by software independently</li> <li>(2) Channel 9 of ADC analog input</li> <li>(3) External interrupt line 1A. It can be used as an external interrupt line 1. Both rising edge and falling edge are accepted to request interrupt service and configurable by register setting</li> <li>When this pin is configured as analog input, please use bit 4 of register <i>padier</i> to disable the digital input to prevent current leakage. The bit 4 of <i>padier</i> register can be set to "0" to disable digital input; wake-up from power-down by toggling this pin is also disabled.</li> </ul> |  |  |  |  |  |
| PA3 /<br>AD8 /<br>PWM1  | IO<br>ST /<br>CMOS /<br>Analog | <ul> <li>The functions of this pin can be:</li> <li>(1) Bit 3 of port A. It can be configured as digital input, two-state output with pull-up resistor independently by software</li> <li>(2) Channel 8 of ADC analog input</li> <li>(3) PWM output from Timer2</li> <li>When this pin is configured as analog input, please use bit 3 of register <i>padier</i> to disable the digital input to prevent current leakage. The bit 3 of <i>padier</i> register can be set to "0" to disable digital input; wake-up from power-down by toggling this pin is also disabled.</li> </ul>                                                                                                                                                                       |  |  |  |  |  |



| Pin Name                          | Pin Type & Buffer Type         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
|-----------------------------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| PA0 /<br>AD10 /<br>INT0           | IO<br>ST /<br>CMOS             | <ul> <li>The functions of this pin can be:</li> <li>(1) Bit 0 of port A. It can be configured as digital input, two-state output with pull-up resistor independently by software</li> <li>(2) Channel 10 of ADC analog input</li> <li>(3) External interrupt line 0. It can be used as an external interrupt line 0. Both rising edge and falling edge are accepted to request interrupt service and configurable by register setting.</li> <li>The bit 0 of <i>padier</i> register can be set to "0" to disable wake-up from power-down by toggling this pin.</li> </ul>                                                                                                                                                                                                                      |  |  |  |  |  |  |
| PB7 /<br>AD7 /<br>PWM2            | IO<br>ST /<br>CMOS /<br>Analog | <ul> <li>The functions of this pin can be:</li> <li>(1) Bit 7 of port B. It can be configured as digital input, two-state output with pull-up resistor independently by software</li> <li>(2) Channel 7 of ADC analog input</li> <li>(3) PWM output from Timer3</li> <li>When this pin is configured as analog input, please use bit 7 of register <i>pbdier</i> to disable the digital input to prevent current leakage. The bit 7 of <i>pbdier</i> register can be set to "0" to disable digital input; wake-up from power-down by toggling this pin is also disabled.</li> </ul>                                                                                                                                                                                                            |  |  |  |  |  |  |
| PB6 /<br>AD6 /<br>PWM2            | IO<br>ST /<br>CMOS /<br>Analog | <ul> <li>The functions of this pin can be:</li> <li>(1) Bit 6 of port B. It can be configured as digital input, two-state output with pull-up resistor independently by software</li> <li>(2) Channel 6 of ADC analog input</li> <li>(3) PWM output from Timer3</li> <li>When this pin is configured as analog input, please use bit 6 of register <i>pbdier</i> to disable the digital input to prevent current leakage. The bit 6 of <i>pbdier</i> register can be set to "0" to disable digital input; wake-up from power-down by toggling this pin is also disabled.</li> </ul>                                                                                                                                                                                                            |  |  |  |  |  |  |
| PB5 /<br>AD5 /<br>INT0A /<br>PWM2 | IO<br>ST /<br>CMOS /<br>Analog | <ul> <li>The functions of this pin can be:</li> <li>(1) Bit 5 of port B. It can be configured as digital input, two-state output with pull-up resistor independently by software</li> <li>(2) Channel 5 of ADC analog input</li> <li>(3) External interrupt line 0A. It can be used as an external interrupt line 0. Both rising edge and falling edge are accepted to request interrupt service and configurable by register setting.</li> <li>(4) PWM output from Timer3</li> <li>When this pin is configured as analog input, please use bit 5 of register <i>pbdier</i> to disable the digital input to prevent current leakage. The bit 5 of <i>pbdier</i> register can be set to "0" to disable digital input; wake-up from power-down by toggling this pin is also disabled.</li> </ul> |  |  |  |  |  |  |



| Pin Name                 | Pin Type & Buffer Type         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|--------------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PB4 / ST / CMOS / Analog |                                | <ul> <li>The functions of this pin can be:</li> <li>(1) Bit 4 of port B. It can be configured as digital input, two-state output with pull-up resistor independently by software</li> <li>(2) Channel 4 of ADC analog input</li> <li>(3) PWM output from Timer2</li> <li>When this pin is configured as analog input, please use bit 4 of register <i>pbdier</i> to disable the digital input to prevent current leakage. The bit 4 of <i>pbdier</i> register can be set to "0" to disable digital input; wake-up from power-down by toggling this pin is also disabled.</li> </ul>                   |
| PB3 /<br>AD3             | IO<br>ST /<br>CMOS /<br>Analog | <ul> <li>The functions of this pin can be:</li> <li>(1) Bit 3 of port B. It can be configured as digital input, two-state output with pull-up resistor independently by software</li> <li>(2) Channel 3 of ADC analog input</li> <li>When this pin is configured as analog input, please use bit 3 of register <i>pbdier</i> to disable the digital input to prevent current leakage. The bit 3 of <i>pbdier</i> register can be set to "0" to disable digital input; wake-up from power-down by toggling this pin is also disabled.</li> </ul>                                                       |
| PB2 /<br>AD2 /<br>PWM1   | IO<br>ST /<br>CMOS /<br>Analog | <ul> <li>The functions of this pin can be:</li> <li>(1) Bit 2 of port B. It can be configured as digital input, two-state output with pull-up resistor independently by software</li> <li>(2) Channel 2 of ADC analog input</li> <li>(3) PWM output from Timer2</li> <li>When this pin is configured as analog input, please use bit 2 of register <i>pbdier</i> to disable the digital input to prevent current leakage. The bit 2 of <i>pbdier</i> register can be set to "0" to disable digital input; wake-up from power-down by toggling this pin is also disabled.</li> </ul>                   |
| PB1 /<br>AD1 /<br>Vref   | IO<br>ST /<br>CMOS /<br>Analog | <ul> <li>The functions of this pin can be:</li> <li>(1) Bit 1 of port B. It can be configured as digital input, two-state output with pull-up resistor independently by software</li> <li>(2) Channel 1 of ADC analog input</li> <li>(3) External reference high voltage for ADC.</li> <li>When this pin is configured as analog input, please use bit 1 of register <i>pbdier</i> to disable the digital input to prevent current leakage. The bit 1 of <i>pbdier</i> register can be set to "0" to disable digital input; wake-up from power-down by toggling this pin is also disabled.</li> </ul> |



| Pin Name               | Pin Type & Buffer Type         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------------------------|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PB0 /<br>AD0 /<br>INT1 | IO<br>ST /<br>CMOS /<br>Analog | <ul> <li>The functions of this pin can be:</li> <li>(1) Bit 0 of port B. It can be configured as analog input, digital input, and two-state output mode with pull-up resistor independently by software.</li> <li>(2) Channel 0 of ADC analog input. When this pin acts as analog input, please use bit 0 of register <i>pbdier</i> to disable the digital input to prevent current leakage.</li> <li>(3) External interrupt line 1. It can be used as an external interrupt line 1. Both rising edge and falling edge are accepted to request interrupt service and configurable by register setting.</li> <li>If bit 0 of <i>pbdier</i> register is set to "0" to disable digital input, wake-up from power-down by toggling this pin is also disabled.</li> </ul> |
| VDD                    | VDD                            | Positive power                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| GND                    | GND                            | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

Notes: IO: Input/Output; ST: Schmitt Trigger input; OD: Open Drain; Analog: Analog input pin;

CMOS: CMOS voltage level



#### 4. Device Characteristics

#### 4.1. AC/DC Device Characteristics

All data are acquired under the conditions of VDD=5.0V,  $f_{SYS}$  =2MHz unless noted.

| Symbol                 | Description                                      | Min                                                          | Тур                                                          | Max                                                          | Unit       | Conditions (Ta=25°C)                                                                                                                                 |
|------------------------|--------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| $V_{DD}$               | Operating Voltage                                | 2.2                                                          | 5.0                                                          | 5.5                                                          | V          |                                                                                                                                                      |
| f <sub>sys</sub>       | System clock (CLK)* = IHRC/2 IHRC/4 IHRC/8 ILRC  | 0<br>0<br>0                                                  | 37K                                                          | 8M<br>4M<br>2M                                               | Hz         | Under_20ms_Vdd_ok** = Y/N<br>VDD $\geq$ 2.5V / VDD $\geq$ 3.1V<br>VDD $\geq$ 2.2V / VDD $\geq$ 2.5V<br>VDD $\geq$ 2.2V / VDD $\geq$ 2.2V<br>VDD=5.0V |
| I <sub>OP</sub>        | Operating Current                                |                                                              | 1.7<br>15                                                    |                                                              | mA<br>uA   | f <sub>SYS</sub> =IHRC/16=1MIPS@5.0V<br>f <sub>SYS</sub> =ILRC=21kHz@3.3V                                                                            |
| I <sub>PD</sub>        | Power Down Current (by <i>stopsy</i> s command)  |                                                              | 2.0<br>1.0                                                   |                                                              | uA<br>uA   | f <sub>SYS</sub> = 0Hz,VDD=5.0V<br>f <sub>SYS</sub> = 0Hz,VDD=3.3V                                                                                   |
| I <sub>PS</sub>        | Power Save Current (by <i>stopexe</i> command)   |                                                              | 0.3                                                          |                                                              | mA         | VDD=5.0V;<br>Band-gap, LVR, IHRC, ILRC,<br>Timer16 modules are ON.                                                                                   |
| $V_{IL}$               | Input low voltage for IO lines                   | 0                                                            |                                                              | 0.3VDD                                                       | V          |                                                                                                                                                      |
| V <sub>IH</sub>        | Input high voltage for IO lines                  | 0.7 VDD                                                      |                                                              | VDD                                                          | V          |                                                                                                                                                      |
| I <sub>OL</sub>        | IO lines sink current PA5 only                   | 8                                                            | 11<br>4                                                      | 14<br>5.5                                                    | mA         | VDD=5.0V, V <sub>OL</sub> =0.5V                                                                                                                      |
| I <sub>OH</sub>        | IO lines drive current                           | -6                                                           | -8                                                           | -10                                                          | mΑ         | VDD=5.0V, V <sub>OH</sub> =4.5V                                                                                                                      |
| $V_{IN}$               | Input voltage                                    | -0.3                                                         |                                                              | VDD+0.3                                                      | V          |                                                                                                                                                      |
| I <sub>INJ (PIN)</sub> | Injected current on pin                          |                                                              |                                                              | 1                                                            | mA         | VDD+0.3≧V <sub>IN</sub> ≧ -0.3                                                                                                                       |
| R <sub>PH</sub>        | Pull-high Resistance                             |                                                              | 62<br>100<br>210                                             |                                                              | ΚΩ         | VDD=5.0V<br>VDD=3.3V<br>VDD=2.2V                                                                                                                     |
| V <sub>LVR</sub>       | Low Voltage Detect Voltage * (Brown-out voltage) | 3.86<br>3.35<br>2.84<br>2.61<br>2.37<br>2.04<br>1.86<br>1.67 | 4.15<br>3.60<br>3.05<br>2.80<br>2.55<br>2.20<br>2.00<br>1.80 | 4.44<br>3.85<br>3.26<br>3.00<br>2.73<br>2.35<br>2.14<br>1.93 | V          |                                                                                                                                                      |
| V                      | Band-gap Reference Voltage (before calibration)  | 1.11                                                         | 1.20                                                         | 1.29                                                         | \ <i>/</i> | VDD=5V, 25°C                                                                                                                                         |
| $V_{BG}$               | Band-gap Reference Voltage * (after calibration) | 1.140*<br>1.145*                                             | 1.200*<br>1.200*                                             | 1.260*<br>1.255*                                             | V          | VDD=2.2V ~ 5.5V<br>-40°C <ta<85°c*<br>-20°C <ta<70°c*< td=""></ta<70°c*<></ta<85°c*<br>                                                              |



| Symbol              | Description                                       | Min    | Тур   | Max    | Unit               | Conditions (Ta=25℃)                           |
|---------------------|---------------------------------------------------|--------|-------|--------|--------------------|-----------------------------------------------|
|                     | Frequency of IHRC after calibration *             | 15.76* | 16*   | 16.24* |                    | 25°C, VDD=2.2V~5.5V                           |
| r                   |                                                   |        |       |        | N 41 1-            | VDD=2.2V~5.5V,                                |
| f <sub>IHRC</sub>   |                                                   | 15.04* | 16*   | 16.96* | MHz                | -40°C <ta<85°c*< td=""></ta<85°c*<>           |
|                     |                                                   | 15.20* | 16*   | 16.80* |                    | -20°C <ta<70°c*< td=""></ta<70°c*<>           |
|                     |                                                   | 31.3*  | 37*   | 41.9*  |                    | VDD=5.0V, Ta=25°C                             |
|                     |                                                   | 24.0*  | 37*   | 50.0*  |                    | VDD=5.0V, -40°C <ta<85°c*< td=""></ta<85°c*<> |
| f                   | Frequency of ILRC *                               | 25.9*  | 37*   | 48.1*  | kHz                | VDD=5.0V, -20°C <ta<70°c*< td=""></ta<70°c*<> |
| f <sub>ILRC</sub>   | Frequency of ILRC                                 | 18.3*  | 21*   | 24.5*  | KI IZ              | VDD=3.3V, Ta=25°C                             |
|                     |                                                   | 14.0*  | 21*   | 29.0*  |                    | VDD=3.3V, -40°C <ta<85°c*< td=""></ta<85°c*<> |
|                     |                                                   | 14.7*  | 21*   | 27.3*  |                    | VDD=3.3V, -20°C <ta<70°c*< td=""></ta<70°c*<> |
| t <sub>INT</sub>    | Interrupt pulse width                             | 30     |       |        | ns                 | VDD = 5.0V                                    |
| $V_{ADC}$           | Supply voltage for workable ADC                   | 2.5    |       | 5.0    | V                  |                                               |
| $V_{AD}$            | AD Input Voltage                                  | 0      |       | VDD    | V                  |                                               |
| ADrs                | ADC resolution                                    |        |       | 12     | bit                |                                               |
| ADcs                | ADC current consumption                           |        | 0.9   |        | mΛ                 | @5V                                           |
| ADCS                |                                                   |        | 0.8   |        | mA                 | @3V                                           |
| ADclk               | ADC clock period                                  |        | 2     |        | us                 | 2.5V ~ 5.5V                                   |
|                     |                                                   |        | 13    |        |                    | 8-bit resolution                              |
|                     | ADC conversion time                               |        | 14    |        |                    | 9-bit resolution                              |
| t <sub>ADCONV</sub> | (T <sub>ADCLK</sub> is the period of the selected |        | 15    |        | T <sub>ADCLK</sub> | 10-bit resolution                             |
|                     | AD conversion clock)                              |        | 16    |        |                    | 11-bit resolution                             |
|                     |                                                   |        | 17    |        |                    | 12-bit resolution                             |
| AD DNL              | ADC Differential NonLinearity                     |        | ±2*   |        | LSB                |                                               |
| AD INL              | ADC Integral NonLinearity                         |        | ±4*   |        | LSB                |                                               |
| ADos                | ADC offset*                                       |        | 3     |        | mV                 | @VDD=3V                                       |
|                     | ADC reference high voltage                        |        |       |        |                    | @VDD=5V                                       |
| $V_{REFH}$          | 4V                                                | 3.90   | 4     | 4.10   |                    |                                               |
| V REFH              | 3V                                                | 2.93   | 3     | 3.07   |                    |                                               |
|                     | 2V                                                | 1.95   | 2     | 2.05   |                    |                                               |
| $V_{DR}$            | RAM data retention voltage*                       | 1.5    |       |        | V                  | in stop mode.                                 |
|                     |                                                   |        | 2408  |        |                    | misc[1:0]=00 (default)                        |
|                     | Watahdag timagut pariad                           |        | 4096  |        | _                  | misc[1:0]=01                                  |
| t <sub>WDT</sub>    | Watchdog timeout period                           |        | 16384 |        | T <sub>ILRC</sub>  | misc[1:0]=10                                  |
|                     |                                                   |        | 256   |        |                    | misc[1:0]=11                                  |



| Symbol           | Description                                                              | Min | Тур                                       | Max | Unit              | Conditions (Ta=25℃)                                                               |
|------------------|--------------------------------------------------------------------------|-----|-------------------------------------------|-----|-------------------|-----------------------------------------------------------------------------------|
|                  | System wake-up period                                                    |     |                                           |     |                   |                                                                                   |
|                  | Fast wake-up by IO toggle from STOPEXE suspend                           |     | 128                                       |     | T <sub>SYS</sub>  | Where T <sub>SYS</sub> is the time period of system clock                         |
| t <sub>wup</sub> | Fast wake-up by IO toggle from STOPSYS suspend, IHRC is the system clock |     | 128 T <sub>SYS</sub> + T <sub>SIHRC</sub> |     |                   | Where $T_{SIHRC}$ is the stable time of IHRC from power-on. $T_{SIHRC}$ = 5us@5V  |
| twop             | Fast wake-up by IO toggle from STOPSYS suspend, ILRC is the system clock |     | 128 T <sub>SYS</sub> + T <sub>SILRC</sub> |     |                   | Where $T_{SILRC}$ is the stable time of ILRC from power-on. $T_{SILRC}$ = 43ms@5V |
|                  | Normal wake-up from STOPEXE or STOPSYS suspend                           |     | 1024                                      |     | T <sub>ILRC</sub> | Where T <sub>ILRC</sub> is the clock period of ILRC                               |
| t <sub>SBP</sub> | System boot-up period from power-on                                      |     | 1024                                      |     | T <sub>ILRC</sub> | Where T <sub>ILRC</sub> is the clock period of ILRC                               |
| t <sub>RST</sub> | External reset pulse width                                               | 120 |                                           |     | us                | @VDD=5V                                                                           |

<sup>\*</sup>These parameters are for design reference, not tested for each chip.

#### 4.2. Absolute Maximum Ratings

- Supply Voltage ...... 2.2V ~ 5.5V
- Input Voltage .....-0.3V ~ VDD + 0.3V
- Operating Temperature ...... PMC131 series: -40°C ~ 85°C

PMS131, PMS130 series: -20°C ~ 70°C

- Junction Temperature ...... 150°C
- Storage Temperature ......-50°C ~ 125°C

<sup>\*\*</sup> Under\_20ms\_VDD\_Ok is a checking condition for the VDD rising from 0V to the stated voltage within 20ms.

#### 4.3. Typical ILRC frequency vs. VDD and temperature



#### 4.4. Typical IHRC frequency deviation vs. VDD



Note: IHRC is calibrated to 16MHz

#### 4.5. Typical ILRC Frequency vs. Temperature



#### 4.6. Typical IHRC Frequency vs. Temperature (calibrated to 16MHz)





#### 4.7. Typical operating current vs. VDD @ system clock = ILRC/n

Conditions:

ON: ILRC;

OFF: Band-gap, LVR, IHRC, EOSC, T16, TM2, TM3, ADC modules;

IO: PA0:0.5Hz output toggle and no loading, others: input and no floating



#### 4.8. Typical operating current vs. VDD @ system clock = IHRC/n

Conditions:

ON: Band-gap, LVR, IHRC;

OFF: ILRC, EOSC, LVR, T16, TM2, TM3, ADC modules;

IO: PA0:0.5Hz output toggle and no loading, others: input and no floating



#### 4.9. Typical operating current vs. VDD @ system clock = 4MHz EOSC / n

Conditions:

**ON**: EOSC, MISC.6 = 1;

OFF: Band-gap, LVR, IHRC, ILRC, T16, TM2, TM3, ADC modules;

IO: PA0:0.5Hz output toggle and no loading, others: input and no floating



#### 4.10. Typical operating current vs. VDD @ system clock = 32kHz EOSC / n

Conditions:

**ON**: EOSC, MISC.6 = 1;

OFF: Band-gap, LVR, IHRC, ILRC, T16, TM2, TM3, ADC modules;

IO: PA0:0.5Hz output toggle and no loading, others: input and no floating



#### 4.11. Typical operating current vs. VDD @ system clock = 1MHz EOSC / n

Conditions:

**ON**: EOSC, MISC.6 = 1;

OFF: Band-gap, LVR, IHRC, ILRC, T16, TM2, TM3, ADC modules;

IO: PA0:0.5Hz output toggle and no loading, others: input and no floating



#### 4.12. Typical IO driving current (I<sub>OH</sub>) and sink current (I<sub>OL</sub>)



#### 4.13. Typical IO input high/low threshold voltage (V<sub>IH</sub>/V<sub>IL</sub>)



#### 4.14. Typical resistance of IO pull high device





#### 4.15. Timing charts for boot up conditions











#### 5. Functional Description

#### 5.1. Program Memory -- OTP

The OTP (One Time Programmable) program memory is used to store the program instructions to be executed. The OTP program memory may contains the data, tables and interrupt entry. After reset, the initial address is 0x00. The interrupt entry is 0x10 if used, the last eight addresses are reserved for system using, like checksum, serial number, etc. The OTP program memory for PMC131/PMS131/PMS130 is a 1.5Kx14 bit that is partitioned as Table 1. The OTP memory from address '0x5F8 to 0x5FF is for system using, address space from0x001 to 0x00F and from 0x011 to 0x5F7 are user program spaces.

| Address | Function                 |  |  |
|---------|--------------------------|--|--|
| 0x000   | Reset – goto instruction |  |  |
| 0x001   | User program             |  |  |
| 0x002   | User program             |  |  |
| •       | •                        |  |  |
| 0x00F   | User program             |  |  |
| 0x010   | Interrupt entry address  |  |  |
| 0x011   | User program             |  |  |
| •       | •                        |  |  |
| 0x5F7   | User program             |  |  |
| 0x5F8   | System Using             |  |  |
| •       | •                        |  |  |
| 0x5FF   | System Using             |  |  |

Table 1: Program Memory Organization

#### 5.2. Boot Procedure

POR (Power-On-Reset) is used to reset PMC131/PMS131/PMS130 when power up, however, the supply voltage may be not stable. To ensure the stability of supply voltage after power up, it will wait 1024 ILRC clock cycles before first instruction being executed, which is  $t_{SBP}$  and shown in the Fig. 1. After boot up procedure, the default system clock is ILRC; user should ensure that the power should be stable after boot up time.



**Boot up from Power-On Reset** 



#### 5.3. Data Memory -- SRAM

The access of data memory can be byte or bit operation. Besides data storage, the SRAM data memory is also served as data pointer of indirect access method and the stack memory.

For indirect memory access mechanism, the data memory is used as the data pointer to address the data byte. All the data memory could be the data pointer; it's quite flexible and useful to do the indirect memory access. Since the data width is 8-bit, all the 88 bytes data memory of PMC131/PMS131/PMS130 can be accessed by indirect access mechanism.

#### 5.4. Oscillator and clock

There are three oscillator circuits provided by PMC131/PMS131/PMS130: external crystal oscillator (EOSC), internal high RC oscillator (IHRC) and internal low RC oscillator (ILRC), and these three oscillators are enabled or disabled by registers eoscr.7, clkmd.4 and clkmd.2 independently. User can choose one of these three oscillators as system clock source and use *clkmd* register to target the desired frequency as system clock to meet different applications.

| Oscillator Module | Enable/Disable | Default after boot-up |
|-------------------|----------------|-----------------------|
| EOSC              | eoscr.7        | Disabled              |
| IHRC              | clkmd.4        | Enabled               |
| ILRC              | clkmd.2        | Enabled               |

Table 2: Three oscillation circuits

#### 5.4.1. Internal High RC oscillator and Internal Low RC oscillator

After boot-up, the IHRC and ILRC oscillators are enabled. The frequency of IHRC can be calibrated to eliminate process variation by *ihrcr* register; normally it is calibrated to 16MHz. The frequency deviation can be within 1% normally after calibration under the calibrated voltage, however, it still drifts slightly with supply voltage and operating temperature, the total drift rate is around  $\pm 6\%$  for VDD= $2.2V\sim5.5V$  and  $\pm 40^{\circ}C\sim85^{\circ}C$  operating conditions. Please refer to the measurement chart for IHRC frequency verse VDD and IHRC frequency verse temperature. The frequency of ILRC is around  $\pm 37$ kHz, however, its frequency will vary by process, supply voltage and temperature, please refer to DC specification and do not use for accurate timing application.



#### 5.4.2. Chip calibration

The IHRC frequency and band-gap reference voltage may be different chip by chip due to manufacturing variation, PMC131/PMS131/PMS130 provide both the IHRC frequency calibration and band-gap calibration to eliminate this variation, and this function can be selected when compiling user's program and the command will be inserted into user's program automatically. The calibration command is shown as below:

.ADJUST\_IC SYSCLK=IHRC/(p1), IHRC=(p2)MHz, VDD=(p3)V, Band-gap=(p4);

Where, p1=2, 4, 8, 16, 32; In order to provide different system clock.

**p2**=14 ~ 18; In order to calibrate the chip to different frequency, 16MHz is the usually one.

p3=2.5 ~ 5.5; In order to calibrate the chip under different supply voltage.

p4= On or Off; Band-gap calibration is On or Off.

#### 5.4.3. IHRC Frequency Calibration and System Clock

During compiling the user program, the options for IHRC calibration and system clock are shown as Table 3:

| SYSCLK          | CLKMD             | IHRCR      | Description                                        |
|-----------------|-------------------|------------|----------------------------------------------------|
| o Set IHRC / 2  | = 34h (IHRC / 2)  | Calibrated | IHRC calibrated to 16MHz, CLK=8MHz (IHRC/2)        |
| o Set IHRC / 4  | = 14h (IHRC / 4)  | Calibrated | IHRC calibrated to 16MHz, CLK=4MHz (IHRC/4)        |
| o Set IHRC / 8  | = 3Ch (IHRC / 8)  | Calibrated | IHRC calibrated to 16MHz, CLK=2MHz (IHRC/8)        |
| o Set IHRC / 16 | = 1Ch (IHRC / 16) | Calibrated | IHRC calibrated to 16MHz, CLK=1MHz (IHRC/16)       |
| o Set IHRC / 32 | = 7Ch (IHRC / 32) | Calibrated | IHRC calibrated to 16MHz, CLK=0.5MHz (IHRC/32)     |
| ∘ Set ILRC      | = E4h (ILRC / 1)  | Calibrated | IHRC calibrated to 16MHz, CLK=ILRC                 |
| o Disable       | No change         | No Change  | IHRC not calibrated, CLK not changed, Band-gap OFF |

Table 3: Options for IHRC Frequency Calibration

Usually, .ADJUST\_IC will be the first command after boot up, in order to set the target operating frequency whenever starting the system. The program code for IHRC frequency calibration is executed only one time that occurs in writing the codes into OTP memory; after then, it will not be executed again. If the different option for IHRC calibration is chosen, the system status is also different after boot. The following shows the status of PMC131/PMS131/PMS130 for different option:

(1) .ADJUST\_IC SYSCLK=IHRC/2, IHRC=16MHz, VDD=5V, Band-gap=On

After boot up, CLKMD = 0x34:

- ♦ IHRC frequency is calibrated to 16MHz@VDD=5V and IHRC module is enabled
- ♦ System CLK = IHRC/2 = 8MHz
- ♦ Watchdog timer is disabled, ILRC is enabled, PA5 is in input mode, BG=1.2V

(2) .ADJUST\_IC SYSCLK=IHRC/4, IHRC=16MHz, VDD=3.3V, Band-gap=On

After boot up, CLKMD = 0x14:

- ♦ IHRC frequency is calibrated to 16MHz@VDD=3.3V and IHRC module is enabled
- ◆ System CLK = IHRC/4 = 4MHz
- ♦ Watchdog timer is disabled, ILRC is enabled, PA5 is in input mode, BG=1.2V



(3) .ADJUST\_IC SYSCLK=IHRC/8, IHRC=16MHz, VDD=2.5V, Band-gap=On

After boot up, CLKMD = 0x3C:

- ◆ IHRC frequency is calibrated to 16MHz@VDD=2.5V and IHRC module is enabled
- ◆ System CLK = IHRC/8 = 2MHz
- ♦ Watchdog timer is disabled, ILRC is enabled, PA5 is in input mode, BG=1.2V
- (4) .ADJUST\_IC SYSCLK=IHRC/16, IHRC=16MHz, VDD=2.5V, Band-gap=On

After boot up, CLKMD = 0x1C:

- ♦ IHRC frequency is calibrated to 16MHz@VDD=2.5V and IHRC module is enabled
- ◆ System CLK = IHRC/16 = 1MHz
- ♦ Watchdog timer is disabled, ILRC is enabled, PA5 is in input mode, BG=1.2V
- (5) .ADJUST IC SYSCLK=IHRC/32, IHRC=16MHz, VDD=5V, Band-gap=Off

After boot up, CLKMD = 0x7C:

- ♦ IHRC frequency is calibrated to 16MHz@VDD=5V and IHRC module is enabled
- ◆ System CLK = IHRC/32 = 500kHz
- ♦ Watchdog timer is disabled, ILRC is enabled, PA5 is in input mode
- (6) .ADJUST\_IC SYSCLK=ILRC, IHRC=16MHz, VDD=5V, Band-gap=Off

After boot up, CLKMD = 0XE4:

- ♦ IHRC frequency is calibrated to 16MHz@VDD=5V and IHRC module is disabled
- ◆ System CLK = ILRC
- ♦ Watchdog timer is enabled, ILRC is enabled, PA5 is input mode
- (7) .ADJUST\_IC DISABLE

After boot up, CLKMD is not changed (Do nothing):

- ♦ IHRC is not calibrated and IHRC module is disabled, Band-gap is not calibrated
- ◆ System CLK = ILRC
- ♦ Watchdog timer is enabled, ILRC is enabled, PA5 is in input mode,

#### 5.4.4. External Crystal Oscillator

If crystal oscillator is used, a crystal or resonator is required between X1 and X2. Fig. 2 shows the hardware connection under this application; the range of operating frequency of crystal oscillator can be from 32 kHz to 4MHz, depending on the crystal placed on; higher frequency oscillator than 4MHz is NOT supported.



Fig.2: Connection of crystal oscillator

Besides crystal, external capacitor and options of PMC131/PMS131/PMS130 should be fine tuned in *eoscr* (0x0b) register to have good sinusoidal waveform. The *eoscr*.7 is used to enable crystal oscillator module, *eoscr*.6 and *eoscr*.5 are used to set the different driving current to meet the requirement of different frequency of crystal oscillator:

- eoscr.[6:5]=01: Low driving capability, for lower frequency, ex: 32kHz crystal oscillator
- eoscr.[6:5]=10 : Middle driving capability, for middle frequency, ex: 1MHz crystal oscillator
- ◆ eoscr.[6:5]=11 : High driving capability, for higher frequency, ex: 4MHz crystal oscillator

Table 4 shows the recommended values of C1 and C2 for different crystal oscillator; the measured start-up time under its corresponding conditions is also shown. Since the crystal or resonator had its own characteristic, the capacitors and start-up time may be slightly different for different type of crystal or resonator, please refer to its specification for proper values of C1 and C2.

| Frequency | C1    | C2    | Measured<br>Start-up time | Conditions                |
|-----------|-------|-------|---------------------------|---------------------------|
| 4MHz      | 4.7pF | 4.7pF | 6ms                       | (eoscr[6:5]=11, misc.6=0) |
| 1MHz      | 10pF  | 10pF  | 11ms                      | (eoscr[6:5]=10, misc.6=0) |
| 32kHz     | 22pF  | 22pF  | 450ms                     | (eoscr[6:5]=01, misc.6=0) |

Table 4: Recommend values of C1 and C2 for crystal and resonator oscillators

When using the crystal oscillator, user must pay attention to the stable time of oscillator after enabling it, the stable time of oscillator will depend on frequency `crystal type `external capacitor and supply voltage. Before switching the system to the crystal oscillator, user must make sure the oscillator is stable; the reference program is shown as below:

```
void CPU (void)
{
.ADJUST_IC SYSCLK=IHRC/16, IHRC=16MHz, VDD=5V, Band-gap=On
```



```
// If Band-gap is not calibrated, it can use ". ADJUST IC
                                                        DISABLE"
$
      EOSCR
                  Enable, 4MHz;
                                           // EOSCR = 0b110_00000;
      T16M EOSC, /1, BIT13;
$
                                     // T16 receive 2^14=16384 clocks of crystal osc.,
                                           // Intrq.T16 =>1, crystal osc. Is stable
      WORD
                  count =
                               0:
      stt16 count;
      Intrq.T16
                         0;
      do
      { nop; }while(!Intrq.T16);
                                           // count fm 0x0000 to 0x2000, then set INTRQ.T16
                  0xA4;
                               // switch system clock to EOSC;
      clkmd=
```

Please notice that the crystal oscillator should be fully turned off before entering the power-down mode, in order to avoid unexpected wakeup event. If the 32kHz crystal oscillator is used and extremely low operating current is required, *misc*.6 can be set to "1" to reduce current after crystal oscillator is running normally.

#### 5.4.5. System Clock and LVR level

The clock source of system clock comes from EOSC, IHRC and ILRC, the hardware diagram of system clock in the PMC131/PMS130 is shown as Fig. 3.



Fig.3: Options of System Clock

User can choose different operating system clock depends on its requirement; the selected operating system clock should be combined with supply voltage and LVR level to make system stable. The LVR level will be selected during compilation, the following operating frequency and LVR level is recommended:

- ◆ system clock = 8MHz with LVR=3.1V
- ◆ system clock = 4MHz with LVR=2.5V
- ◆ system clock = 2MHz with LVR=2.2V



#### 5.4.6. System Clock Switching

After IHRC calibration, user may want to switch system clock to a new frequency or may switch system clock at any time to optimize the system performance and power consumption. Basically, the system clock of PMC131/PMS131/PMS130 can be switched among IHRC, ILRC and EOSC by setting the *clkmd* register at any time; system clock will be the new one after writing to *clkmd* register immediately. Please notice that the original clock module can NOT be turned off at the same time as writing command to *clkmd* register. The examples are shown as below and more information about clock switching, please refer to the "Help" -> "Application Note" -> "IC Introduction" -> "Register Introduction" -> CLKMD".

```
Case 1: Switching system clock from ILRC to IHRC/2
                                                  system clock is ILRC
      ...
      CLKMD
                                                  switch to IHRC/2, ILRC CAN NOT be disabled here
                               0x34;
                                           //
      CLKMD.2
                               0;
                                           //
                                                  ILRC CAN be disabled at this time
Case 2: Switching system clock from ILRC to EOSC
                                                  system clock is ILRC
                                           //
                               0xA6;
      CLKMD
                                           //
                                                  switch to IHRC , ILRC CAN NOT be disabled here
      CLKMD.2
                               0;
                                           //
                                                  ILRC CAN be disabled at this time
Case 3: Switching system clock from IHRC/2 to ILRC
                                           //
                                                  system clock is IHRC/2
      CLKMD
                               0xF4;
                                           //
                                                  switch to ILRC, IHRC CAN NOT be disabled here
      CLKMD.4
                               0;
                                           //
                                                  IHRC CAN be disabled at this time
Case 4: Switching system clock from IHRC/2 to EOSC
                                           //
                                                  system clock is IHRC/2
      CLKMD
                               0XB0;
                                           //
                                                  switch to EOSC, IHRC CAN NOT be disabled here
      CLKMD.4
                               0;
                                           //
                                                  IHRC CAN be disabled at this time
Case 5: Switching system clock from IHRC/2 to IHRC/4
                                                  system clock is IHRC/2, ILRC is enabled here
                                           //
      CLKMD
                               0X14;
                                                  switch to IHRC/4
Case 6: System may hang if it is to switch clock and turn off original oscillator at the same time
                                                  system clock is ILRC
                                           //
      CLKMD
                                           //
                                                  CAN NOT switch clock from ILRC to IHRC/2 and
                               0x30;
                                                  turn off ILRC oscillator at the same time
```



#### 5.5. 16-bit Timer (Timer16)

A 16-bit hardware timer (Timer16) is implemented in the PMC131/PMS131/PMS130, the clock sources of Timer16 may come from system clock (CLK), clock of external crystal oscillator (EOSC), internal high RC oscillator (IHRC), internal low RC oscillator (ILRC) and PA0, a multiplex is used to select clock output for the clock source. Before sending clock to the counter16, a pre-scaling logic with divided-by-1, 4, 16, and 64 is used for wide range counting. The 16-bit counter performs up-counting operation only, the counter initial values can be stored from memory by *stt16* instruction and the counting values can be loaded to memory by *ldt16* instruction. A selector is used to select the interrupt condition of Timer16, whenever overflow occurs, the Timer16 interrupt can be triggered. The hardware diagram of Timer16 is shown as Fig. 4. The interrupt source of Timer16 comes from one of bit 8 to 15 of 16-bit counter, and the interrupt type can be rising edge trigger or falling edge trigger which is specified in the bit 5 of *integs* register (IO address 0x0C).



Fig.4: Hardware diagram of Timer16

When using the Timer16, the syntax for Timer16 has been defined in the .INC file. There are three parameters to define the Timer16; 1<sup>st</sup> parameter is used to define the clock source of Timer16, 2<sup>nd</sup> parameter is used to define the pre-scalar and the last one is to define the interrupt source. The detail description is shown as below:

```
T16M IO_RW 0x06
$ 7~5: STOP, SYSCLK, X, X, IHRC, EOSC, ILRC, PA0_F // 1<sup>st</sup> par.
$ 4~3:/1, /4, /16, /64 // 2<sup>nd</sup> par.
$ 2~0: BIT8, BIT9, BIT10, BIT11, BIT12, BIT13, BIT14, BIT15 // 3<sup>rd</sup> par.
```



User can define the parameters of T16M based on system requirement, some examples are shown below and more examples please refer to "Help  $\rightarrow$  Application Note  $\rightarrow$  IC Introduction  $\rightarrow$  Register Introduction  $\rightarrow$  T16M" in IDE utility.

#### \$ T16M SYSCLK, /64, BIT15;

```
// choose (SYSCLK/64) as clock source, every 2^16 clock to set INTRQ.2=1
// if using System Clock = IHRC / 2 = 8 MHz
// SYSCLK/64 = 8 MHz/64 = 125kHz, about every 512 mS to generate INTRQ.2=1
```

#### \$ T16M EOSC, /1, BIT13;

// choose (EOSC/1) as clock source, every 2^14 clocks to generate INTRQ.2=1 // if EOSC=32768 Hz, 32768 Hz/(2^14) = 2Hz, every 0.5S to generate INTRQ.2=1

#### \$ T16M PAO\_F, /1, BIT8;

// choose PA0 as clock source, every 2^9 to generate INTRQ.2=1 // receiving every 512 times PA0 to generate INTRQ.2=1

#### \$ T16M STOP;

// stop Timer16 counting

If Timer16 is operated at free running, the frequency of interrupt can be described as below:

$$F_{INTRQ\_T16M} = F_{clock source} \div P \div 2^{n+1}$$

Where, F is the frequency of selected clock source to Timer16;

P is the selection of t16m [4:3]; (1, 4, 16, 64)

N is the n<sup>th</sup> bit selected to request interrupt service, for example: n=10 if bit 10 is selected.



#### 5.6. 8-bit Timer (Timer2/Timer3) with PWM generation

Two 8-bit hardware timers (Timer2 and Timer3) with PWM generation are implemented in the PMC131/PMS131/PMS130. The following descriptions thereinafter are for Timer2 only. It is because Timer3 have same structure with Timer2. Please refer to Fig. 5 shown the hardware diagram of Timer2, the clock sources of Timer2 may come from system clock, internal high RC oscillator (IHRC), internal low RC oscillator (ILRC), PA0, PA3 and PA4, bit [7:4] of register tm2c are used to select the clock of Timer2. Please notice that external crystal oscillator is NOT to be the clock of Timer2 because of possible clock glitch. If IHRC is selected for Timer2 clock source, the clock sent to Timer2 will keep running when using ICE in halt state. The output of Timer2 can be sent to pin PB2, PA3 or PB4, depending on bit [3:2] of tm2c register. A clock pre-scaling module is provided with divided-by-1, 4, 16, and 64 options, controlled by bit [6:5] of tm2s register; one scaling module with divided-by-1~31 is also provided and controlled by bit [4:0] of tm2s register. In conjunction of pre-scaling function and scaling function, the frequency of Timer2 clock (TM2\_CLK) can be wide range and flexible. TM2\_CLK can be selected as system clock in order to provide special frequency of system clock, please refer to **clkmd** register.

The Timer2 counter performs 8-bit up-counting operation only; the counter values can be set or read back by tm2ct register. The 8-bit counter will be clear to zero automatically when its values reach for upper bound register, the upper bound register is used to define the period of timer or duty of PWM. There are two operating modes for Timer2: period mode and PWM mode; period mode is used to generate periodical output waveform or interrupt event; PWM mode is used to generate PWM output waveform with optional 6-bit or 8-bit PWM resolution, Fig. 6 shows the timing diagram of Timer2 for both period mode and PWM mode.



Fig.5: Timer2 hardware diagram

The output of Timer3 can be sent to pin PB5, PB6 or PB7.





Fig.6: Timing diagram of Timer2 in period mode and PWM mode (tm2c.1=1)

#### 5.6.1. Using the Timer2 to generate periodical waveform

If periodical mode is selected, the duty cycle of output is always 50%; its frequency can be summarized as below:

### Frequency of Output = $Y \div [2 \times (K+1) \times S1 \times (S2+1)]$

Where, Y = tm2c[7:4]: frequency of selected clock source K = tm2b[7:0]: bound register in decimal S1 = tm2s[6:5]: pre-scalar (1, 4, 16, 64)

S2 = tm2s[4:0]: scalar register in decimal (1 ~ 31)

#### Example 1:

tm2c = 0b0001\_1000, Y=8MHz tm2b = 0b0111\_1111, K=127 tm2s = 0b0000\_00000, S1=1, S2=0  $\rightarrow$  frequency of output = 8MHz  $\div$  [ 2 × (127+1) × 1 × (0+1) ] = 31.25kHz

### Example 2:

tm2c = 0b0001\_1000, Y=8MHz tm2b = 0b0111\_1111, K=127 tm2s[7:0] = 0b0111\_11111, S1=64, S2 = 31  $\rightarrow$  frequency = 8MHz  $\div$  (2 × (127+1) × 64 × (31+1)) =15.25Hz



#### Example 3:

```
tm2c = 0b0001_1000, Y=8MHz

tm2b = 0b0000_1111, K=15

tm2s = 0b0000_00000, S1=1, S2=0

\rightarrow frequency = 8MHz \div (2 × (15+1) × 1 × (0+1)) = 250kHz
```

#### Example 4:

```
tm2c = 0b0001_1000, Y=8MHz

tm2b = 0b0000_0001, K=1

tm2s = 0b0000_00000, S1=1, S2=0

\rightarrow frequency = 8MHz \div (2 × (1+1) × 1 × (0+1)) =2MHz
```

The sample program for using the Timer2 to generate periodical waveform from PA3 is shown as below:

```
Void CPU (void)
{
     . ADJUST_IC
                       SYSCLK=IHRC/2, IHRC=16MHz, VDD=5V
     tm2ct = 0x0;
     tm2b = 0x7f;
     tm2s = 0b0\_00\_00001;
                                         //
                                               8-bit PWM, pre-scalar = 1, scalar = 2
     tm2c = 0b0001_10_0;
                                         //
                                               system clock, output=PA3, period mode
     while(1)
     {
           nop;
}
```

#### 5.6.2. Using the Timer2 to generate 8-bit PWM waveform

If 8-bit PWM mode is selected, it should set *tm2c*[1]=1 and *tm2s*[7]=0, the frequency and duty cycle of output waveform can be summarized as below:

Frequency of Output =  $Y \div [256 \times S1 \times (S2+1)]$ 

Duty of Output =  $(K+1) \div 256$ 

Where, Y = tm2c[7:4]: frequency of selected clock source

K = tm2b[7:0] : bound register in decimal

S1= tm2s[6:5] : pre-scalar (1, 4, 16, 64)

S2 = tm2s[4:0] : scalar register in decimal (1 ~ 31)

#### Example 1:

tm2c = 0b0001\_1010, Y=8MHz

tm2b = 0b0111\_1111, K=127

 $tm2s = 0b0000\_00000, S1=1, S2=0$ 

 $\rightarrow$  frequency of output = 8MHz  $\div$  (256 × 1 × (0+1)) = 31.25kHz

 $\rightarrow$  duty of output = [(127+1) ÷ 256] × 100% = 50%

#### Example 2:

tm2c = 0b0001 1010, Y=8MHz

 $tm2b = 0b0111_1111, K=127$ 

tm2s = 0b0111 11111, S1=64, S2=31

→ frequency of output = 8MHz ÷ (256 × 64 × (31+1)) = 15.25Hz

 $\rightarrow$  duty of output = [(127+1) ÷ 256] × 100% = 50%

#### Example 3:

tm2c = 0b0001 1010, Y=8MHz

tm2b = 0b1111\_1111, K=255

tm2s = 0b0000\_00000, S1=1, S2=0

→ PWM output keep high

 $\rightarrow$  duty of output = [(255+1) ÷ 256] × 100% = 100%

#### Example 4:

tm2c = 0b0001\_1010, Y=8MHz

 $tm2b = 0b0000\_1001, K = 9$ 

tm2s = 0b0000\_00000, S1=1, S2=0

→ frequency of output = 8MHz ÷ ( 256 × 1 × (0+1) ) = 31.25kHz

 $\rightarrow$  duty of output = [(9+1) ÷ 256] × 100% = 3.9%

The sample program for using the Timer2 to generate PWM waveform from PA2 is shown as below:

```
void
       CPU (void)
{
   .ADJUST_IC
                  SYSCLK=IHRC/2, IHRC=16MHz, VDD=5V
   wdreset:
   tm2ct = 0x0;
   tm2b = 0x7f;
                              //
   tm2s = 0b0_00_00001;
                                    8-bit PWM, pre-scalar = 1, scalar = 2
   tm2c = 0b0001_10_1_0;
                                          system clock, output=PA3, PWM mode
   while(1)
   {
        nop;
   }
}
```

#### 5.6.3. Using the Timer2 to generate 6-bit PWM waveform

If 6-bit PWM mode is selected, it should set *tm2c*[1]=1 and *tm2s*[7]=1, the frequency and duty cycle of output waveform can be summarized as below:

```
Frequency of Output = Y \div [64 \times S1 \times (S2+1)]
```

```
Duty of Output = [(K+1) \div 64] \times 100\%
```

```
Where, tm2c[7:4] = Y : frequency of selected clock source tm2b[7:0] = K : bound register in decimal tm2s[6:5] = S1 : pre-scalar (1, 4, 16, 64) tm2s[4:0] = S2 : scalar register in decimal (1 ~ 31)
```

#### Example 1:

```
tm2c = 0b0001_1010, Y=8MHz

tm2b = 0b0001_1111, K=31

tm2s = 0b1000_00000, S1=1, S2=0

\rightarrow frequency of output = 8MHz \div ( 64 × 1 × (0+1) ) = 125kHz

\rightarrow duty = [(31+1) \div 64] × 100% = 50%
```

### Example 2:

```
tm2c = 0b0001_1010, Y=8MHz

tm2b = 0b0001_1111, K=31

tm2s = 0b1111_11111, S1=64, S2=31

\rightarrow frequency of output = 8MHz ÷ (64 × 64 × (31+1)) = 61.03 Hz

\rightarrow duty of output = [(31+1) ÷ 64] × 100% = 50%
```

#### Example 3:

tm2c = 0b0001\_1010, Y=8MHz tm2b = 0b0011\_1111, K=63 tm2s = 0b1000\_00000, S1=1, S2=0 → PWM output keep high → duty of output = [(63+1) ÷ 64] × 100% = 100%

#### Example 4:

tm2c = 0b0001\_1010, Y=8MHz tm2b = 0b0000\_0000, K=0 tm2s = 0b1000\_00000, S1=1, S2=0  $\rightarrow$  frequency = 8MHz  $\div$  (64 × 1 × (0+1)) = 125kHz  $\rightarrow$  duty = [(0+1)  $\div$  64] × 100% =1.5%

### 5.7. WatchDog Timer

The watchdog timer (WDT) is a counter with clock coming from ILRC and there are four different timeout periods of watchdog timer to be chosen by setting the *misc* register, it is:

- ◆ 256 ILRC clocks period if register misc[1:0]=11
- ◆ 2048 ILRC clocks period if register misc[1:0]=00 (default)
- ◆ 4096 ILRC clocks period if register misc[1:0]=01
- ◆ 16384 ILRC clocks period if register misc[1:0]=10

The frequency of ILRC may drift a lot due to the variation of manufacture, supply voltage and temperature; user should reserve guard band for save operation. WDT can be cleared by power-on-reset or by command *wdreset* at any time. When WDT is timeout, PMC131/PMS131/PMS130 will be reset to restart the program execution. The relative timing diagram of watchdog timer is shown as Fig. 7.



Fig.7: Sequence of Watch Dog Time Out



#### 5.8. Interrupt

There are eight interrupt lines for PMC131/PMS131/PMS130:

- ◆ External interrupt PA0/PB5
- ◆ External interrupt PB0/PA4
- ◆ ADC interrupt
- ♦ Timer16 interrupt
- ♦ Timer2 interrupt
- ◆ Timer3 interrupt

Every interrupt request line has its own corresponding interrupt control bit to enable or disable it; the hardware diagram of interrupt function is shown as Fig. 8. All the interrupt request flags are set by hardware and cleared by writing *intrq* register. When the request flags are set, it can be rising edge, falling edge or both, depending on the setting of register *integs*. All the interrupt request lines are also controlled by *engint* instruction (enable global interrupt) to enable interrupt operation and *disgint* instruction (disable global interrupt) to disable it.

The stack memory for interrupt is shared with data memory and its address is specified by stack register *sp*. Since the program counter is 16 bits width, the bit 0 of stack register *sp* should be kept 0. Moreover, user can use *pushaf / popaf* instructions to store or restore the values of *ACC* and *flag* register *to / from* stack memory. Since the stack memory is shared with data memory, user should manipulate the memory using carefully. By adjusting the memory location of stack point, the depth of stack pointer for every CPU could be fully specified by user to achieve maximum flexibility of system.



Fig.8: Hardware diagram of interrupt controller



Once the interrupt occurs, its operation will be:

- ◆ The program counter will be stored automatically to the stack memory specified by register sp.
- New sp will be updated to sp+2.
- Global interrupt will be disabled automatically.
- The next instruction will be fetched from address 0x010.

During the interrupt service routine, the interrupt source can be determined by reading the *intrq* register.

After finishing the interrupt service routine and issuing the *reti* instruction to return back, its operation will be:

- ◆ The program counter will be restored automatically from the stack memory specified by register sp.
- New sp will be updated to sp-2.
- Global interrupt will be enabled automatically.

The next instruction will be the original one before interrupt.

User must reserve enough stack memory for interrupt, two bytes stack memory for one level interrupt and four bytes for two levels interrupt. For interrupt operation, the following sample program shows how to handle the interrupt, noticing that it needs four bytes stack memory to handle interrupt and *pushaf*.

```
CPU (void)
 void
 {
     $ INTEN PAO;
                          // INTEN =1; interrupt request when PA0 level changed
    INTRQ = 0;
                          // clear INTRQ
    ENGINT
                          // global interrupt enable
     DISGINT
                          // global interrupt disable
 }
void
              Interrupt
                                       interrupt service routine
                          (void) //
{
                                 //
  PUSHAF
                                       store ALU and FLAG register
  If
        (INTRQ.0)
  {
                                 //
                                       Here for PA0 interrupt service routine
        INTRQ.0
                           0:
    }
  POPAF
                                 //
                                       restore ALU and FLAG register
```



#### 5.9. Power-Save and Power-Down

There are three operational modes defined by hardware: ON mode, Power-Save mode and Power-Down modes. ON mode is the state of normal operation with all functions ON, Power-save mode ("stopexe") is the state to reduce operating current and CPU keeps ready to continue, Power-Down mode ("stopsys") is used to save power deeply. Therefore, Power-save mode is used in the system which needs low operating power with wake-up occasionally and Power-Down mode is used in the system which needs power down deeply with seldom wake-up. Fig. 9 shows the differences in oscillator modules between Power-Save mode ("stopsys") and Power-Down mode ("stopsys").

| Differences in oscillator modules between STOPSYS and STOPEXE |           |           |           |  |
|---------------------------------------------------------------|-----------|-----------|-----------|--|
| IHRC ILRC EOSC                                                |           |           |           |  |
| STOPSYS                                                       | Stop      | Stop      | Stop      |  |
| STOPEXE                                                       | No Change | No Change | No Change |  |

Fig.9: Differences in oscillator modules between STOPSYS and STOPEXE

#### 5.9.1. Power-Save mode ("stopexe")

Using "stopexe" instruction to enter the Power-Save mode, only system clock is disabled, remaining all the oscillator modules active. For CPU, it stops executing; however, for Timer16, counter keep counting if its clock source is not the system clock. Wake-up from input pins can be considered as a continuation of normal execution, *nop* command is recommended to follow the *stopexe* command, the detail information for Power-Save mode shows below:

- IHRC, ILRC and EOSC oscillator modules: No change, keep active if it was enabled
- System clock: Disable, therefore, CPU stops execution
- OTP memory is turned off
- Timer16: Stop counting if system clock is selected or the corresponding oscillator module is disabled; otherwise, it keeps counting.
- Wake-up sources: IO toggle or Timer16.

The watchdog timer must be disabled before issuing the "stopexe" command, the example is shown as below:

```
CLKMD.En_WatchDog = 0;  // disable watchdog timer stopexe; nop;  // power saving Wdreset;  CLKMD.En_WatchDog = 1;  // enable watchdog timer
```

Another example shows how to use Timer16 to wake-up from "stopexe":

```
$ T16M IHRC, /1, BIT8 // Timer16 setting ...

WORD count = 0;

STT16 count;

stopexe;
nop;
```

The initial counting value of Timer16 is zero and the system will be waken up after the Timer16 counts 256 IHRC clocks.



#### 5.9.2. Power-Down mode ("stopsys")

Power-Down mode is the state of deeply power-saving with turning off all the oscillator modules. By using the "stopsys" instruction, this chip will be put on Power-Down mode directly. The internal low frequency RC oscillator must be enabled before entering the Power-Down mode, means that bit 2 of register *clkmd* (0x03) must be set to high before issuing "*stopsys*" command in order to resume the system when wakeup. The following shows the internal status of PMC131/PMS131/PMS130 detail when "*stopsys*" command is issued:

- All the oscillator modules are turned off
- Enable internal low RC oscillator (set bit 2 of register clkmd)
- OTP memory is turned off
- The contents of SRAM and registers remain unchanged
- Wake-up sources: ANY IO toggle.
- If PA or PB is input mode and set to analog input by padier or pbdier register, it can NOT be used to wake-up the system.

Wake-up from input pins can be considered as a continuation of normal execution. To minimize power consumption, all the I/O pins should be carefully manipulated before entering power-down mode. The reference sample program for power down is shown as below:

```
CLKMD
                                //
                                      Change clock from IHRC to ILRC
                    0xF4;
                                //
                                      disable IHRC
  CLKMD.4
                    0:
  while (1)
{
                                //
              STOPSYS:
                                      enter power-down
              if (...) break;
                                //
                                      if wakeup happen and check OK, then return to high speed,
                                      else stay in power-down mode again.
                                //
CLKMD =
                                //
                                      Change clock from ILRC to IHRC/2
              0x34;
```



#### 5.9.3. Wake-up

After entering the Power-Down or Power-Save modes, the PMC131/PMS131/PMS130 can be resumed to normal operation by toggling IO pins, Timer16 interrupt is available for Power-Save mode ONLY. Fig. 10 shows the differences in wake-up sources between STOPSYS and STOPEXE.

| Differences in wake-up sources between STOPSYS and STOPEXE |           |               |  |  |
|------------------------------------------------------------|-----------|---------------|--|--|
|                                                            | IO Toggle | T16 Interrupt |  |  |
| STOPSYS                                                    | Yes       | No            |  |  |
| STOPEXE                                                    | Yes       | Yes           |  |  |

Fig. 10: Differences in wake-up sources between Power-Save mode and Power-Down mode

When using the IO pins to wake-up the PMC131/PMS131/PMS130, registers *padier* and *pbdier* should be properly set to enable the wake-up function for every corresponding pin. The wake-up time for normal wake-up is about 1024 ILRC clocks counting from wake-up event; fast wake-up can be selected to reduce the wake-up time by *misc* register. For fast wake-up mechanism, the wake-up time is 128 system clocks from IO toggling if STOPEXE was issued, and 128 system clocks plus oscillator (IHRC or ILRC) stable time from IO toggling if STOPSYS was issued. The oscillator stable time is the time for IHRC or ILRC oscillator from power-on, depending on which oscillator is used as system clock source. Please notice that the fast wake-up will turn off automatically when EOSC is selected as the system clock.

| Suspend mode                     | Wake-up<br>mode   | System<br>clock<br>source | Wake-up time (t <sub>wup</sub> )<br>from IO toggle                                        |
|----------------------------------|-------------------|---------------------------|-------------------------------------------------------------------------------------------|
| STOPEXE                          | fast              | IHRC or                   | 128 * T <sub>SYS,</sub>                                                                   |
| suspend                          | wake-up           | ILRC                      | Where T <sub>SYS</sub> is the time period of system clock                                 |
| STOPSYS<br>suspend               | fast<br>wake-up   | IHRC                      | $128 \; T_{SYS} + T_{SIHRC};$ Where $T_{SIHRC}$ is the stable time of IHRC from power-on. |
| STOPSYS<br>suspend               | fast<br>wake-up   | ILRC                      | $128 \; T_{SYS} + T_{SILRC};$ Where $T_{SILRC}$ is the stable time of ILRC from power-on. |
| STOPSYS or<br>STOPEXE<br>suspend | fast<br>wake-up   | EOSC                      | 1024 * T <sub>ILRC</sub> ,<br>Where T <sub>ILRC</sub> is the clock period of ILRC         |
| STOPEXE suspend                  | normal<br>wake-up | Any one                   | 1024 * T <sub>ILRC</sub> , Where T <sub>ILRC</sub> is the clock period of ILRC            |
| STOPSYS suspend                  | normal<br>wake-up | Any one                   | 1024 * T <sub>ILRC</sub> , Where T <sub>ILRC</sub> is the clock period of ILRC            |

<sup>\*\*</sup> Please notice that the clock source of watch-dog will be switched to system clock (for example: 4MHz) when fast wakeup is enabled. Therefore, for fast wake-up, recommending turning off the watchdog timer **before** enabling the fast wakeup. When wake-up, turning on the watchdog timer **after** disabling the fast wakeup.



#### 5.10. IO Pins

Other than PA5, all the pins can be independently set into two states output or input by configuring the data registers (*pa*, *pb*), control registers (*pac*, *pbc*) and pull-high registers (*paph*, *pbph*). All these pins have Schmitt-trigger input buffer and output driver with CMOS level. When it is set to output low, the pull-up resistor is turned off automatically. If user wants to read the pin state, please notice that it should be set to input mode before reading the data port; if user reads the data port when it is set to output mode, the reading data comes from data register, NOT from IO pad. As an example, Table 5 shows the configuration table of bit 0 of port A. The hardware diagram of IO buffer is also shown as Fig. 11.

| pa.0 | pac.0 | paph.0 | Description                          |
|------|-------|--------|--------------------------------------|
| Х    | 0     | 0      | Input without pull-up resistor       |
| Х    | 0     | 1      | Input with pull-up resistor          |
| 0    | 1     | Х      | Output low without pull-up resistor  |
| 1    | 1     | 0      | Output high without pull-up resistor |
| 1    | 1     | 1      | Output high with pull-up resistor    |

Table 5: PA0 Configuration Table



Fig.11: Hardware diagram of IO buffer

Other than PA5, all the IO pins have the same structure; PA5 can be open-drain ONLY when setting to output mode (without Q1). The corresponding bits in registers *padier / pbdier* should be set to low to prevent leakage current for those pins are selected to be analog function. When PMC131/PMS131/PMS130 is put in power-down or power-save mode, every pin can be used to wake-up system by toggling its state. Therefore, those pins needed to wake-up system must be set to input mode and set the corresponding bits of registers *padier* and *pbdier* to high. The same reason, *padier*.0 should be set high when PA0 is used as external interrupt pin, *pbdier*.0 for PB0, padier.4 for PA4 and pbdier.5 for PB5.



#### 5.11. Reset and LVR

#### 5.11.1. Reset

There are many causes to reset the PMC131/PMS131/PMS130, once reset is asserted, most of all the registers in PMC131/PMS131/PMS130 will be set to default values, When reset comes from WDT timeout, *gdio* register (IO address 0x7) keeps the same value, system should be restarted once abnormal cases happen, or by jumping program counter to address 0x0. The data memory is in uncertain state when reset comes from power-up and LVR; however, the content will be kept when reset comes from PRSTB pin or WDT timeout.

#### 5.11.2. LVR reset

By code option, there are 8 different levels of LVR for reset ~ 4.1V, 3.6V, 3.1V, 2.8V, 2.5V, 2.2V, 2.0V and 1.8V; usually, user selects LVR reset level to be in conjunction with operating frequency and supply voltage.

### 5.12. Analog-to-Digital Conversion (ADC) module



Fig.12: ADC Block Diagram

There are seven registers when using the ADC module, which are:

- ◆ ADC Control Register (*adcc*)
- ◆ ADC Regulator Control Register (*adcrgc*)
- ◆ ADC Mode Register (adcm)
- ADC Result High/Low Register (adcrh, adcrl)
- ◆ Port A/B Digital Input Enable Register (*padier*, *pbdier*)



The following steps are recommended to do the AD conversion procedure:

- (1) Configure the ADC module:
  - ◆ Configure the voltage reference high by *adcrgc* register
  - Select the ADC input channel by adcc register
  - ♦ Select the bit resolution of ADC by **adcm** register
  - ◆ Configure the AD conversion clock by *adcm* register
  - ◆ Configure the pin as analog input by *padier*, *pbdier* register
  - ◆ Enable the ADC module by *adcc* register
- (2) Configure interrupt for ADC: (if desired)
  - ◆ Clear the ADC interrupt request flag in bit 3 of *intrq* register
  - ◆ Enable the ADC interrupt request in bit 3 of *inten* register
  - Enable global interrupt by issuing *engint* command
- (3) Start AD conversion:
  - ♦ Set ADC process control bit in the *adcc* register to start the conversion (set1 *adcc*.6).
- (4) Wait for the completion flag of AD conversion, by either:
  - Waiting for the completion flag by check addc.6; or
  - Waiting for the ADC interrupt.
- (5) Read the ADC result registers:
  - ♦ Read *adcrh* and *adcrl* the result registers
- (6) For next conversion, goto step 1 or step 2 as required.

#### 5.12.1. The input requirement for AD conversion

For the AD conversion to meet its specified accuracy, the charge holding capacitor ( $C_{HOLD}$ ) must be allowed to fully charge to the voltage reference high level and discharge to the voltage reference low level. The analog input model is shown as Fig. 13, the signal driving source impedance (Rs) and the internal sampling switch impedance (Rss) will affect the required time to charge the capacitor  $C_{HOLD}$  directly. The internal sampling switch impedance may vary with ADC supply voltage; the signal driving source impedance will affect accuracy of analog input signal. User must ensure the measured signal is stable before sampling; therefore, the maximum signal driving source impedance is highly dependent on the frequency of signal to be measured. The recommended maximum impedance for analog driving source is about  $10K\Omega$  under 500KHz input frequency and 10-bit resolution requirements, and  $10M\Omega$  under 500Hz input frequency and 10-bit resolution.





Fig.13: Analog Input Model

Before starting the AD conversion, the minimum signal acquisition time should be met for the selected analog input signal, the selection of ADCLK must be met the minimum signal acquisition time.

#### 5.12.2. Select the ADC bit resolution

The ADC bit resolution is also selectable from 8-bit to 12-bit, depending on the requirement of customers' application. Higher resolution can detect small signal variation; however, it will take more time to convert the analog signal to digital signal. The selection can be done via **adcm** register. The ADC bit resolution should be configured before starting the AD conversion.

#### 5.12.3. Select the reference high voltage

The ADC reference high voltage can be selected via bit[7:5] of register *adcrgc* and its option can be VDD, 4V, 3V, 2V, 1.20V band-gap reference voltage or PB1 from external pin.

#### 5.12.4. ADC clock selection

The clock of ADC module (ADCLK) can be selected by **adcm** register; there are 8 possible options for ADCLK from CLK $\div$ 1 to CLK $\div$ 128 (CLK is the system clock). Due to the signal acquisition time  $T_{ACQ}$  is one clock period of ADCLK, the ADCLK must meet that requirement. The recommended ADC clock is to operate at 2us.



#### 5.12.5. AD conversion

The process of AD conversion starts from setting START/DONE bit (bit 6 of *adcc*) to high, the START/DONE flag for read will be cleared automatically, then converting analog signal bit by bit and finally setting START/DONE high to indicate the completion of AD conversion. If ADCLK is selected, T<sub>ADCLK</sub> is the period of ADCLK and the AD conversion time can be calculated as follows:

- ◆ 8-bit resolution: AD conversion time = 13 T<sub>ADCLK</sub>
- 9-bit resolution: AD conversion time = 14 T<sub>ADCLK</sub>
- ◆ 10-bit resolution: AD conversion time = 15 T<sub>ADCLK</sub>
- ◆ 11-bit resolution: AD conversion time = 16 T<sub>ADCLK</sub>
- ◆ 12-bit resolution: AD conversion time = 17 T<sub>ADCLK</sub>

#### 5.12.6. Configure the analog pins

There are 12 analog signals can be selected for AD conversion, 11 analog input signals come from external pins and one is internal signal 1.2V band-gap reference voltage or 0.24\*VDD. For external pins, the analog signals are shared with Port A[0], Port A[3], Port A[4], and Port B[7:0]. To avoid leakage current at the digital circuit, those pins defined for analog input should disable the digital input function (set the corresponding bit of *padier or pbdier* register to be 0).

The measurement signals of ADC belong to small signal; it should avoid the measured signal to be interfered during the measurement period, the selected pin should (1) be set to input mode (2) turn off weak pull-high resistor (3) set the corresponding pin to analog input by port A/B digital input disable register (*padier* / *pbdier*).

#### 5.12.7. Using the ADC

The following example shows how to use ADC with PB0~PB3.

First, defining the selected pins:

```
PBC=OB_XXXX_0000;//PB0 ~ PB3 as InputPBPH=OB_XXXX_0000;//PB0 ~ PB3 without pull-highPBDIER=OB_XXXX_0000;//PB0 ~ PB3 digital input is disabled
```

Next, setting **ADCC** register, example as below:

```
$ ADCC Enable, PB3; // set PB3 as ADC input
$ ADCC Enable, PB2; // set PB2 as ADC input
$ ADCC Enable, PB0; // set PB0 as ADC input
```

Next, setting **ADCM** register, example as below:

```
$ ADCM 12BIT, /16; // recommend /16 @System Clock=8MHz
$ ADCM 12BIT, /8; // recommend /8 @System Clock=4MHz
```



Then, start the ADC conversion:

Finally, it can read ADC result when AD\_DONE is high:

The ADC can be disabled by using the following method:

\$ ADCC Disable;

or

ADCC = 0;

### 5.13. Multiplier

There is an 8x8 multiplier on-chip to enhance hardware capability in arithmetic function, its multiplication is an 8x8 unsigned operation and can be finished in one clock cycle. Before issuing the *mul* command, both multiplicand and multiplicator must be put on ACC and register *mulop* (0x08); After *mul* command, the high byte result will be put on register *mulrh* (0x09) and low byte result on ACC. The hardware diagram of this multiplier is shown as Fig.14.



Fig. 14: Block diagram of hardware multiplier



### 6. IO Registers

### 6.1. ACC Status Flag Register (flag), IO address = 0x00

| Bit | Reset | R/W | Description                                                                                                                                                                                                                    |  |
|-----|-------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7–4 | -     | ı   | Reserved. Please do not use.                                                                                                                                                                                                   |  |
| 3   | 0     | R/W | OV (Overflow Flag). This bit is set to be 1 whenever the sign operation is overflow.                                                                                                                                           |  |
| 2   | 0     | R/W | AC (Auxiliary Carry Flag). There are two conditions to set this bit, the first one is carry out of low nibble in addition operation and the other one is borrow from the high nibble into low nibble in subtraction operation. |  |
| 1   | 0     | R/W | C (Carry Flag). There are two conditions to set this bit, the first one is carry out in addition operation, and the other one is borrow in subtraction operation. Carry is also affected by shift with carry instruction.      |  |
| 0   | 0     | R/W | Z (Zero Flag). This bit will be set when the result of arithmetic or logic operation is zero; Otherwise, it is cleared.                                                                                                        |  |

### 6.2. Stack Pointer Register (sp), IO address = 0x02

| Bit | Reset     | R/W | Description                                                                              |
|-----|-----------|-----|------------------------------------------------------------------------------------------|
| 7.0 | 7–0 - R/W | D/M | Stack Pointer Register. Read out the current stack pointer, or write to change the stack |
| /-0 |           |     | pointer.                                                                                 |

### 6.3. Clock Mode Register (clkmd), IO address = 0x03

| Bit | Reset | R/W  | Description                                      |                              |  |
|-----|-------|------|--------------------------------------------------|------------------------------|--|
|     |       |      | System clock                                     | (CLK) selection:             |  |
|     |       |      | Type 0, clkmd[3]=0                               | Type 1, clkmd[3]=1           |  |
|     |       |      | 000: IHRC÷4                                      | 000: IHRC÷16                 |  |
|     |       |      | 001: IHRC÷2                                      | 001: IHRC÷8                  |  |
| 7–5 | 111   | R/W  | 010: IHRC                                        | 010: reserved                |  |
|     |       |      | 011: EOSC÷4                                      | 011: IHRC÷32                 |  |
|     |       |      | 100: EOSC÷2                                      | 100: IHRC÷64                 |  |
|     |       |      | 101: EOSC                                        | 101: EOSC÷8                  |  |
|     |       |      | 110: ILRC÷4                                      | 11x: reserved.               |  |
|     |       |      | 111: ILRC (default)                              |                              |  |
| 4   | 1     | R/W  | Internal High RC Enable. 0 / 1: disable / enable |                              |  |
| 3   | 0     | RW   | Clock Type Select. This bit is used to select    | the clock type in bit [7:5]. |  |
| 3   | U     | IXVV | 0 / 1: Type 0 / Type 1.                          |                              |  |
| 2   | 1     | R/W  | Internal Low RC Enable. 0 / 1: disable / enal    | ble                          |  |
|     |       |      | If ILRC is disabled, watchdog timer is also d    | lisabled.                    |  |
| 1   | 1     | R/W  | Watch Dog Enable. 0 / 1: disable / enable        |                              |  |
| 0   | 0     | R/W  | Pin PA5/PRSTB function. 0 / 1: PA5 / PRSTB .     |                              |  |



### 6.4. Interrupt Enable Register (inten), IO address = 0x04

| Bit | Reset | R/W | Description                                                      |
|-----|-------|-----|------------------------------------------------------------------|
| 7   | 0     | R/W | Enable interrupt from Timer3. 0 / 1: disable / enable.           |
| 6   | 0     | R/W | Enable interrupt from Timer2. 0 / 1: disable / enable.           |
| 5:4 | -     | -   | Reserved.                                                        |
| 3   | 0     | R/W | Enable interrupt from ADC. 0 / 1: disable / enable.              |
| 2   | 0     | R/W | Enable interrupt from Timer16 overflow. 0 / 1: disable / enable. |
| 1   | 0     | R/W | Enable interrupt from PB0/PA4. 0 / 1: disable / enable.          |
| 0   | 0     | R/W | Enable interrupt from PA0/PB5. 0 / 1: disable / enable.          |

### 6.5. Interrupt Request Register (intrq), IO address = 0x05

| Bit | Reset | R/W                                                                                 | Description                                                                              |
|-----|-------|-------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|
| 7   | - R/W | Interrupt Request from Timer3, this bit is set by hardware and cleared by software. |                                                                                          |
|     | -     | FC/ V V                                                                             | 0 / 1: No request / Request                                                              |
| 6   |       | R/W                                                                                 | Interrupt Request from Timer2, this bit is set by hardware and cleared by software.      |
| 0   | _     | FC/VV                                                                               | 0 / 1: No request / Request                                                              |
| 5:4 | -     | ı                                                                                   | Reserved.                                                                                |
|     |       | R/W                                                                                 | Interrupt Request from ADC, this bit is set by hardware and cleared by software.         |
| 3   | _     |                                                                                     | 0 / 1: No request / Request                                                              |
| 2   | -     | D///                                                                                | Interrupt Request from Timer16, this bit is set by hardware and cleared by software.     |
| 2   |       | R/W                                                                                 | 0 / 1: No request / Request                                                              |
| 4   |       | DAM                                                                                 | Interrupt Request from pin PB0/PA4, this bit is set by hardware and cleared by software. |
|     | 1   - | R/W                                                                                 | 0 / 1: No request / Request                                                              |
| 0   |       | DAM                                                                                 | Interrupt Request from pin PA0/PB5, this bit is set by hardware and cleared by software. |
| U   | 0 -   | R/W                                                                                 | 0 / 1: No Request / request                                                              |

### 6.6. Multiplier Operand Register (mulop), IO address = 0x08

| Bit   | Reset | R/W | Description                                    |
|-------|-------|-----|------------------------------------------------|
| 7 – 0 | -     | R/W | Operand for hardware multiplication operation. |

### 6.7. Multiplier Result High Byte Register (mulrh), IO address = 0x09

| Bit   | Reset | R/W | Description                                               |
|-------|-------|-----|-----------------------------------------------------------|
| 7 – 0 | -     | RO  | High byte result of multiplication operation (read only). |



### 6.8. Timer16 mode Register (t16m), IO address = 0x06

| Bit | Reset | R/W | Description                                                                                                                                                                                                                                                                |
|-----|-------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7–5 | 000   | R/W | Timer16 Clock source selection.  000: disable  001: CLK (system clock)  010: reserved  011: PA4 falling edge (from external pin)  100: IHRC  101: EOSC  110: ILRC                                                                                                          |
| 4–3 | 00    | R/W | 111: PA0 falling edge (from external pin)  Timer16 clock pre-divider.  00: ÷1  01: ÷4  10: ÷16  11: ÷64                                                                                                                                                                    |
| 2–0 | 000   | R/W | Interrupt source selection. Interrupt event happens when the selected bit status is changed.  0: bit 8 of Timer16  1: bit 9 of Timer16  2: bit 10 of Timer16  3: bit 11 of Timer16  4: bit 12 of Timer16  5: bit 13 of Timer16  6: bit 14 of Timer16  7: bit 15 of Timer16 |

### 6.9. External Oscillator setting Register (eoscr), IO address = 0x0a

| Bit | Reset | R/W | Description                                                                                                                                                                                                                                                                                               |
|-----|-------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | 0     | WO  | Enable external crystal oscillator. 0 / 1 : Disable / Enable                                                                                                                                                                                                                                              |
| 6–5 | 00    | WO  | External crystal oscillator selection.  00 : reserved  01 : Low driving capability, for lower frequency, ex: 32kHz crystal oscillator  10 : Middle driving capability, for middle frequency, ex: 1MHz crystal oscillator  11 : High driving capability, for higher frequency, ex: 4MHz crystal oscillator |
| 4–1 | -     | ı   | Reserved. Please keep 0 for future compatibility.                                                                                                                                                                                                                                                         |
| 0   | 0     | WO  | Power-down the Band-gap and LVR hardware modules. 0 / 1: normal / power-down.                                                                                                                                                                                                                             |



### 6.10. Interrupt Edge Select Register (integs), IO address = 0x0c

| Bit | Reset | R/W | Description                                                                     |
|-----|-------|-----|---------------------------------------------------------------------------------|
| 7–5 | -     | ı   | Reserved.                                                                       |
|     |       |     | Timer16 edge selection.                                                         |
| 4   | 0     | WO  | 0 : rising edge of the selected bit to trigger interrupt                        |
|     |       |     | 1 : falling edge of the selected bit to trigger interrupt                       |
|     |       |     | PB0/PA4 edge selection.                                                         |
|     |       |     | 00 : both rising edge and falling edge of the selected bit to trigger interrupt |
| 3–2 | 00    | WO  | 01 : rising edge of the selected bit to trigger interrupt                       |
|     |       |     | 10 : falling edge of the selected bit to trigger interrupt                      |
|     |       |     | 11 : reserved.                                                                  |
|     |       |     | PA0/PB5 edge selection.                                                         |
|     |       |     | 00 : both rising edge and falling edge of the selected bit to trigger interrupt |
| 1–0 | 00    | WO  | 01 : rising edge of the selected bit to trigger interrupt                       |
|     |       |     | 10 : falling edge of the selected bit to trigger interrupt                      |
|     |       |     | 11 : reserved.                                                                  |



### 6.11. Port A Digital Input Enable Register (padier), IO address = 0x0d

| Bit   | Reset | R/W | Description                                                                                                                                                                                                                                                                                                                                                     |
|-------|-------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7     | 1     | WO  | Enable PA7 digital input and wake-up event. 1 / 0 : enable / disable.  This bit should be set to low to prevent leakage current when external crystal oscillator is used. If this bit is set to low, PA7 can NOT be used to wake-up the system.  Note: For ICE emulation, the function is disabled when this bit is "1" and "0" is enabled.                     |
| 6     | 1     | WO  | Enable PA6 digital input and wake-up event. 1 / 0 : enable / disable.  This bit should be set to low to prevent leakage current when external crystal oscillator is used. If this bit is set to low, PA6 can NOT be used to wake-up the system.  Note: For ICE emulation, the function is disabled when this bit is "1" and "0" is enabled.                     |
| 5     | 1     | WO  | Enable PA5 digital input and wake-up event. 1 / 0 : enable / disable.  This bit can be set to low to disable wake-up from PA5 toggling.  Note: For ICE emulation, wakeup is disabled when this bit is "1" and "0" is enabled.                                                                                                                                   |
| 4     | 1     | WO  | Enable PA4 digital input and wake-up event. 1 / 0 : enable / disable.  This bit should be set to low when PA4 is assigned as AD input to prevent leakage current. If this bit is set to low, PA4 can NOT be used to wake-up the system.  Note: For ICE emulation, the function is disabled when this bit is "1" and "0" is enabled.                             |
| 3     | 1     | WO  | Enable PA3 digital input and wake-up event. 1 / 0 : enable / disable.  This bit should be set to low when PA3 is assigned as AD input to prevent leakage current. If this bit is set to low, PA3 can NOT be used to wake-up the system.  Note: For ICE emulation, the function is disabled when this bit is "1" and "0" is enabled.                             |
| 2 - 0 | 1     | WO  | Reserved                                                                                                                                                                                                                                                                                                                                                        |
| 0     | 1     | WO  | Enable PA0 digital input and wake-up event and interrupt request.  1 / 0 : enable / disable.  This bit can be set to low to prevent leakage current when PA0 is assigned as AD input, and to disable wake-up from PA0 toggling and interrupt request from this pin.  Note: For ICE emulation, the function is disabled when this bit is "1" and "0" is enabled. |

Note: Due to the controlling polarity of this register is different between ICE and real chip. In order to unify the program for both ICE emulation and real chip to be the same one, please use the following command to write this register:

"\$ PADIER 0xhh";

For example:

\$ PADIER 0xF0;

It is used to enable the digital input and wakeup function of bit [7:4] of port A for both ICE and real chip, IDE will handle the difference between ICE and real chip automatically.



#### 6.12. Port B Digital Input Enable Register (pbdier), IO address = 0x0e

| Bit | Reset | R/W | Description                                                                                                                                                                                                                                                                                 |
|-----|-------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7–0 | 0xFF  | WO  | Enable PB7~PB0 digital input to prevent leakage when the pin is assigned for AD input.  When disable is selected, the wakeup function from this pin is also disabled.  0 / 1 : disable / enable  Note: For ICE emulation, the function is disabled when this bit is "1" and "0" is enabled. |

Note: Due to the controlling polarity of this register is different between ICE and real chip. In order to unify the program for both ICE emulation and real chip to be the same one, please use the following command to write this register:

"\$ PBDIER 0xhh";

For example:

\$ PBDIER 0xF0;

It is used to enable the digital input and wakeup function of bit [7:4] of port B for both ICE and real chip, IDE will handle the difference between ICE and real chip automatically.

#### 6.13. Port A Data Register (pa), IO address = 0x10

| Bit | Reset | R/W | Description               |
|-----|-------|-----|---------------------------|
| 7–0 | 0x00  | R/W | Data register for Port A. |

#### 6.14. Port A Control Register (pac), IO address = 0x11

| Bit | Reset | R/W | Description                                                                                                                                                                                                                                                                                    |
|-----|-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7–0 | 0x00  | R/W | Port A control registers. This register is used to define input mode or output mode for each corresponding pin of port A. 0 / 1: input / output  Please note that PA5 can be INPUT or OUTPUT LOW ONLY, the output state will be tri-state when PA5 is programmed into output mode with data 1. |

#### 6.15. Port A Pull-High Register (paph), IO address = 0x12

| Bit | Reset | R/W | Description                                                                                                                                                                                                                                                             |
|-----|-------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7–0 | 0x00  | R/W | Port A pull-high register. This register is used to enable the internal pull-high device on each corresponding pin of port A and this pull high function is active only for input mode.  0 / 1 : disable / enable  Please note that PA5 does NOT have pull-up resistor. |



### 6.16. Port B Data Register (pb), IO address = 0x14

| Bit | Reset | R/W | Description               |
|-----|-------|-----|---------------------------|
| 7–0 | 0x00  | R/W | Data register for Port B. |

### 6.17. Port B Control Register (pbc), IO address = 0x15

| Bit | Reset      | R/W      | Description                                                                                 |
|-----|------------|----------|---------------------------------------------------------------------------------------------|
| 7–0 | 0,400      | 0x00 R/W | Port B control register. This register is used to define input mode or output mode for each |
| /-0 | 7-0   0x00 |          | corresponding pin of port B. 0 / 1: input / output                                          |

### 6.18. Port B Pull-High Register (pbph), IO address = 0x16

| В  | Bit | Reset | R/W  | Description                                                                                 |
|----|-----|-------|------|---------------------------------------------------------------------------------------------|
| 7  | >   | 0x00  | R/W  | Port B pull-high register. This register is used to enable the internal pull-high device on |
| '- | -0  |       | 0x00 | K/VV                                                                                        |

#### 6.19. ADC Control Register (adcc), IO address = 0x20

| Bit | Reset | R/W  | Description                                                                                  |
|-----|-------|------|----------------------------------------------------------------------------------------------|
| 7   | 0     | R/W  | Enable ADC function. 0/1: Disable/Enable.                                                    |
|     |       |      | ADC process control bit.                                                                     |
| 6   | 0     | R/W  | Write "1" to start AD conversion, and the flag is cleared automatically when starting the AD |
| 0   | 0     | F/VV | conversion;                                                                                  |
|     |       |      | Read "1" to indicate the completion of AD conversion and "0" is in progressing.              |
|     |       |      | Channel selector. These four bits are used to select input signal for AD conversion.         |
|     |       |      | 0000: PB0/AD0,                                                                               |
|     |       | R/W  | 0001: PB1/AD1,                                                                               |
|     | 0000  |      | 0010: PB2/AD2,                                                                               |
|     |       |      | 0011: PB3/AD3,                                                                               |
|     |       |      | 0100: PB4/AD4,                                                                               |
| 5–2 |       |      | 0101: PB5/AD5,                                                                               |
| 5-2 |       |      | 0110: PB6/AD6,                                                                               |
|     |       |      | 0111: PB7/AD7,                                                                               |
|     |       |      | 1000: PA3/AD8,                                                                               |
|     |       |      | 1001: PA4/AD9,                                                                               |
|     |       |      | 1010: PA0/AD10,                                                                              |
|     |       |      | 1111: (Channel F) Band-gap 1.20 volt reference voltage or 0.24*VDD                           |
|     |       |      | Others: reserved                                                                             |
| 0–1 | -     | -    | Reserved. (keep 0 for future compatibility)                                                  |



### 6.20. ADC Regulator Control Register (adcrgc), IO address = 0x1c

| Bit | Reset | R/W | Description                                                                                                                                                                                       |
|-----|-------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7–5 | 000   | WO  | These three bits are used to select input signal for ADC reference high voltage.  000: VDD,  001: 2V,  010: 3V,  011: 4V,  100: PB1,  101: Band-gap 1.20 volt reference voltage  Others: reserved |
| 4   | 0     | WO  | ADC channel F selector:                                                                                                                                                                           |
|     |       |     | 0: Band-gap 1.20 volt reference voltage                                                                                                                                                           |
|     |       |     | 1: 0.24*VDD. The deviation is within ±0.01*VDD mostly.                                                                                                                                            |
| 3-0 | _     | -   | Reserved. Please keep 0.                                                                                                                                                                          |

### 6.21. ADC Mode Register (adcm), IO address = 0x21

| Bit | Reset | R/W | Description                                                                                                                                                                                                                                                                                                                                              |
|-----|-------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7–5 | 000   | WO  | Bit Resolution.  000:8-bit, AD 8-bit result [7:0] = adcrh[7:0].  001:9-bit, AD 9-bit result [8:0] = { adcrh[7:0], adcrl[7] }.  010:10-bit, AD 10-bit result [9:0] = { adcrh[7:0], adcrl[7:6] }.  011:11-bit, AD 11-bit result [10:0] = { adcrh[7:0], adcrl[7:5] }.  100:12-bit, AD 12-bit result [11:0] = { adcrh[7:0], adcrl[7:4] }.  others: reserved, |
| 4   | -     | -   | Reserved (keep 0 for future compatibility)                                                                                                                                                                                                                                                                                                               |
| 3–1 | 000   | WO  | ADC clock source selection.  000: CLK (system clock) ÷ 1,  001: CLK (system clock) ÷ 2,  010: CLK (system clock) ÷ 4,  011: CLK (system clock) ÷ 8,  100: CLK (system clock) ÷ 16,  101: CLK (system clock) ÷ 32,  110: CLK (system clock) ÷ 64,  111: CLK (system clock) ÷ 128,                                                                         |
| 0   | -     | -   | Reserved                                                                                                                                                                                                                                                                                                                                                 |

### 6.22. ADC Result High Register (adcrh), IO address = 0x22

| Bit | Reset | R/W | Description                                                                                  |
|-----|-------|-----|----------------------------------------------------------------------------------------------|
| 7–0 |       | RO  | These eight read-only bits will be the bit [11:4] of AD conversion result. The bit 7 of this |
| 7-0 | _     | KO  | register is the MSB of ADC result for any resolution.                                        |



### 6.23. ADC Result Low Register (adcrl), IO address = 0x23

| Bit | Reset | R/W | Description                                                    |
|-----|-------|-----|----------------------------------------------------------------|
| 7–4 | -     | RO  | These four bits will be the bit [3:0] of AD conversion result. |
| 3–0 | -     | -   | Reserved                                                       |

### 6.24. Miscellaneous Register (misc), IO address = 0x1b

| Bit | Reset | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----|-------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | -     | -   | Reserved. (keep 0 for future compatibility)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 6   | 0     | WO  | Enable extremely low current for 32kHz crystal oscillator AFTER oscillation.  0: Normal.  1: Low driving current for 32kHz crystal oscillator.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 5   | 0     | WO  | Enable fast Wake-up. Fast wake-up is NOT supported when EOSC is enabled.  0: Normal wake-up.  The wake-up time is 1024 ILRC clocks  1: Fast wake-up.  The wake-up time is 128 CLKs (system clock) + oscillator stable time.  If wake-up from STOPEXE suspend, there is no oscillator stable time;  If wake-up from STOPSYS suspend, it will be IHRC or ILRC stable time from power-on.  Please notice that the clock source will be switched to system clock  (for example: 4MHz) when fast wakeup is enabled, therefore,  it is recommended to turn off the watchdog timer before enabling the fast wakeup and turn on the watchdog timer after disabling the fast wakeup. |
| 4   | -     | -   | Reserved. (keep 0 for future compatibility)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 3   | 0     | WO  | Recover time from LVR reset.  0: Normal. The system will take about 1024 ILRC clocks to boot up from LVR reset.  1: Fast. The system will take about 64 ILRC clocks to boot up from LVR reset.                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 2   | 0     | WO  | Disable LVR function. 0 / 1 : Enable / Disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 1–0 | 00    | WO  | Watch dog time out period 00: 2048 ILRC clock period 01: 4096 ILRC clock period 10: 16384 ILRC clock period 11: 256 ILRC clock period                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |



### 6.25. Timer2 Control Register (tm2c), IO address = 0x3c

| Bit | Reset | R/W | Description                                                                                                                                                                                                                                                                                                                         |
|-----|-------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7–4 | 0000  | R/W | Timer2 clock selection.  0000 : disable  0001 : CLK (system clock)  0010 : IHRC  0011 : reserved  0100 : ILRC  0101 - 011x : reserved  1000 : PA0 (rising edge)  1001 : ~PA0 (falling edge)  1010 : PB0 (rising edge)  1011 : ~PB0 (falling edge)  1100 : PA4 (rising edge)  1101 : ~PA4 (falling edge)  1101 : ~PA4 (falling edge) |
| 3–2 | 00    | R/W | Timer2 output selection.  00 : disable  01 : PB2  10 : PA3  11 : PB4                                                                                                                                                                                                                                                                |
| 1   | 0     | R/W | Timer2 mode selection. 0 / 1 : period mode / PWM mode                                                                                                                                                                                                                                                                               |
| 0   | 0     | R/W | Enable to inverse the polarity of Timer2 output.  0 / 1: disable / enable.                                                                                                                                                                                                                                                          |

### 6.26. Timer2 Counter Register (tm2ct), IO address = 0x3d

| Bit | Reset | R/W | Description                           |
|-----|-------|-----|---------------------------------------|
| 7–0 | 0x00  | WO  | Bit [7:0] of Timer2 counter register. |

#### 6.27. Timer2 Scalar Register (tm2s), IO address = 0x37

|     |       |     | 3 (                       |
|-----|-------|-----|---------------------------|
| Bit | Reset | R/W | Description               |
|     |       |     | PWM resolution selection. |
| 7   | 0     | WO  | 0:8-bit                   |
|     |       |     | 1:6-bit                   |
|     |       |     | Timer2 clock pre-scalar.  |
|     |       |     | 00 : ÷ 1                  |
| 6–5 | 00    | WO  | 01 : ÷ 4                  |
|     |       |     | 10 : ÷ 16                 |
|     |       |     | 11 : ÷ 64                 |
| 4–0 | 00000 | WO  | Timer2 clock scalar.      |



### 6.28. Timer2 Bound Register (tm2b), IO address = 0x09

| Bit | Reset | R/W | Description            |
|-----|-------|-----|------------------------|
| 7–0 | 0x00  | WO  | Timer2 bound register. |

### 6.29. Timer3 Control Register (tm3c), IO address = 0x2e

| Bit | Reset | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----|-------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7–4 | 0000  | R/W | Timer3 clock selection.  0000: disable  0001: CLK (system clock)  0010: IHRC  0011: reserved  0100: ILRC  0101: reserved  011x: reserved  1000: PA0 (rising edge)  1001: ~PA0 (falling edge)  1010: PB0 (rising edge)  1011: ~PB0 (falling edge)  1100: PA4 (rising edge)  1100: PA4 (falling edge)  1101: ~PA4 (falling edge)  1101: ~PA4 (falling edge)  Notice: In ICE mode and IHRC is selected for Timer3 clock, the clock sent to Timer3 does NOT be stopped, Timer3 will keep counting when ICE is in halt state. |
| 3–2 | 00    | R/W | Timer3 output selection.  00 : disable  01 : PB5  10 : PB6  11 : PB7                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 1   | 0     | R/W | Timer3 mode selection. 0 / 1 : period mode / PWM mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 0   | 0     | R/W | Enable to inverse the polarity of Timer3 output. 0 / 1: disable / enable.                                                                                                                                                                                                                                                                                                                                                                                                                                                |

### 6.30. Timer3 Counter Register (tm3ct), IO address = 0x2f

| Bit | Reset | R/W | Description                           |
|-----|-------|-----|---------------------------------------|
| 7–0 | 0x00  | WO  | Bit [7:0] of Timer3 counter register. |



### 6.31. Timer3 Scalar Register (tm3s), IO address = 0x39

| Bit | Reset | R/W | Description               |
|-----|-------|-----|---------------------------|
|     |       |     | PWM resolution selection. |
| 7   | 0     | WO  | 0:8-bit                   |
|     |       |     | 1:6-bit                   |
|     |       |     | Timer3 clock pre-scalar.  |
|     |       |     | 00 : ÷ 1                  |
| 6–5 | 00    | WO  | 01 : ÷ 4                  |
|     |       |     | 10 : ÷ 16                 |
|     |       |     | 11 : ÷ 64                 |
| 4–0 | 00000 | WO  | Timer3 clock scalar.      |

### 6.32. Timer3 Bound Register (tm3b), IO address = 0x23

| Bit | Reset | R/W | Description            |
|-----|-------|-----|------------------------|
| 7–0 | 0x00  | WO  | Timer3 bound register. |

### 6.33. RESET Status Register (rstst), IO address = 0x25

| Bit   | Reset | R/W | Description                                                                             |
|-------|-------|-----|-----------------------------------------------------------------------------------------|
|       | (POR  |     |                                                                                         |
|       | only) |     |                                                                                         |
| 7 - 4 | -     | -   | Reserved.                                                                               |
|       |       |     | MCU reset from external reset pin (PA5)? This bit is set to high whenever reset occurs  |
| 3     | -     | R/W | from PA5 pin, and reset only when writing "0" to clear this bit or POR (power-on-reset) |
|       |       |     | happens. 0 / 1 : No / Yes.                                                              |
|       |       |     | VDD had been lower than 4V? This bit is set to high whenever VDD under 4V and reset     |
| 2     | -     | R/W | only when writing "0" to clear this bit or POR (power-on-reset) happens.                |
|       |       |     | 0 / 1 : No / Yes.                                                                       |
|       |       |     | VDD had been lower than 3V? This bit is set to high whenever VDD under 3V and reset     |
| 1     | -     | R/W | only when writing "0" to clear this bit or POR (power-on-reset) happens.                |
|       |       |     | 0 / 1 : No / Yes.                                                                       |
|       |       |     | VDD had been lower than 2V? This bit is set to high whenever VDD under 2V and reset     |
| 0     | -     | R/W | only when writing "0" to clear this bit or POR (power-on-reset) happens.                |
|       |       |     | 0 / 1 : No / Yes.                                                                       |



### 7. Instructions

| Symbol | Description                                                                                           |
|--------|-------------------------------------------------------------------------------------------------------|
| ACC    | Accumulator (Abbreviation of accumulator)                                                             |
| а      | Accumulator (symbol of accumulator in program)                                                        |
| sp     | Stack pointer                                                                                         |
| flag   | ACC status flag register                                                                              |
| I      | Immediate data                                                                                        |
| &      | Logical AND                                                                                           |
|        | Logical OR                                                                                            |
| ←      | Movement                                                                                              |
| ۸      | Exclusive logic OR                                                                                    |
| +      | Add                                                                                                   |
| _      | Subtraction                                                                                           |
| ~      | NOT (logical complement, 1's complement)                                                              |
| ₹      | NEG (2's complement)                                                                                  |
| OV     | Overflow (The operational result is out of range in signed 2's complement number system)              |
| Z      | Zero (If the result of ALU operation is zero, this bit is set to 1)                                   |
| С      | Carry (The operational result is to have carry out for addition or to borrow carry for subtraction in |
|        | unsigned number system)                                                                               |
| AC     | Auxiliary Carry                                                                                       |
|        | (If there is a carry out from low nibble after the result of ALU operation, this bit is set to 1)     |
| рс0    | Program counter for CPU                                                                               |
| word   | Only addressed in 0~0x1F (0~31) is allowed                                                            |
| M.n    | Only addressed in 0~0xF (0~15) is allowed                                                             |



### 7.1. Data Transfer Instructions

| /.1. L | Dala Ira | nster instructions                                        |
|--------|----------|-----------------------------------------------------------|
| mov    | a, I     | Move immediate data into ACC.                             |
|        |          | Example: mov a, 0x0f;                                     |
|        |          | Result: a ← 0fh;                                          |
|        |          | Affected flags: 『N』Z 『N』C 『N』AC 『N』OV                     |
| mov    | М, а     | Move data from ACC into memory                            |
|        |          | Example: mov MEM, a;                                      |
|        |          | Result: MEM ← a                                           |
|        |          | Affected flags: 『N』Z 『N』C 『N』AC 『N』OV                     |
| mov    | a, M     | Move data from memory into ACC                            |
|        |          | Example: mov a, MEM;                                      |
|        |          | Result: a ← MEM; Flag Z is set when MEM is zero.          |
|        |          | Affected flags: 『Y』Z 『N』C 『N』AC 『N』OV                     |
| mov    | a, IO    | Move data from IO into ACC                                |
|        |          | Example: mov a, pa;                                       |
|        |          | Result: a ← pa; Flag Z is set when pa is zero.            |
|        |          | Affected flags: 『Y』Z 『N』C 『N』AC 『N』OV                     |
| mov    | IO, a    | Move data from ACC into IO                                |
|        |          | Example: mov pb, a;                                       |
|        |          | Result: pb ← a                                            |
| -      |          | Affected flags: 『N』Z 『N』C 『N』AC 『N』OV                     |
| ldt16  | word     | Move 16-bit counting values in Timer16 to memory in word. |
|        |          | Example: Idt16 word;                                      |
|        |          | Result: word ← 16-bit timer                               |
|        |          | Affected flags: 『N』Z 『N』C 『N』AC 『N』OV                     |
|        |          |                                                           |
|        |          | Application Example:                                      |
|        |          | word T16val; // declare a RAM word                        |
|        |          |                                                           |
|        |          | clear lb@ T16val; // clear T16val (LSB)                   |
|        |          | clear hb@ T16val; // clear T16val (MSB)                   |
|        |          | stt16 T16val; // initial T16 with 0                       |
|        |          |                                                           |
|        |          | set1 t16m.5; // enable Timer16                            |
|        |          |                                                           |
|        |          | set0 t16m.5; // disable Timer 16                          |
|        |          | Idt16 T16val; // save the T16 counting value to T16val    |
|        |          |                                                           |
|        |          |                                                           |
| stt16  | word     | Store 16-bit data from memory in word to Timer16.         |
|        |          | Example: stt16 word;                                      |
|        |          | Result: 16-bit timer ←word                                |
|        |          | Affected flags: 『N』Z 『N』C 『N』AC 『N』OV                     |

|              | Application Example:                                                                   |
|--------------|----------------------------------------------------------------------------------------|
|              | word T16val ; // declare a RAM word                                                    |
|              | <br>mov a, 0x34 ;                                                                      |
|              | mov lb@ T16val , a ; // move 0x34 to T16val (LSB)                                      |
|              | mov a, 0x12;                                                                           |
|              | mov hb@ T16val, a; // move 0x12 to T16val (MSB)                                        |
|              | stt16 T16val; // initial T16 with 0x1234                                               |
|              |                                                                                        |
| dxm a, index | Move data from specified memory to ACC by indirect method. It needs 2T to execute this |
| ann a, maon  | instruction.                                                                           |
|              | Example: idxm a, index;                                                                |
|              | Result: a ← [index], where index is declared by word.                                  |
|              | Affected flags: "N』Z "N』C "N』AC "N』OV                                                  |
|              | Application Example:                                                                   |
|              |                                                                                        |
|              | word RAMIndex; // declare a RAM pointer                                                |
|              | mov a, 0x5B; // assign pointer to an address (LSB)                                     |
|              | mov lb@RAMIndex, a; // save pointer to RAM (LSB)                                       |
|              | mov a, 0x00; // assign 0x00 to an address (MSB), should be 0                           |
|              | mov hb@RAMIndex, a; // save pointer to RAM (MSB)                                       |
|              |                                                                                        |
|              | idxm a, RAMIndex; // mov memory data in address 0x5B to ACC                            |
| dxm index, a | Move data from ACC to specified memory by indirect method. It needs 2T to execute this |
|              | instruction.                                                                           |
|              | Example: idxm index, a;                                                                |
|              | Result: [index] ← a; where index is declared by word.                                  |
|              | Affected flags: 『N』Z 『N』C 『N』AC 『N』OV                                                  |
|              | Application Example:                                                                   |
|              | word RAMIndex; // declare a RAM pointer                                                |
|              |                                                                                        |
|              | mov a, 0x5B; // assign pointer to an address (LSB)                                     |
|              | mov lb@RAMIndex, a; // save pointer to RAM (LSB)                                       |
|              | mov a, 0x00; // assign 0x00 to an address (MSB), should be 0                           |
|              | mov hb@RAMIndex, a; // save pointer to RAM (MSB)                                       |
|              |                                                                                        |
|              | mov a, 0xA5 ;                                                                          |
|              | idxm RAMIndex, a; // mov 0xA5 to memory in address 0x5B                                |

| 110h M      | Evahanga data batusan ACC                                                                          | and manners                                               |  |
|-------------|----------------------------------------------------------------------------------------------------|-----------------------------------------------------------|--|
| xch M       | Exchange data between ACC                                                                          | and memory                                                |  |
|             | Example: xch MEM;                                                                                  |                                                           |  |
|             | Result: $MEM \leftarrow a$ , $a \leftarrow M$                                                      |                                                           |  |
|             | Affected flags: 『N』Z 『N』                                                                           | C 『N』AC 『N』OV                                             |  |
| pushaf      | Move the ACC and flag registe                                                                      | er to memory that address specified in the stack pointer. |  |
|             | Example: pushaf;  Result: [sp] ← {flag, ACC};  sp ← sp + 2;  Affected flags: 『N』Z 『N』C 『N』AC 『N』OV |                                                           |  |
|             |                                                                                                    |                                                           |  |
|             |                                                                                                    |                                                           |  |
|             |                                                                                                    |                                                           |  |
|             |                                                                                                    |                                                           |  |
|             | Application Example:                                                                               |                                                           |  |
|             |                                                                                                    |                                                           |  |
|             | .romadr 0x10 ;                                                                                     | // ISR entry address                                      |  |
|             | pushaf;                                                                                            | // put ACC and flag into stack memory                     |  |
|             |                                                                                                    | // ISR program                                            |  |
|             |                                                                                                    | // ISR program                                            |  |
|             | popaf ;                                                                                            | // restore ACC and flag from stack memory                 |  |
|             | reti ;                                                                                             | ,                                                         |  |
|             |                                                                                                    |                                                           |  |
| popaf       | Restore ACC and flag from the                                                                      | e memory which address is specified in the stack pointer. |  |
| <i>p-p-</i> | Example: popaf;                                                                                    |                                                           |  |
|             |                                                                                                    |                                                           |  |
|             | Result: $sp \leftarrow sp - 2$ ;                                                                   |                                                           |  |
|             | {Flag, ACC} ← [sp]                                                                                 |                                                           |  |
|             | Affected flags: 『Y』Z 『Y』                                                                           | C "Y AC "Y OV                                             |  |

### 7.2. Arithmetic Operation Instructions

| add a, l  | Add immediate data with ACC, then put result into ACC                  |
|-----------|------------------------------------------------------------------------|
|           | Example: add a, 0x0f;                                                  |
|           | Result: a ← a + 0fh                                                    |
|           | Affected flags: "Y』Z "Y』C "Y』AC "Y』OV                                  |
| add a, M  | Add data in memory with ACC, then put result into ACC                  |
|           | Example: add a, MEM;                                                   |
|           | Result: a ← a + MEM                                                    |
|           | Affected flags: "Y』Z "Y』C "Y』AC "Y』OV                                  |
| add M, a  | Add data in memory with ACC, then put result into memory               |
|           | Example: add MEM, a;                                                   |
|           | Result: MEM ← a + MEM                                                  |
|           | Affected flags: "Y』Z "Y』C "Y』AC "Y』OV                                  |
| addc a, M | Add data in memory with ACC and carry bit, then put result into ACC    |
|           | Example: addc a, MEM;                                                  |
|           | Result: a ← a + MEM + C                                                |
|           | Affected flags: "Y』Z "Y』C "Y』AC "Y』OV                                  |
| addc M, a | Add data in memory with ACC and carry bit, then put result into memory |
|           | Example: addc MEM, a;                                                  |
|           | Result: MEM ← a + MEM + C                                              |
|           | Affected flags: "Y』Z "Y』C "Y』AC "Y』OV                                  |

| addc a                    | Add carry with ACC, then put result into ACC                                |
|---------------------------|-----------------------------------------------------------------------------|
|                           | Example: addc a;                                                            |
|                           | Result: a ← a + C                                                           |
|                           | Affected flags: "Y』Z "Y』C "Y』AC "Y』OV                                       |
| addc M                    | Add carry with memory, then put result into memory                          |
|                           | Example: addc MEM;                                                          |
|                           | Result: MEM ← MEM + C                                                       |
|                           | Affected flags: "Y Z "Y C "Y AC "Y OV                                       |
| nadd a, M                 | Add negative logic (2's complement) of ACC with memory                      |
|                           | Example: nadd a, MEM;                                                       |
|                           | Result: a ← ¬a + MEM                                                        |
|                           | Affected flags: "Y』Z "Y』C "Y』AC "Y』OV                                       |
| nadd M, a                 | Add negative logic (2's complement) of memory with ACC                      |
|                           | Example: nadd MEM, a;                                                       |
|                           | Result: MEM ← 〒MEM + a                                                      |
|                           | Affected flags: "Y』Z "Y』C "Y』AC "Y』OV                                       |
| sub a, l                  | Subtraction immediate data from ACC, then put result into ACC.              |
|                           | Example: sub a, 0x0f;                                                       |
|                           | Result: a ← a - 0fh (a + [2's complement of 0fh])                           |
|                           | Affected flags: "Y』Z "Y』C "Y』AC "Y』OV                                       |
| sub a, M                  | Subtraction data in memory from ACC, then put result into ACC               |
|                           | Example: sub a, MEM;                                                        |
|                           | Result: $a \leftarrow a - MEM (a + [2's complement of M])$                  |
| - <i>t</i> - <b>B</b> A - | Affected flags: "Y Z "Y C "Y AC "Y OV                                       |
| sub M, a                  | Subtraction data in ACC from memory, then put result into memory            |
|                           | Example: sub MEM, a;  Result: MEM ← MEM - a ( MEM + [2's complement of a] ) |
|                           | Affected flags: "Y』Z "Y』C "Y』AC "Y』OV                                       |
| subc a, M                 | Subtraction data in memory and carry from ACC, then put result into ACC     |
| dado a, m                 | Example: subc a, MEM;                                                       |
|                           | Result: a ← a – MEM - C                                                     |
|                           | Affected flags: "Y』Z "Y』C "Y』AC "Y』OV                                       |
| subc M, a                 | Subtraction ACC and carry bit from memory, then put result into memory      |
|                           | Example: subc MEM, a;                                                       |
|                           | Result: MEM ← MEM – a - C                                                   |
|                           | Affected flags: "Y』Z "Y』C "Y』AC "Y』OV                                       |
| subc a                    | Subtraction carry from ACC, then put result into ACC                        |
|                           | Example: subc a;                                                            |
|                           | Result: $a \leftarrow a - C$                                                |
| ,                         | Affected flags: "Y Z "Y C "Y AC "Y OV                                       |
| subc M                    | Subtraction carry from the content of memory, then put result into memory   |
|                           | Example: subc MEM;                                                          |
|                           | Result: MEM ← MEM - C                                                       |
| ino M                     | Affected flags: "Y Z "Y C "Y AC "Y OV                                       |
| inc M                     | Increment the content of memory                                             |



|         | Example: inc MEM;                                                         |
|---------|---------------------------------------------------------------------------|
|         | Result: MEM ← MEM + 1                                                     |
|         | Affected flags: "Y』Z "Y』C "Y』AC "Y』OV                                     |
| dec M   | Decrement the content of memory                                           |
|         | Example: dec MEM;                                                         |
|         | Result: MEM ← MEM - 1                                                     |
|         | Affected flags: "Y Z "Y C "Y AC "Y OV                                     |
| clear M | Clear the content of memory                                               |
|         | Example: clear MEM;                                                       |
|         | Result: MEM ← 0                                                           |
|         | Affected flags: 『N』Z 『N』C 『N』AC 『N』OV                                     |
| mul     | Multiplication operation, 8x8 unsigned multiplications will be executed.  |
|         | Example: mul ;                                                            |
|         | Result: {MulRH,ACC} ← ACC * MulOp                                         |
|         | Affected flags: 『N』Z 『N』C 『N』AC 『N』OV                                     |
|         | Application Example :                                                     |
|         |                                                                           |
|         |                                                                           |
|         | mov a, 0x5a ;                                                             |
|         | mov mulop, a ;                                                            |
|         | mov a, 0xa5 ;                                                             |
|         | mul // 0x5A * 0xA5 = 3A02 (mulrh + ACC)<br>mov ram0, a; // LSB, ram0=0x02 |
|         | mov a, mulrh; // MSB, ACC=0X3A                                            |
|         |                                                                           |
|         |                                                                           |

### 7.3. Shift Operation Instructions

| sr a  | Shift right of ACC, shift 0 to bit 7                                                                |
|-------|-----------------------------------------------------------------------------------------------------|
|       | Example: sr a;                                                                                      |
|       | Result: a (0,b7,b6,b5,b4,b3,b2,b1) ← a (b7,b6,b5,b4,b3,b2,b1,b0), C ← a(b0)                         |
|       | Affected flags: "N』Z "Y』C "N』AC "N』OV                                                               |
| src a | Shift right of ACC with carry bit 7 to flag                                                         |
|       | Example: src a;                                                                                     |
|       | Result: $a (c,b7,b6,b5,b4,b3,b2,b1) \leftarrow a (b7,b6,b5,b4,b3,b2,b1,b0), C \leftarrow a(b0)$     |
|       | Affected flags: "N』Z "Y』C "N』AC "N』OV                                                               |
| sr M  | Shift right the content of memory, shift 0 to bit 7                                                 |
|       | Example: sr MEM;                                                                                    |
|       | Result: $MEM(0,b7,b6,b5,b4,b3,b2,b1) \leftarrow MEM(b7,b6,b5,b4,b3,b2,b1,b0), C \leftarrow MEM(b0)$ |
|       | Affected flags: "N』Z "Y』C "N』AC "N』OV                                                               |
| src M | Shift right of memory with carry bit 7 to flag                                                      |
|       | Example: src MEM;                                                                                   |
|       | Result: MEM(c,b7,b6,b5,b4,b3,b2,b1) ← MEM (b7,b6,b5,b4,b3,b2,b1,b0), C ← MEM(b0)                    |
|       | Affected flags: 『N』Z 『Y』C 『N』AC 『N』OV                                                               |



| s/ a   | Shift left of ACC shift 0 to bit 0                                                                |
|--------|---------------------------------------------------------------------------------------------------|
|        | Example: sl a;                                                                                    |
|        | Result: a (b6,b5,b4,b3,b2,b1,b0,0) ← a (b7,b6,b5,b4,b3,b2,b1,b0), C ← a (b7)                      |
|        | Affected flags: 『N』Z 『Y』C 『N』AC 『N』OV                                                             |
| slc a  | Shift left of ACC with carry bit 0 to flag                                                        |
|        | Example: slc a;                                                                                   |
|        | Result: a (b6,b5,b4,b3,b2,b1,b0,c) $\leftarrow$ a (b7,b6,b5,b4,b3,b2,b1,b0), C $\leftarrow$ a(b7) |
|        | Affected flags: 『N』Z 『Y』C 『N』AC 『N』OV                                                             |
| s/ M   | Shift left of memory, shift 0 to bit 0                                                            |
|        | Example: s/ MEM;                                                                                  |
|        | Result: MEM (b6,b5,b4,b3,b2,b1,b0,0) ← MEM (b7,b6,b5,b4,b3,b2,b1,b0), C ← MEM(b7)                 |
|        | Affected flags: 『N』Z 『Y』C 『N』AC 『N』OV                                                             |
| s/c M  | Shift left of memory with carry bit 0 to flag                                                     |
|        | Example: slc MEM;                                                                                 |
|        | Result: MEM (b6,b5,b4,b3,b2,b1,b0,C) ← MEM (b7,b6,b5,b4,b3,b2,b1,b0), C ← MEM (b7)                |
|        | Affected flags: 『N』Z 『Y』C 『N』AC 『N』OV                                                             |
| swap a | Swap the high nibble and low nibble of ACC                                                        |
|        | Example: swap a;                                                                                  |
|        | Result: a (b3,b2,b1,b0,b7,b6,b5,b4) ← a (b7,b6,b5,b4,b3,b2,b1,b0)                                 |
|        | Affected flags: 『N』Z 『N』C 『N』AC 『N』OV                                                             |

### 7.4. Logic Operation Instructions

| and a, I | Perform logic AND on ACC and immediate data, then put result into ACC |
|----------|-----------------------------------------------------------------------|
|          | Example: and a, 0x0f;                                                 |
|          | Result: a ← a & 0fh                                                   |
|          | Affected flags: "Y_Z "N_C "N_AC "N_OV                                 |
| and a, M | Perform logic AND on ACC and memory, then put result into ACC         |
|          | Example: and a, RAM10;                                                |
|          | Result: a ← a & RAM10                                                 |
|          | Affected flags: "Y_Z "N_C "N_AC "N_OV                                 |
| and M, a | Perform logic AND on ACC and memory, then put result into memory      |
|          | Example: and MEM, a;                                                  |
|          | Result: MEM ← a & MEM                                                 |
|          | Affected flags: "Y_Z "N_C "N_AC "N_OV                                 |
| or a, I  | Perform logic OR on ACC and immediate data, then put result into ACC  |
|          | Example: or a, 0x0f;                                                  |
|          | Result: $a \leftarrow a \mid 0 fh$                                    |
|          | Affected flags: "Y Z "N C "N AC "N OV                                 |
| or a, M  | Perform logic OR on ACC and memory, then put result into ACC          |
|          | Example: or a, MEM;                                                   |
|          | Result: a ← a   MEM                                                   |
|          | Affected flags: "Y Z "N C "N AC "N OV                                 |
| or M, a  | Perform logic OR on ACC and memory, then put result into memory       |
|          | Example: or MEM, a;                                                   |
|          | Result: MEM ← a   MEM                                                 |
|          | Affected flags: "Y Z "N C "N AC "N OV                                 |

|                 | <u> </u>                                                              |
|-----------------|-----------------------------------------------------------------------|
| <i>xor</i> a, l | Perform logic XOR on ACC and immediate data, then put result into ACC |
|                 | Example: xor a, 0x0f;                                                 |
|                 | Result: a ← a ^ 0fh                                                   |
|                 | Affected flags: 『Y』Z 『N』C 『N』AC 『N』OV                                 |
| xor a, M        | Perform logic XOR on ACC and memory, then put result into ACC         |
|                 | Example: xor a, MEM;                                                  |
|                 | Result: a ← a ^ RAM10                                                 |
|                 | Affected flags: "Y』Z "N』C "N』AC "N』OV                                 |
| xor M, a        | Perform logic XOR on ACC and memory, then put result into memory      |
|                 | Example: xor MEM, a ;                                                 |
|                 | Result: MEM ← a ^ MEM                                                 |
|                 | Affected flags: 『Y』Z 『N』C 『N』AC 『N』OV                                 |
| not a           | Perform 1's complement (logical complement) of ACC                    |
|                 | Example: not a;                                                       |
|                 | Result: a ← ~a                                                        |
|                 | Affected flags: "Y, Z "N, C "N, AC "N, OV                             |
|                 | Application Example:                                                  |
|                 |                                                                       |
|                 | <i>mov</i> a, 0x38; // ACC=0X38                                       |
|                 | not a; // ACC=0XC7                                                    |
|                 |                                                                       |
| not M           | Perform 1's complement (logical complement) of memory                 |
|                 | Example: not MEM;                                                     |
|                 | Result: MEM ← ~MEM                                                    |
|                 | Affected flags: "Y J Z "N J C "N J AC "N J OV                         |
|                 |                                                                       |
|                 | Application Example:                                                  |
|                 |                                                                       |
|                 | <i>mov</i> a, 0x38 ;                                                  |
|                 | mov mem, a; // mem = 0x38                                             |
|                 | not mem; // mem = 0xC7                                                |
|                 |                                                                       |
| neg a           | Perform 2's complement of ACC                                         |
| -g <del>-</del> | Example: neg a;                                                       |
|                 | Result: a ← ¬a                                                        |
|                 | Affected flags: "Y J Z "N J C "N J AC "N J OV                         |
|                 |                                                                       |
|                 | Application Example:                                                  |
|                 |                                                                       |
|                 | <i>mov</i> a, 0x38; // ACC=0X38                                       |
|                 | neg a; // ACC=0XC8                                                    |
|                 |                                                                       |
|                 |                                                                       |

| neg M     | Perform 2's complement of memory  Example: neg MEM;  Result: MEM ← 〒MEM  Affected flags: 『Y』Z 『N』C 『N』AC 『N』OV  Application Example:                                               |  |  |  |  |  |  |  |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
|           | mov a, 0x38;<br>mov mem, a; // mem = 0x38<br>not mem; // mem = 0xC8                                                                                                                |  |  |  |  |  |  |  |
| comp a, N | Compare ACC with the content of memory  Example: comp a, MEM;  Result: Flag will be changed by regarding as (a - MEM)  Affected flags: "Y Z "Y C "Y AC "Y OV  Application Example: |  |  |  |  |  |  |  |
|           | mov a, 0x38; mov mem, a; comp a, mem; // Z flag is set as 1 mov a, 0x42; mov mem, a; mov a, 0x38; comp a, mem; // C flag is set as 1                                               |  |  |  |  |  |  |  |
| comp M, a | Compare ACC with the content of memory  Example: comp MEM, a;  Result: Flag will be changed by regarding as ( MEM - a )  Affected flags: "Y Z "Y C "Y AC "Y OV                     |  |  |  |  |  |  |  |

### 7.5. Bit Operation Instructions

| set0 IO.n  | Set bit n of IO port to low                                       |  |  |  |  |  |  |  |
|------------|-------------------------------------------------------------------|--|--|--|--|--|--|--|
|            | Example: set0 pa.5;                                               |  |  |  |  |  |  |  |
|            | Result: set bit 5 of port A to low                                |  |  |  |  |  |  |  |
|            | Affected flags: 『N』Z 『N』C 『N』AC 『N』OV                             |  |  |  |  |  |  |  |
| set1 IO.n  | Set bit n of IO port to high                                      |  |  |  |  |  |  |  |
|            | Example: set1 pb.5;                                               |  |  |  |  |  |  |  |
|            | Result: set bit 5 of port B to high                               |  |  |  |  |  |  |  |
|            | Affected flags: 『N』Z 『N』C 『N』AC 『N』OV                             |  |  |  |  |  |  |  |
| swapc IO.n | Swap the nth bit of IO port with carry bit                        |  |  |  |  |  |  |  |
|            | Example: swapc IO.0;                                              |  |  |  |  |  |  |  |
|            | Result: $C \leftarrow IO.0$ , $IO.0 \leftarrow C$                 |  |  |  |  |  |  |  |
|            | When IO.0 is a port to output pin, carry C will be sent to IO.0;  |  |  |  |  |  |  |  |
| -          | When IO.0 is a port from input pin, IO.0 will be sent to carry C; |  |  |  |  |  |  |  |

|          | Affected flags: 『N』Z Application Example1 (ser | rial output) :                            |
|----------|------------------------------------------------|-------------------------------------------|
|          | ***                                            | iai outputy.                              |
|          | set1 pac.0;                                    | // set PA.0 as output                     |
|          |                                                |                                           |
|          | set0 flag.1;                                   | // C=0                                    |
|          | swapc pa.0;                                    | // move C to PA.0 (bit operation), PA.0=0 |
|          | set1 flag.1;                                   | // C=1                                    |
|          | swapc pa.0;                                    | // move C to PA.0 (bit operation), PA.0=1 |
|          |                                                |                                           |
|          | Application Example2 (ser                      | rial input) :                             |
|          |                                                |                                           |
|          | set0 pac.0;                                    | // set PA.0 as input                      |
|          |                                                |                                           |
|          | swapc pa.0;                                    | // read PA.0 to C (bit operation)         |
|          | src a;                                         | // shift C to bit 7 of ACC                |
|          | swapc pa.0;                                    | // read PA.0 to C (bit operation)         |
|          | src a;                                         | // shift new C to bit 7, old C            |
|          |                                                |                                           |
|          |                                                |                                           |
| set0 M.n | Set bit n of memory to low                     |                                           |
|          | Example: set0 MEM.5                            |                                           |
|          | Result: set bit 5 of MEM to                    |                                           |
|          |                                                | "N_C "N_AC "N_OV                          |
| set1 M.n | Set bit n of memory to hig Example: set1 MEM.5 |                                           |
|          | Result: set bit 5 of MEM to                    |                                           |
|          |                                                | "N_C "N_AC "N_OV                          |

### 7.6. Conditional Operation Instructions

| ceqsn a, l | Compare ACC with immediate data and skip next instruction if both are equal. |
|------------|------------------------------------------------------------------------------|
|            | Flag will be changed like as $(a \leftarrow a - I)$                          |
|            | Example: ceqsn a, 0x55;                                                      |
|            | inc MEM;                                                                     |
|            | goto error;                                                                  |
|            | Result: If a=0x55, then "goto error"; otherwise, "inc MEM".                  |
|            | Affected flags: "Y,Z "Y,C "Y,AC "Y,OV                                        |

| ceqsn a, M      | Compare ACC with memory and skip next instruction if both are equal.            |
|-----------------|---------------------------------------------------------------------------------|
|                 | Flag will be changed like as (a ← a - M)                                        |
|                 | Example: ceqsn a, MEM;                                                          |
|                 | Result: If a=MEM, skip next instruction                                         |
|                 | Affected flags: "Y』Z "Y』C "Y』AC "Y』OV                                           |
|                 |                                                                                 |
| cneqsn a, M     | Compare ACC with memory and skip next instruction if both are not equal.        |
|                 | Flag will be changed like as (a ← a - M)                                        |
|                 | Example: cneqsn a, MEM;                                                         |
|                 | Result: If a≠MEM, skip next instruction                                         |
|                 | Affected flags: "Y』Z "Y』C "Y』AC "Y』OV                                           |
| cneqsn a, l     | Compare ACC with immediate data and skip next instruction if both are no equal. |
|                 | Flag will be changed like as (a ← a - I)                                        |
|                 | Example: cneqsn a,0x55;                                                         |
|                 | inc MEM;                                                                        |
|                 | goto error;                                                                     |
|                 | Result: If a≠0x55, then "goto error"; Otherwise, "inc MEM".                     |
|                 | Affected flags: "Y Z "Y C "Y AC "Y OV                                           |
| t0sn IO.n       | Check IO bit and skip next instruction if it's low                              |
|                 | Example: t0sn pa.5;                                                             |
|                 | Result: If bit 5 of port A is low, skip next instruction                        |
|                 | Affected flags: "N』Z "N』C "N』AC "N』OV                                           |
| t1sn IO.n       | Check IO bit and skip next instruction if it's high                             |
|                 | Example: t1sn pa.5;                                                             |
|                 | Result: If bit 5 of port A is high, skip next instruction                       |
|                 | Affected flags: 『N』Z 『N』C 『N』AC 『N』OV                                           |
| <i>t0sn</i> M.n | Check memory bit and skip next instruction if it's low                          |
|                 | Example: t0sn MEM.5;                                                            |
|                 | Result: If bit 5 of MEM is low, then skip next instruction                      |
|                 | Affected flags: 『N』Z 『N』C 『N』AC 『N』OV                                           |
| <i>t1sn</i> M.n | Check memory bit and skip next instruction if it's high                         |
|                 | EX: t1sn MEM.5;                                                                 |
|                 | Result: If bit 5 of MEM is high, then skip next instruction                     |
|                 | Affected flags: "N Z "N C "N AC "N OV                                           |
| izsn a          | Increment ACC and skip next instruction if ACC is zero  Example: izsn a;        |
|                 | Example: <i>izsn</i> a;<br>Result: a ← a + 1,skip next instruction if a = 0     |
|                 | Affected flags: "Y Z "Y C "Y AC "Y OV                                           |
| dzsn a          | Decrement ACC and skip next instruction if ACC is zero                          |
| azon a          | Example: dzsn a;                                                                |
|                 | Result: $A \leftarrow A - 1$ , skip next instruction if $a = 0$                 |
|                 | Affected flags: "Y Z "Y C "Y AC "Y OV                                           |
|                 |                                                                                 |

| izsn M | Increment memory and skip next instruction if memory is zero |  |  |  |  |  |
|--------|--------------------------------------------------------------|--|--|--|--|--|
|        | Example: izsn MEM;                                           |  |  |  |  |  |
|        | Result: MEM ← MEM + 1, skip next instruction if MEM= 0       |  |  |  |  |  |
|        | Affected flags: "Y』Z "Y』C "Y』AC "Y』OV                        |  |  |  |  |  |
| dzsn M | Decrement memory and skip next instruction if memory is zero |  |  |  |  |  |
|        | Example: dzsn MEM;                                           |  |  |  |  |  |
|        | Result: MEM ← MEM - 1, skip next instruction if MEM = 0      |  |  |  |  |  |
|        | Affected flags: "Y』Z "Y』C "Y』AC "Y』OV                        |  |  |  |  |  |

### 7.7. System control Instructions

| call label | Function call, address can be full range address space                                      |  |  |  |  |  |  |  |  |
|------------|---------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
|            | Example: call function1;                                                                    |  |  |  |  |  |  |  |  |
|            | Result: [sp] ← pc + 1                                                                       |  |  |  |  |  |  |  |  |
|            | pc ← function1                                                                              |  |  |  |  |  |  |  |  |
|            | $sp \leftarrow sp + 2$                                                                      |  |  |  |  |  |  |  |  |
|            | Affected flags: 『N』Z 『N』C 『N』AC 『N』OV                                                       |  |  |  |  |  |  |  |  |
| goto label | Go to specific address which can be full range address space                                |  |  |  |  |  |  |  |  |
|            | Example: goto error;                                                                        |  |  |  |  |  |  |  |  |
|            | Result: Go to error and execute program.                                                    |  |  |  |  |  |  |  |  |
|            | Affected flags: 『N』Z 『N』C 『N』AC 『N』OV                                                       |  |  |  |  |  |  |  |  |
| ret I      | Place immediate data to ACC, then return                                                    |  |  |  |  |  |  |  |  |
|            | Example: ret 0x55;                                                                          |  |  |  |  |  |  |  |  |
|            | Result: A ← 55h                                                                             |  |  |  |  |  |  |  |  |
|            | ret;                                                                                        |  |  |  |  |  |  |  |  |
|            | Affected flags: 『N』Z 『N』C 『N』AC 『N』OV                                                       |  |  |  |  |  |  |  |  |
| ret        | Return to program which had function call                                                   |  |  |  |  |  |  |  |  |
|            | Example: ret;                                                                               |  |  |  |  |  |  |  |  |
|            | Result: sp ← sp - 2                                                                         |  |  |  |  |  |  |  |  |
|            | pc ← [sp]                                                                                   |  |  |  |  |  |  |  |  |
|            | Affected flags: 『N』Z 『N』C 『N』AC 『N』OV                                                       |  |  |  |  |  |  |  |  |
| reti       | Return to program that is interrupt service routine. After this command is executed, global |  |  |  |  |  |  |  |  |
|            | interrupt is enabled automatically.                                                         |  |  |  |  |  |  |  |  |
|            | Example: reti;                                                                              |  |  |  |  |  |  |  |  |
|            | Affected flags: 『N』Z 『N』C 『N』AC 『N』OV                                                       |  |  |  |  |  |  |  |  |
| nop        | No operation                                                                                |  |  |  |  |  |  |  |  |
|            | Example: nop;                                                                               |  |  |  |  |  |  |  |  |
|            | Result: nothing changed                                                                     |  |  |  |  |  |  |  |  |
|            | Affected flags: 『N』Z 『N』C 『N』AC 『N』OV                                                       |  |  |  |  |  |  |  |  |
| pcadd a    | Next program counter is current program counter plus ACC.                                   |  |  |  |  |  |  |  |  |
|            | Example: pcadd a;                                                                           |  |  |  |  |  |  |  |  |
|            | Result: pc ← pc + a                                                                         |  |  |  |  |  |  |  |  |
|            | Affected flags: 『N』Z 『N』C 『N』AC 『N』OV                                                       |  |  |  |  |  |  |  |  |

|         | Application Example:                                                                               |  |  |  |  |  |  |  |
|---------|----------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
|         | mov a, 0x02; pcadd a; // PC <- PC+2                                                                |  |  |  |  |  |  |  |
|         | goto err1;                                                                                         |  |  |  |  |  |  |  |
|         | goto correct; // jump here                                                                         |  |  |  |  |  |  |  |
|         | goto err2 ;                                                                                        |  |  |  |  |  |  |  |
|         | goto err3;                                                                                         |  |  |  |  |  |  |  |
|         |                                                                                                    |  |  |  |  |  |  |  |
|         | correct: // jump here                                                                              |  |  |  |  |  |  |  |
|         |                                                                                                    |  |  |  |  |  |  |  |
| engint  | Enable global interrupt enable                                                                     |  |  |  |  |  |  |  |
| _       | Example: engint,                                                                                   |  |  |  |  |  |  |  |
|         | Result: Interrupt request can be sent to CPU                                                       |  |  |  |  |  |  |  |
|         | Affected flags: 『N』Z 『N』C 『N』AC 『N』OV                                                              |  |  |  |  |  |  |  |
| disgint | Disable global interrupt enable                                                                    |  |  |  |  |  |  |  |
|         | Example: disgint;                                                                                  |  |  |  |  |  |  |  |
|         | Result: Interrupt request is blocked from CPU                                                      |  |  |  |  |  |  |  |
|         | Affected flags: 『N』Z 『N』C 『N』AC 『N』OV                                                              |  |  |  |  |  |  |  |
| stopsys | System halt.                                                                                       |  |  |  |  |  |  |  |
|         | Example: stopsys;                                                                                  |  |  |  |  |  |  |  |
|         | Result: Stop the system clocks and halt the system                                                 |  |  |  |  |  |  |  |
|         | Affected flags: 『N』Z 『N』C 『N』AC 『N』OV                                                              |  |  |  |  |  |  |  |
| stopexe | CPU halt. The oscillator module is still active to output clock, however, system clock is disabled |  |  |  |  |  |  |  |
|         | to save power.                                                                                     |  |  |  |  |  |  |  |
|         | Example: stopexe;                                                                                  |  |  |  |  |  |  |  |
|         | Result: Stop the system clocks and keep oscillator modules active.                                 |  |  |  |  |  |  |  |
|         | Affected flags: 『N』Z 『N』C 『N』AC 『N』OV                                                              |  |  |  |  |  |  |  |
| reset   | Reset the whole chip, its operation will be same as hardware reset.                                |  |  |  |  |  |  |  |
|         | Example: reset;                                                                                    |  |  |  |  |  |  |  |
|         | Result: Reset the whole chip.                                                                      |  |  |  |  |  |  |  |
|         | Affected flags: 『N』Z 『N』C 『N』AC 『N』OV                                                              |  |  |  |  |  |  |  |
| wdreset | Reset Watchdog timer.                                                                              |  |  |  |  |  |  |  |
|         | Example: wdreset;                                                                                  |  |  |  |  |  |  |  |
|         | Result: Reset Watchdog timer.                                                                      |  |  |  |  |  |  |  |
|         | Affected flags: 『N』Z 『N』C 『N』AC 『N』OV                                                              |  |  |  |  |  |  |  |

### 7.8. Summary of Instructions Execution Cycle

| 2T    | goto, call, , idxm            |
|-------|-------------------------------|
| 1T/2T | ceqsn, t0sn, t1sn, dzsn, izsn |
| 1T    | Others                        |



### 7.9. Summary of affected flags by Instructions

| Instruction | Z | С | AC | ov | Instruction   | Z | С | AC | ov | Instruction     | Z | С | AC | OV |
|-------------|---|---|----|----|---------------|---|---|----|----|-----------------|---|---|----|----|
| mov a, I    | - | 1 | -  | 1  | mov M, a      | 1 | - | -  | 1  | mov a, M        | Υ | 1 | ı  | -  |
| mov a, IO   | Υ | ı | -  | -  | mov IO, a     | ı | - | -  | ı  | Idt16 word      | - | ı | -  | -  |
| stt16 word  | - | - | -  | -  | idxm a, index | - | - | -  | -  | idxm index, a   | - | ı | -  | -  |
| xch M       | - | - | -  | -  | pushaf        | - | - | -  | -  | popaf           | Υ | Υ | Υ  | Υ  |
| add a, I    | Υ | Υ | Υ  | Υ  | add a, M      | Υ | Υ | Υ  | Υ  | add M, a        | Υ | Υ | Υ  | Υ  |
| addc a, M   | Υ | Υ | Υ  | Υ  | addc M, a     | Υ | Υ | Υ  | Υ  | addc a          | Υ | Υ | Υ  | Υ  |
| addc M      | Υ | Υ | Υ  | Υ  | nadd a, M     | Υ | Υ | Υ  | Υ  | nadd M, a       | Υ | Υ | Υ  | Υ  |
| sub a, l    | Υ | Υ | Υ  | Υ  | sub a, M      | Υ | Υ | Υ  | Υ  | sub M, a        | Υ | Υ | Υ  | Υ  |
| subc a, M   | Υ | Υ | Υ  | Υ  | subc M, a     | Υ | Υ | Υ  | Υ  | subc a          | Υ | Υ | Υ  | Υ  |
| subc M      | Υ | Υ | Υ  | Υ  | inc M         | Υ | Υ | Υ  | Υ  | dec M           | Υ | Υ | Υ  | Υ  |
| clear M     | - | - | -  | -  | mul           | - | - | -  | -  | sr a            | - | Υ | -  | -  |
| src a       | - | Υ | -  | -  | sr M          | - | Υ | -  | -  | src M           | - | Υ | -  | -  |
| sl a        | - | Υ | -  | -  | slc a         | - | Υ | -  | -  | s/ M            | - | Υ | -  | -  |
| slc M       | - | Υ | -  | -  | swap a        | - | - | -  | -  | and a, I        | Υ | ı | -  | -  |
| and a, M    | Υ | - | -  | -  | and M, a      | Υ | - | -  | -  | or a, l         | Υ | - | -  | -  |
| or a, M     | Υ | - | -  | -  | or M, a       | Υ | - | -  | -  | xor a, l        | Υ | - | -  | -  |
|             |   |   |    |    | xor a, M      | Υ | - | -  | -  | xor M, a        | Υ | - | -  | -  |
| not a       | Υ | - | -  | -  | not M         | Υ | - | -  | -  | neg a           | Υ | - | -  | -  |
| neg M       | Υ | - | -  | -  | comp a, M     | Υ | Υ | Υ  | Υ  | comp M, a       | Υ | Υ | Υ  | Υ  |
| set0 IO.n   | - | - | -  | -  | set1 IO.n     | - | - | -  | -  | set0 M.n        | - | - | -  | -  |
| set1 M.n    | - | - | -  | -  | swapc IO.n    |   | Υ |    |    | ceqsn a, l      | Υ | Υ | Υ  | Υ  |
| ceqsn a, M  | Υ | Υ | Υ  | Υ  | cneqsn a,M    | Υ | Υ | Υ  | Υ  | cneqsn a, l     | Υ | Υ | Υ  | Υ  |
| t0sn IO.n   | - | - | -  | -  | t1sn IO.n     | - | - | -  | -  | <i>t0sn</i> M.n | - | ı | -  | -  |
| t1sn M.n    | - | - | -  | -  | izsn a        | Υ | Υ | Υ  | Υ  | dzsn a          | Υ | Υ | Υ  | Υ  |
| izsn M      | Υ | Υ | Υ  | Υ  | dzsn M        | Υ | Υ | Υ  | Υ  | call label      | - | ı | -  | -  |
| goto label  | - | - | -  | -  | ret I         | - | - | -  |    | ret             | - | - | -  | -  |
| reti        | - | - | -  | -  | пор           | - | - | -  | -  | pcadd a         | - | - | -  | -  |
| engint      | - | - | -  | -  | disgint       | - | - | -  | -  | stopsys         | - | - | -  | -  |
| stopexe     | - | - | -  | -  | reset         | - | - | -  |    | wdreset         | - | - | -  | -  |



### 8. Special Notes

This chapter is to remind user who use PMC131/PMS131/PMS130 series IC in order to avoid frequent errors upon operation.

### 8.1. Using IC

### 8.1.1. IO pin usage and setting

- (1) I O pin as digital input and enable wakeup function
  - ◆ Configure IO pin as input
  - ◆ Set PADIER and PBDIER registers to set the corresponding bit to 1.
  - ◆ The functions of PADIER and PBDIER registers of PMC131/PMS131/PMS130 series IC is contrary to ICE functions. Please use following program in order to keep ICE emulation consisting with PMC131/PMS131/PMS130 series IC procedure.

```
$ PADIER 0xF0;
$ PBDIER 0x0F;
```

- (2) PA5 is set to be output pin
  - PA5 can be set to be Open-Drain output pin only, output high requires adding pull-up resistor.
- (3) PA5 is set to be PRST# input pin
  - No internal pull-up resistor for PA5
  - ◆ Configure PA5 as input
  - ◆ Set CLKMD.0=1 to enable PA5 as PRST# input pin
- (4) PA5 is set to be input pin and to connect with a push button or a switch by a long wire
  - $\bullet$  Needs to put a >10Ω resistor in between PA5 and the long wire
  - Avoid using PA5 as input in such application.
- (5) PA7 and PA6 as external crystal oscillator
  - ◆ Configure PA7 and PA6 as input
  - Disable PA7 and PA6 internal pull-up resistor
  - ◆ Configure PADIER register to set PA6 and PA7 as analog input
  - ♦ EOSCR register bit [6:5] selects corresponding crystal oscillator frequency :
    - ♦ 01 : for lower frequency, ex : 32kHz
    - ♦ 10 : for middle frequency, ex : 455kHz、1MHz
    - ♦ 11 : for higher frequency, ex : 4MHz
  - ◆ Program EOSCR.7 =1 to enable crystal oscillator
  - ◆ Ensure EOSC working well before switching from IHRC or ILRC to EOSC, refer to 8.1.3.(2)
- (6) If PB1 is set as input to detect the zero-crossing point of AC power, please put at least  $1M\Omega$  in series.



### (7) Using the PB3:

When PB3 is used as digital input and any other pin of Port B is used as output pin, please do NOT issue set1/set0 commands to control the output pin level. The correct way is to write the Port B register to control the output pin level, or use PB3 as output pin only.

```
Example: Using PB3 as digital input pin, and PB7 as output pin.
pbc
       = 0b 1111 0111;
       = 0b 0000 0000;
       = 0b_1000_1000; // PB3 is set to have internal pull high
$ pbdier 0b_1111_1111;
Please do NOT use set1/set0 to set PB7 output pin level
if (pb.3)
{
             pb.7; // Don't use pb.7 = 1, either!
      set1
}
else
{
              pb.7; // Don't use pb.7 = 0, either!
      set0
}
The correct way is to write the Port B register to control PB7 output pin level
if (pb.3)
{
      pb = 0b_1000_0000; // bit 3 must be 0
}
else
{
      pb = 0b_0000_0000; // bit 3 must be 0
 }
```



### 8.1.2. Interrupt

(1) When using the interrupt function, the procedure should be:

Step1: Set INTEN register, enable the interrupt control bit

Step2: Clear INTRQ register

Step3: In the main program, using ENGINT to enable CPU interrupt function

Step4: Wait for interrupt. When interrupt occurs, enter to Interrupt Service Routine

Step5: After the Interrupt Service Routine being executed, return to the main program

- \* Use DISGINT in the main program to disable all interrupts
- \* When interrupt service routine starts, use PUSHAF instruction to save ALU and FLAG register. POPAF instruction is to restore ALU and FLAG register before RETI as below:

```
void Interrupt (void) // Once the interrupt occurs, jump to interrupt service routine { // enter DISGINT status automatically, no more interrupt is accepted PUSHAF; ...
POPAF:
```

- } // RETI will be added automatically. After RETI being executed, ENGINT status will be restored
- (2) INTEN and INTRQ have no initial values. Please set required value before enabling interrupt function
- (3) PA4 and PB5 can be used as external interrupt pins. When using the PA4 as external interrupt pin, the setting method of **inten/intrq/integs** registers are same as that of PB0, the only difference is to choose PB0 or PA4 as source of interrupt\_Src1 in PADAUK\_CODE\_OPTION. Similarly, when using the PB5 as external interrupt pin, the setting method of **inten/intrq/integs** registers are same as that of PA0, the only difference is to choose PA0 or PB5 as source of interrupt\_Src0 in PADAUK\_CODE\_OPTION.

### 8.1.3. System clock switching

- (1) System clock can be switched by CLKMD register. Please notice that, NEVER switch the system clock and turn off the original clock source at the same time. For example: When switching from clock A to clock B, please switch to clock B first; and after that turn off the clock A oscillator through CLKMD.
  - ◆ Case 1 : Switch system clock from ILRC to IHRC/2

```
CLKMD = 0x36; // switch to IHRC, ILRC can not be disabled here
CLKMD.2 = 0; // ILRC can be disabled at this time
```

◆ Case 2 : Switch system clock from ILRC to EOSC

```
CLKMD = 0xA6; // switch to EOSC, ILRC can not be disabled here
CLKMD.2 = 0; // ILRC can be disabled at this time
```

- ◆ ERROR. Switch ILRC to IHRC and turn off ILRC simultaneously CLKMD = 0x50; // MCU will hang
- (2) Please ensure the EOSC oscillation has established before switching from ILRC or IHRC to EOSC. MCU will not check its status. Please wait for a while after enabling EOSC. System clock can be switched to



EOSC afterwards. Otherwise, MCU will hang. The example for switching system clock from ILRC to 4MHz EOSC after boot up is as below:

```
.ADJUST IC
               DISABLE
CLKMD.1 = 0;
                                       // turn off WDT for executing delay instruction.
$ EOSCR
                                       // 4MHz EOSC start to oscillate.
               Enable, 4MHz;
// delay time to wait crystal oscillator stable
$ T16M EOSC, /1, BIT10
Word Count = 0;
Stt16 Count:
Intrq.T16 = 0;
do
{ nop; }while(!Intrq.T16);
CLKMD = 0xA4;
                             // ILRC -> EOSC:
CLKMD.2 = 0;
                             // turn off ILRC only if necessary
```

The delay duration should be adjusted in accordance with the characteristic of the crystal and PCB. To measure the oscillator signal by the oscilloscope, please select (x10) on the probe and measure through PA6(X2) pin to avoid the interference on the oscillator

### 8.1.4. Power down mode, wakeup and watchdog

- (1) Watchdog will be inactive once ILRC is disabled
- (2) Please turn off watchdog before executing STOPSYS or STOPEXE instruction, otherwise IC will be reset due to watchdog timeout. It is the same as in ICE emulation.
- (3) The clock source of Watchdog is ILRC if the fast wakeup is disabled; otherwise, the clock source of Watchdog will be the system clock and the reset time from watchdog becomes much shorter. It is recommended to disable Watchdog and enable fast wakeup before entering STOPSYS mode. When the system is waken up from power down mode, please firstly disable fast wakeup function, and then enable Watchdog. It is to avoid system to be reset after being waken up.
- (4) If enable Watchdog during programming and also wants the fast wakeup, the example as below:

```
CLKMD.En_WatchDog = 0;  // disable watchdog timer

$ MISC Fast_Wake_Up;
stopexe;
nop;

$ MISC WT_xx;  // Reset Watchdog time to normal wake-up
Wdreset;
CLKMD.En_WatchDog = 1;  // enable watchdog timer
```

### 8.1.5. TIMER time out

When select T16M counter BIT8 as 1 to generate interrupt, the first interrupt will occur when the counter reaches to 0x100 (BIT8 from 0 to 1) and the second interrupt will occur when the counter reaches 0x300 (BIT8 from 0 to 1). Therefore, selecting BIT8 as 1 to generate interrupt means that the interrupt occurs every 512 counts. Please notice that if T16M counter is restarted, the next interrupt will occur once Bit8 turns from 0 to 1.



#### 8.1.6. LVR

- (1) VDD must reach or above 2.0V for successful power-on process; otherwise IC will be inactive.
- (2) The setting of LVR (1.8V, 2.0V, 2.2V etc) will be valid just after successful power-on process.
- (3) User can set EOSCR.0 as "1" to disable LVR. However, VDD must be kept as exceeding the lowest working voltage of chip; Otherwise IC may work abnormally.

#### 8.1.7. Instructions

- (1) PMC131/PMS131/PMS130 supports 87 instructions.
- (2) The instruction execution cycle of PMC131/PMS131/PMS130 is shown as below:

| Instruction          | Condition                  | CPU |
|----------------------|----------------------------|-----|
| goto, call           |                            | 2T  |
| ceqsn, cneqsn, t0sn, | Condition is fulfilled     | 2T  |
| t1sn, dzsn, izsn     | Condition is not fulfilled | 1T  |
| ldtabh, ldtabl, idxm |                            | 2T  |
| Others               |                            | 1T  |

### 8.1.8. RAM definition

Bit access of RAM is only available for address from 0x00 to 0x3F.

### 8.1.9. Additional functions

- (1) One 8x8 1T multiplier.
- (2) ADC
- 1. PA0, PA3 and PA4 can be analog input of ADC.
- 2. 1.2V band-gap reference voltage and 0.24\*VDD can be the input of ADC.
- 3. ADC reference high voltage can be VDD, 4V, 3V, 2V, PB1 input and 1.2V bandgap reference voltage.
- (3) Two 8-bit Timers (Timer2 and Timer3) with PWM generation.
- (4) PA4 can be the clock source of Timer16.

### 8.1.10. Programming the PMC131/PMS131/PMS130

For using the Writer to program the code, please put the jumper on the CN38.



### 8.2. Using ICE

(1) PDK3S-I-001/002/003 emulators are designed to emulate at least 2-FPPA mode situation. They can not fully emulate the 1-FPPA mode situation. Even though PMC131/PMS131/PMS130 series (1-FPPA) have been selected, the ICE still run at 2-FPPA mode; and hence the ICE runs only approximately half speed of the Real Chip under the same system clock setting. It is recommended to double the system clock when using ICE for better emulation. However, because of the executing cycle requirement of some instructions at 1-FPPA and 2-FPPA mode being different, there will be still some timing differences between ICE and Real Chip. Verifying your program timing and functions using Real Chip is a MUST.

| Instruction                              | Condition                  | 1FPPA | 2FPPA |
|------------------------------------------|----------------------------|-------|-------|
| goto, call                               |                            | 2T    | 1T    |
| ceqsn, cneqsn, t0sn,<br>t1sn, dzsn, izsn | Condition is fulfilled     | 2T    | 1T    |
|                                          | Condition is not fulfilled | 1T    | 1T    |
| idxm                                     |                            | 2T    | 2T    |
| Others                                   |                            | 1T    | 1T    |

- (2) The following functions of PMC131/PMS131/PMS130 can NOT be emulated on PDK3S-I-001/002/003:
  - (a) PA0 (AD10) is set to be analog input of ADC.
  - (b) 1.2V Bandgap reference voltage/4V/3V/2V/PB1 is selected to be ADC reference high.
  - (c) 0.24\*VDD is selected as input of ADC.
  - (d) PB5/INT0A and PA4/INT1A are selected as external interrupt pin.
  - (e) Options of recovery time from LVR reset.
  - (f) Disable LVR function.
  - (g) Options of watchdog timer.
  - (h) PB0 as clock source of Timer2/Timer3.
  - (i) PB2/PB4 as output of Timer2.
  - (j) PB5/PB6/PB7 as output of Timer3.
  - (k) Function of rstst register.
  - (I) PA4 as clock source of Timer16.
- (3) Please find the corresponding pins of PMC131/PMS131/PMS130 on the ICE and connect them correctly to the target board using suitable bus cable or DuPont wires.

### **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Microprocessors - MPU category:

Click to view products by PADAUK manufacturer:

Other Similar products are found below:

MC7457RX1267LC MCIMX6D5EYM12AD A2C00010998 A ALXD800EEXJCVD C3 LS1020ASE7KQB LS1020ASN7KQB

LS1020AXE7KQB A2C00010729 A T1022NSE7MQB MPC8313EVRADDC BOXSTCK1A8LFCL LS1021ASE7KQB LS1021ASN7KQB

T1024NXN7MQA T1040NSN7PQB MCIMX6L3EVN10AB T1024NXE7MQA T1023NSE7PQA CM8063501521600S R19L NS7520B-1
C55 LS1043AXE7MQB T1024NXN7PQA LS1012AXE7HKA T4240NSN7PQB MVF30NN152CKU26 FH8067303534005S R3ZM

R9A07G044L24GBG#AC0 SVF311R3K2CKU2 HW8076502640002S R38F R7S721030VLFP#AA0 MCF5208CVM166

MCIMX6L2EVN10AB MCIMX6U7CVM08AC TEN54LSDV23GME MC68302AG33C MC68302EH16C MCF5233CVM150

MCIMX6G1CVM05AB MPC8314ECVRAGDA MPC8315VRAGDA MPC8541VTAPF NS9750B-0-C125 PIC16F1828-I/SS W78C032C-40PL PIC16F690T-I/SS PIC18F13K50-I/SS PIC16F877-20/PQ PIC16F727-I/PT PIC16F1847-I/SS PIC16F1823-I/SL