High Efficiency Off-line CV/CC QR Flyback Switcher IC with Integrated 725 V Primary MOSFET, Synchronous Rectification and Integrated Secondary-Side Control

## Product Highlights

## Ideal for Isolated and Non-Isolated Applications

- Flybacks with positive and negative output rails
- Incorporates a multi-mode Quasi Resonant (QR) / CCM flyback controller, 725 V primary MOSFET, secondary voltage and current sensing, SR driver
- Integrated FluxLink ${ }^{\text {TM }}$ feedback
- Compact package reduces PCB area
- High efficiency across load range
- Accurate CV/CC independent of transformer design or external components
- Easily meets $20 \%$ regulation limit on 5 V output during zero load to full-load transients


## EcoSmart ${ }^{\text {TM }}$ - Energy Efficient

- Less than 5 mW no-load at 230 VAC
- Enables designs that easily meet global energy efficiency regulations
- Achieves up to $90 \%$ full load efficiency


## Advanced Protection / Safety Features

- Integrated output OVP
- Open-gate detection for SR FET
- Hysteretic thermal shutdown
- Overload power limited $<15 \mathrm{~W}$ (5 V and $<3 \mathrm{~A}$ )
- Using accurate internal CC (constant-current) limit


## Full Safety and Regulatory Compliance

- Reinforced insulation with isolation voltage >4000 VAC - 100\% production Hipot testing
- UL1577, TUV (EN62368-1), CQC (GB4943.1) safety approved. VDE 0884-17 (EN60747-17) pending approval
- Enables designs that have "class $A^{\prime \prime}$ performance criteria for EN61000-4 suite of test standards, including EN61000-4-2, 4-3
( $30 \mathrm{~V} / \mathrm{m}$ ), 4-4, 4-5, 4-6, 4-8 (100 A/m) and 4-9 (1000 A/m)


## Green Package

- Halogen free and RoHS compliant


## Applications

- Auxiliary supplies in appliances and industrial systems


## Description

The InnoSwitch ${ }^{\text {TM }} 3$-TN family dramatically increases the efficiency of auxiliary power supplies used in appliances, consumer products and industrial applications. Ideal for both isolated and non-isolated designs, this advanced flyback controller can achieve up to $90 \%$ full load efficiency, flat efficiency across the load range and very low no-load consumption. The InnoSwitch3-TN may be used as an accurate 5 V single-output power supply, with two positive rails or with both positive and negative rails.

The 725 V primary MOSFET, primary and secondary flyback controllers are coupled using the proprietary FluxLink communications channel. Safety-rated FluxLink communication ensures reliable synchronous rectification and accurate output CV and CC. Comprehensive safety features include output over-current protection and over-temperature protection. The small MinSOP package and a low number of external components make the InnoSwitch3-TN ICs ideal for compact designs.


Figure 2. Compact MinSOP-16A M Package.

| Maximum Output Power Table |  |  |
| :--- | :---: | :---: |
| Product $^{4}$ |  | 230 VAC |
|  | Open Frame ${ }^{1,2,3}$ | $85-265 \mathrm{VAC}$ |
| INN3072M | 12 W | 10 W |
| INN3073M | 15 W | 12 W |
| INN3074M | 21 W | 16 W |

Table 1. Output Power Table.
Notes:

1. Minimum peak power capability.
2. Max output power is dependent on the design. Limit package temperature to $<125^{\circ} \mathrm{C}$.
3. Assumes internal output current sensing is disabled (IS-GND pins shorted) 4. Package: MinSOP-16A.


Figure 1. Power Supply Configuration Examples using InnoSwitch3-TN.


Figure 3. Primary Controller Block Diagram.


Figure 4. Secondary Controller Block Diagram.

## Pin Functional Description

## ISENSE (IS) Pin (Pin 1)

Connection to the power supply output terminals. Internal current sense is connected between this pin and the SECONDARY GROUND pin.

## SECONDARY GROUND (GND) Pin (Pin 2)

Ground connection for the secondary IC.

## COMPENSATION (COMP) Pin (Pin 3)

This pin is connected to internal feedback network. This pin should be left open.

## SECONDARY BYPASS (BPS) Pin (Pin 4)

It is the connection point for an external bypass capacitor for the secondary IC supply.

## SYNCHRONOUS RECTIFIER DRIVE (SR) Pin (Pin 5)

Connection to gate terminal of external SR FET.
OUTPUT VOLTAGE (VOUT) Pin (Pin 6)
This pin is connected directly to the output voltage of the power supply to provide bias to the secondary IC and an integrated feedback path for accurate regulation of the output voltage.

## FORWARD (FWD) Pin (Pin 7)

The connection point to the switching node of the transformer output winding providing information on the primary switch timing plus providing power for the secondary IC when $\mathrm{V}_{\text {out }}$ is below a threshold value.

## No Connection (NC) Pin (Pin 8)

Do not connect. This pin should be left open.
No Connection (NC) Pin (Pin 9)
This pin should be tied to SOURCE.

## PRIMARY BYPASS (BPP) Pin (Pin 10)

The connection point for an external bypass capacitor for the primary-side supply.
SOURCE (S) Pin (Pin 11-13)
This pin is the power MOSFET source connection. It is also the ground reference for the PRIMARY BYPASS pin.
DRAIN (D) Pin (Pin 16)
This pin is the power MOSFET drain connection.


Figure 5. Pin Configuration.

## InnoSwitch3-TN Functional Description

The InnoSwitch3-TN IC family combines a high-voltage power MOSFET switch, along with both primary-side and secondary-side controllers with synchronous rectifier (SR) driver.
The architecture incorporates magneto-inductive coupling feedback scheme using FluxLink to provide a safe, reliable and cost-effective means to transmit accurate switching information to the primary-side.

The primary controller on InnoSwitch3-TN is a Quasi-Resonant (QR) flyback controller that has the ability to operate in continuous conduction mode (CCM), boundary mode (CrM) and discontinuous conduction mode (DCM). The controller uses a combination of variable frequency and variable current control. The primary controller consists of an frequency jitter oscillator; a receiver circuit magnetically coupled to the secondary controller, a current limit controller, 5 V regulator on the PRIMARY BYPASS pin, audible noise reduction engine for light load operation, bypass overvoltage detection circuit, current limit selection circuitry, over-temperature protection, leading edge blanking, and the power MOSFET.

The InnoSwitch3-TN secondary controller consists of a transmitter circuit that is magnetically coupled to the primary receiver, a constant voltage (CV) and a constant current (CC) control circuit, a 4.4 V regulator on the secondary SECONDARY BYPASS pin, synchronous rectifier (MOSFET) driver, QR mode circuit, oscillator and timing circuits. The secondary controller also provides comprehensive protection features.

Figure 3 and Figure 4 show the functional block diagrams for the primary and secondary controller with the most important features.

## Applications Example



Figure 6. Schematic RDK-710, $5 \mathrm{~V}, 1.4 \mathrm{~A}$ and $12 \mathrm{~V}, 0.5 \mathrm{~A}$ for HVAC (Heating, Ventilation and Air-Conditioning) Application.

The circuit shown in Figure 6 is a low component count $5 \mathrm{~V}, 1.4 \mathrm{~A}$ and $12 \mathrm{~V}, 0.4$ A dual output power supply using the INN3074M IC. This dual output design features a highly efficient design satisfying cross regulation requirements without a post-regulator.

Bridge rectifier BR1 rectifies the AC input supply. Capacitors C1 and C2 provide filtering of the rectified AC input and together with inductor L1 form a pi-filter to attenuate differential mode EMI. Y capacitor C6 connected between the power supply output return and input capacitor help reduce common mode EMI.

Thermistor RT1 limits the inrush current when the power supply is connected to the input AC supply.

Input fuse F1 provides protection against excess input current resulting from catastrophic failure of any of the components in the power supply. One end of the transformer primary is connected to the rectified DC bus; the other is connected to the drain terminal of the switch inside the InnoSwitch3-TN IC (U1).

A low-cost RCD clamp formed by diode D1, resistors R2, R1 and capacitor C3 limits the peak drain voltage of U1 at the instant of turn-off of the switch inside U1. The clamp helps to dissipate the energy stored in the leakage reactance of transformer T 1 .

The InnoSwitch3-TN IC is self-starting, using an internal high-voltage current source to charge the PRIMARY BYPASS pin capacitor (C5) when AC is first applied. During normal operation the primary-side block is powered from an auxiliary winding on the transformer T 1 .

Output of the auxiliary (or bias) winding is rectified using diode D2 and filtered using capacitor C4. Resistor R4 limits the current being supplied to the PRIMARY BYPASS pin of InnoSwitch3-TN IC (U1). Primary-side overvoltage protection (auto-restart) is obtained using Zener diode VR1 with current limiting resistor R3.

The secondary-side controller of the InnoSwitch3-TN IC provides output voltage sensing, output current sensing and drive to a switch providing synchronous rectification. The 5 V secondary of the transformer is rectified by SR FET Q1 and filtered by capacitor C10. High frequency ringing during switching transients that would otherwise create radiated EMI is reduced via a snubber (resistor R7 and capacitor C 8 ). The 12 V secondary of the transformer is rectified by Schottky diode D4 (synchronous rectification for the 12 V output is not recommended) and filtered by capacitor C11. High frequency ringing during switching transients that would otherwise create radiated EMI is reduced via a snubber (resistor R8 and capacitor C9).

Synchronous rectification (SR) is provided by switch Q1. Switch Q1 is turned on by the secondary-side controller inside IC U1, based on the winding voltage sensed via resistor R5 and current is fed into FORWARD pin of the IC. Since the internal feedback circuit of the IC is connected to the 5 V output via VOUT pin, it is recommended to connect the FORWARD pin to the 5 V winding via resistor R 5 .

In continuous conduction mode of operation, the switch is turned off just prior to the secondary-side commanding a new switching cycle from the primary. In discontinuous conduction mode of operation,
the power switch is turned off when the voltage drop across the switch falls below 0 V . Secondary-side control of the primary-side power switch avoids any possibility of cross conduction of the two switches and provides extremely reliable synchronous rectification.

The secondary-side of the IC is self-powered from either the secondary winding forward voltage or the output voltage. Capacitor C7 connected to the SECONDARY BYPASS pin of InnoSwitch3-TN IC U1, provides decoupling for the internal circuitry.

Total output current is monitored by an internal sense resistor between the IS and GROUND pins with a voltage threshold of 35 mV typical with minimal loss. The main output is sensed via the VOUT pin, the sensed voltage is processed into the internal feedback resistor divider and compared to internal reference voltage of 1.265 V typical to maintain regulation. Resistor R10 (effectively connected in parallel with the lower internal feedback resistor) can be used to achieve tighter 5 V output regulation. Phase boost circuit, R9 and C 14 , in parallel with 5 V internal upper feedback resistor reduces the output voltage ripples.

## Key Application Considerations

## Output Power Table

The data sheet output power table (Table 1) represents the maximum practical continuous output power level that can be obtained under the following conditions:

1. The minimum DC input voltage is 90 VDC or higher for 85 VAC input, 220 VDC or higher for 230 VAC input or 115 VAC with a voltage-doubler. Input capacitor voltage should be sized to meet these criteria for AC input designs.
2. Efficiency assumption is $>82 \%$.
3. Transformer primary inductance tolerance of $\pm 10 \%$.
4. Reflected output voltage $\left(\mathrm{V}_{\mathrm{OR}}\right)$ is set to maintain $\mathrm{K}_{\mathrm{P}}=0.8$ at minimum input voltage for universal line and $\mathrm{K}_{\mathrm{p}}=1$ for high input line designs.
5. Maximum conduction losses for open frame designs $=0.6 \mathrm{~W}$.
6. The part is board mounted with SOURCE pins soldered to a sufficient area of copper and/or a heat sink to keep the SOURCE pin temperature at or below $125^{\circ} \mathrm{C}$.
7. Ambient temperature of $40^{\circ} \mathrm{C}$ for open frame designs.
8. Below a value of $1, \mathrm{~K}_{\mathrm{p}}$ is the ratio of ripple to peak primary current. To prevent reduced power delivery, due to premature termination of switching cycles, a transient $K_{p}$ limit of $\geq 0.25$ is recommended. This prevents the initial current limit $\left(\mathrm{I}_{\mathrm{INT}}\right)$ from being exceeded at switch turn-on.

## Primary-Side Overvoltage Protection (Auto-Restart Mode)

Primary-side sensed output overvoltage protection provided by the InnoSwitch3-TN IC uses an internal protection that is triggered by a threshold current of $\mathrm{I}_{\mathrm{SD}}$ into the PRIMARY BYPASS pin. In addition to an internal filter, the PRIMARY BYPASS pin capacitor forms an external filter helping noise immunity. For the bypass capacitor to be effective as a high frequency filter, the capacitor should be located as close as possible to the SOURCE and PRIMARY BYPASS pins of the device. The primary sensed OVP function can be realized by connecting a series combination of a Zener diode, a resistor and a blocking diode from the rectified and filtered bias winding voltage supply to the PRIMARY BYPASS pin. The rectified and filtered bias winding output voltage may be higher than expected (up to 1.5 X or $2 X$ the desired value) due to poor coupling of the bias winding with the output winding and the resulting ringing on the bias winding voltage waveform. It is therefore recommended that the rectified bias winding voltage be measured. This measurement should be performed at the lowest input voltage and with highest load on the
output. This measured voltage should be used to select the components required to achieve primary sensed OVP. It is recommended that a Zener diode with a clamping voltage approximately 6 V lower than the bias winding rectified voltage at which OVP is expected to be triggered be selected. A forward voltage drop of 1 V can be assumed for the blocking diode. A small signal standard recovery diode is recommended. The blocking diode prevents any reverse current discharging the bias capacitor during start-up. Finally, the value of the series resistor required can be calculated such that a current higher than $\mathrm{I}_{\mathrm{SD}}$ will flow into the PRIMARY BYPASS pin during an output overvoltage.

## Reducing No-load Consumption

The InnoSwitch3-TN IC can start in self-powered mode, drawing energy from the BYPASS pin capacitor charged through an internal current source. Use of a bias winding is however required to provide supply current to the PRIMARY BYPASS pin once the InnoSwitch3-TN IC has started switching. An auxiliary (bias) winding provided on the transformer serves this purpose. A bias winding driver supply to the PRIMARY BYPASS pin enables design of power supplies with low no-load power consumption. Optimization of external components such as the primary snubber and the power transformer will further reduce no-load consumption. Resistor R4 shown in Figure 6 should be adjusted to achieve the lowest no-load input power. For the dual output application, the standby input power, with a 30 mA load on the 5 V output, will be less than 300 mW .

## Selection of Components

## Components for InnoSwitch3-TN Primary-Side Circuit

## BPP Capacitor

A capacitor connected from the PRIMARY BYPASS pin of the InnoSwitch3-TN IC to GND provides decoupling for the primary-side controller. A $0.47 \mu \mathrm{~F}$ capacitor may be used. Though electrolytic capacitors can be used, often surface mount multi-layer ceramic capacitors are preferred for use on double sided boards as they enable placement of capacitors close to the IC. Their small size also makes it ideal for compact power supplies. 10 V rated 0805 or larger capacitors with an X5R or X7R dielectric are recommended to ensure that minimum capacitance requirements are met. The ceramic capacitor type designations, such as X7R, X5R from different manufacturers or different product families do not have the same voltage coefficients. It is recommended that capacitor data sheets be reviewed to ensure that the selected capacitor will not have more than $20 \%$ drop in capacitance at 5 V . Do not use Y5U or Z5U / 0603 rated MLCC because this type of SMD ceramic capacitor has very poor voltage and temperature coefficient characteristics.

## Bias Winding and External Bias Circuit

The internal regulator connected from the DRAIN pin of the Switch to the PRIMARY BYPASS pin of the InnoSwitch3-TN primary-side controller charges the capacitor connected to the PRIMARY BYPASS pin to achieve start-up. A bias winding should be provided on the transformer with a suitable rectifier and filter capacitor to create a bias supply that can be used to supply at least 1 mA of current to the PRIMARY BYPASS pin.

The turns ratio for the bias winding should be selected such that 7 V is developed across the bias winding when the lowest rated output voltage of the power supply is delivering minimum power to the load. If the voltage is lower than this, no-load input power will increase. The bias current from the external circuit should be set to $\mathrm{I}_{\text {Si(MAX) }}$ to achieve lowest no-load power consumption when operating the power supply at 230 VAC input, ( $\mathrm{V}_{\text {BPP }}>5 \mathrm{~V}$ ). A glass passivated standard recovery rectifier diode with low junction capacitance is recommended to avoid the snappy recovery typically seen with fast or ultrafast diodes that can lead to higher radiated EMI. A low ESR
aluminum capacitor of at least $22 \mu \mathrm{~F}$ with a voltage rating 1.2 times greater than the highest voltage developed across the capacitor is recommended. Highest voltage is typically developed across this capacitor when the supply is operated at the highest rated output voltage and load with the lowest input AC supply voltage.

## Primary Sensed OVP (Overvoltage Protection)

The voltage developed across the output of the bias winding tracks the power supply output voltage. Though not precise, a reasonably accurate detection of the amplitude of the output voltage can be achieved by the primary-side controller using the bias winding voltage. A Zener diode connected from the bias winding output to the PRIMARY BYPASS pin can reliably detect a secondary overvoltage fault and cause the primary-side controller to enter auto restart. It is recommended that the highest voltage at the output of the bias winding should be measured for normal steady-state conditions (at full load and lowest input voltage) and also under transient load conditions. A Zener diode rated for 1.25 times this measured voltage will typically ensure that OVP protection will only operate in case of a fault.

## Primary-Side Snubber Clamp

A snubber circuit should be used on the primary-side as shown in Figure 6. This prevents excess voltage spikes at the drain of the switch at the instant of turn-off of the Switch during each switching cycle though conventional RCD clamps can be used. RCDZ clamps offer the highest efficiency. The circuit example shown in Figure 6 uses an RCD clamp with a resistor in series with the clamp diode. This resistor dampens the ringing at the drain and also limits the reverse current through the clamp diode during reverse recovery. Standard recovery glass passivated diodes with low junction capacitance are recommended as these enable partial energy recovery from the clamp thereby improving efficiency.

## Components for InnoSwitch3-TN Secondary-Side Circuit

## SECONDARY BYPASS Pin - Decoupling Capacitor

A $2.2 \mu \mathrm{~F}, 10 \mathrm{~V} / \mathrm{X} 7 \mathrm{R}$ or X5R / 0805 or larger size multi-layer ceramic capacitor should be used for decoupling the SECONDARY BYPASS pin of the InnoSwitch3-TN IC. Since the SECONDARY BYPASS pin voltage needs to be 4.4 V earlier than output voltage reaches the regulation voltage level, the significantly higher BPS capacitor value could lead to output voltage overshoot during start-up. Values lower than $1.5 \mu \mathrm{~F}$ may not enough capacitance, which can cause unpredictable operation.

The capacitor must be located adjacent to the IC pins. A voltage rating of at least 10 V is recommended at this gives sufficient margin above the BPS voltage. An 0805 size is necessary to ensure sufficient capacitance in operation since the capacitance of ceramic capacitors drops significantly with applied DC voltage especially with small package SMD such as 0603 to give enough margin from BPS voltage, and 0805 size is necessary to guarantee the actual value in operation since the capacitance of ceramic capacitors drops significantly with applied DC voltage especially with small package SMD such as 0603. $6.3 \mathrm{~V} / 0603 / \mathrm{X5U}$ or $\mathrm{Z5U}$ type of MLCC is not recommended for this reason. The ceramic capacitor type designations, such as X7R, X5R from different manufacturers or different product families do not have the same voltage coefficients. It is recommended that capacitor data sheets be reviewed to ensure that the selected capacitor will not have more than $20 \%$ drop in capacitance at 4.4 V . Capacitors with X5R or X7R dielectrics should be used for best results.

## FORWARD Pin Resistor

A $47 \Omega, 5 \%$ resistor is recommended to ensure sufficient IC supply current. A higher or lower resistor value should not be used as it can affect device operation such as the timing of the synchronous rectifier drive. Figures $7,8,9$ and 10 show examples of unacceptable and acceptable FORWARD pin voltage waveforms. $\mathrm{V}_{\mathrm{D}}$ is forward voltage drop across the SR. It is also necessary to ensure that the FORWARD pin voltage is high enough (low VOR) to provide sufficient charging current to the BPS pin capacitor to maintain 4.4 V after handshake during start-up. After the handshake, a high current will flow from the BPS pin capacitor for a short period of time. This energy allows a signal to be sent to the primary-side controller.


Figure 7. Unacceptable FORWARD Pin Waveform After Handshake with SR Switch Conduction During Flyback Cycle.


Figure 8. Acceptable FORWARD Pin Waveform After Handshake with SR Switch Conduction During Flyback Cycle.


Figure 9. Unacceptable FORWARD Pin Waveform before Handshake with Body Diode Conduction During Flyback Cycle.
Note:
If $t_{1}+t_{2}>1.5 \mu \mathrm{~s} \pm 50 \mathrm{~ns}$, the controller may fail the handshake and trigger a primary bias winding OVP latch-off/auto-restart.


Figure 10. Acceptable FORWARD Pin Waveform before Handshake with Body Diode Conduction During Flyback Cycle.

## SR Switch Operation and Selection

Although a simple diode rectifier and filter works for the output, use of an SR FET enables the significant improvement in operating efficiency often necessary to meet the European CoC and the U.S. DoE energy efficiency requirements. The secondary-side controller turns on the SR FET once the flyback cycle begins. The SR FET gate should be tied directly to the SYNCHRONOUS RECTIFIER DRIVE pin of the InnoSwitch3-TN IC (no additional resistors should be connected in the gate circuit of the SR FET). The SR FET is turned off once the $\mathrm{V}_{\mathrm{DS}}$ of the SR FET reaches 0 V . A FET with $18 \mathrm{~m} \Omega \mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ is appropriate for a $5 \mathrm{~V}, 2 \mathrm{~A}$ output, and a Schottky diode is suitable for designs
rated with a $12 \mathrm{~V}, 0.4 \mathrm{~A}$ output. The SR FET driver uses the SECONDARY BYPASS pin for its supply rail, and this voltage is typically 4.4 V . A FET with a high threshold voltage is therefore not suitable; FETs with a threshold voltage of 1.5 V to 2.5 V are ideal. There is a slight delay between the commencement of the flyback cycle and the turn-on of the SR FET. During this time, the body diode of the SR FET conducts. If an external parallel Schottky diode is used, this current mostly flows through the Schottky diode. Once the InnoSwitch3-TN IC detects end of the flyback cycle, voltage across SR FET $R_{D S(O N)}$ reaches 0 V , any remaining portion of the flyback cycle is completed with the current commutating to the body diode of the SR FET or the external parallel Schottky diode. Use of the Schottky diode parallel to the SR FET may provide higher efficiency and typically a 1 A surface mount Schottky diode is adequate. However, the gains are modest. For a $5 \mathrm{~V}, 2 \mathrm{~A}$ design the external diode adds $\sim 0.1 \%$ to full load efficiency at 85 VAC and $\sim 0.2 \%$ at 230 VAC.

The voltage rating of the Schottky diode and the SR FET should be at least 1.4 times the expected peak inverse voltage (PIV) based on the turns ratio used for the transformer. 60 V rated FETs and diodes are suitable for most 5 V designs that use a $\mathrm{V}_{\mathrm{OR}}<70 \mathrm{~V}$, and 120 V rated Schottky diodes are suitable for 12 V designs.

The interaction between the leakage reactance of the output windings and the SR FET capacitance ( $\mathrm{C}_{\mathrm{oss}}$ ) leads to ringing on the voltage waveform at the instance of voltage reversal at the winding due to primary switch turn-on. This ringing can be suppressed using an RC snubber connected across the SR FET. A snubber resistor in the range of $10 \Omega$ to $47 \Omega$ may be used (higher resistance values lead to noticeable drop in efficiency). A capacitance value of 1 nF to 2.2 nF is adequate for most designs.

## Output Capacitor

Low ESR aluminum electrolytic capacitors are suitable for use with most high frequency flyback switching power supplies, though the use of aluminum-polymer solid capacitors have gained considerable popularity due to their compact size, stable temperature characteristics, extremely low ESR and high RMS ripple current rating.

Typically, $200 \mu \mathrm{~F}$ to $300 \mu \mathrm{~F}$ of aluminum-polymer capacitance per ampere of output current is adequate. The other factor that influences choice of the capacitance is the output ripple. Ensure that capacitors with a voltage rating higher than the highest output voltage plus sufficient margin be used.

## Internal Output Voltage Feedback Circuit

The output voltage COMP pin voltage is 1.265 V . The VOUT pin should be connected at the output of the power supply such that the voltage at the COMP pin will be 1.265 V when the output is at its desired voltage by the built-in divider. The internal lower feedback divider resistor is connected to the SECONDARY GROUND pin. A resistor between COMP pin and GND pin can be used to increase the 5 V output voltage.

## Recommendations for Circuit Board Layout

See Figure 11 for a recommended circuit board layout for an InnoSwitch3-TN based power supply.

## Single-Point Grounding

Use a single-point ground connection from the input filter capacitor to the area of copper connected to the SOURCE pins.

## Bypass Capacitors

The PRIMARY BYPASS and SECONDARY BYPASS pin capacitor must be located directly adjacent to the PRIMARY BYPASS-SOURCE and SECONDARY BYPASS-SECONDARY GROUND pins respectively and connections to these capacitors should be routed with short traces.

## Primary Loop Area

The area of the primary loop that connects the input filter capacitor, transformer primary and IC should be kept as small as possible.

## Primary Clamp Circuit

A clamp is used to limit peak voltage on the DRAIN pin at turn-off. This can be achieved by using an RCD clamp or a Zener diode ( $\sim 200$ V ) and diode clamp across the primary winding. To reduce EMI, minimize the loop from the clamp components to the transformer and IC.

## Thermal Considerations

The SOURCE pin is internally connected to the IC lead frame and provides the main path to remove heat from the device. Therefore, the SOURCE pin should be connected to a copper area underneath the IC to act not only as a single point ground, but also as a heat sink. As this area is connected to the quiet source node, it can be maximized for good heat sinking without compromising EMI performance. Similarly for the output SR Switch, maximize the PCB area connected to the pins on the package through which heat is dissipated from the SR Switch.

Sufficient copper area should be provided on the board to keep the IC temperature safely below the absolute maximum limits. It is recommended that the copper area provided for the copper plane on which the SOURCE pin of the IC is soldered is sufficiently large to keep the IC temperature below $110^{\circ} \mathrm{C}$ when operating the power supply at full rated load and at the lowest rated input AC supply voltage.

## Y Capacitor

The $Y$ capacitor should be placed directly between the primary input filter capacitor positive terminal and the output positive or return terminal of the transformer secondary. This routes high amplitude common mode surge currents away from the IC. Note - if an input pi-filter ( $C, L, C$ ) EMI filter is used then the inductor in the filter should be placed between the negative terminals of the input filter capacitors.

## Output SR Switch

For best performance, the area of the loop connecting the secondary winding, the output SR Switch and the output filter capacitor, should be minimized.

## Drain Node

The drain switching node is the dominant noise generator. As such the components connected the drain node should be placed close to the IC and away from sensitive feedback circuits. The clamp circuit components should be located physically away from the PRIMARY BYPASS pin and trace lengths minimized. The loop area of the loop comprising of the input rectifier filter capacitor, the primary winding and the IC primary-side switch should be kept as small as possible.

## Layout Example



PCB - Top Side


PCB - Bottom Side

Figure 11. PCB Layout Example.

## Recommendations for EMI Reduction

1. Appropriate component placement and small loop areas of the primary and secondary power circuits help minimize radiated and conducted EMI. Care should be taken to achieve a compact loop area.
2. A small capacitor in parallel to the clamp diode on the primaryside can help reduce radiated EMI.
3. A resistor in series with the bias winding helps reduce radiated EMI.
4. Common mode chokes are typically required at the input of the power supply to sufficiently attenuate common mode noise. However, the same performance can be achieved by using shield windings on the transformer. Shield windings can also be used in conjunction with common mode filter inductors at input to improve conducted and radiated EMI margins.
5. Adjusting SR switch RC snubber component values can help reduce high frequency radiated and conducted EMI.
6. A pi-filter comprising differential inductors and capacitors can be used in the input rectifier circuit to reduce low frequency differential EMI.
7. A $1 \mu \mathrm{~F}$ ceramic capacitor connected at the output of the power supply helps to reduce radiated EMI.

## Recommendations for Transformer Design

Transformer design must ensure that the power supply delivers the rated power at the lowest input voltage. The lowest voltage on the rectified DC bus depends on the capacitance of the filter capacitor used. At least $2 \mu \mathrm{~F} / \mathrm{W}$ is recommended to always keep the DC bus voltage above 70 V , though $3 \mu \mathrm{~F} / \mathrm{W}$ provides sufficient margin. The ripple on the DC bus should be measured to confirm the design calculations for transformer primary-winding inductance selection.

## Switching Frequency ( $\mathrm{f}_{\text {sw }}$ )

It is a unique feature in InnoSwitch3-TN that for full load, the designer can set the switching frequency to between 25 kHz to 95 kHz . For lowest temperature, the switching frequency should be set to around 60 kHz . For a smaller transformer, the full load switching frequency needs to be set to 95 kHz . When setting the full load switching frequency it is important to consider primary inductance and peak current tolerances to ensure that average switching frequency does not exceed 110 kHz which may trigger auto-restart due to overload protection.

## Reflected Output Voltage, $\mathbf{V}_{\text {OR }}$ (V)

This parameter describes the effect on the primary switch drain voltage of the secondary-winding voltage during diode/SR conduction which is reflected back to the primary through the turns ratio of the transformer. To ensure flattest efficiency over line/load, set reflected output voltage $\left(\mathrm{V}_{\mathrm{OR}}\right)$ to maintain $\mathrm{K}_{\mathrm{p}}=0.8$ at minimum input voltage for universal input and $K_{p}=1$ for high-line-only conditions. It is important to note that when the average BPS charging current is less than 2.5 mA after handshake at the minimum input voltage during start up, the power supply may fail to start-up and stay in autorestart mode. I ncrementally lower the $V$ or to increase FORWARD pin voltage until the average BPS charging current becomes higher than 2.5 mA .

## Consider the following for design optimization:

1. Higher $\mathrm{V}_{\text {OR }}$ allows increased power delivery at $\mathrm{V}_{\text {MIN }}$, which minimizes the value of the input capacitor and maximizes power delivery from a given InnoSwitch3-TN device.
2. Higher $\mathrm{V}_{\mathrm{OR}}$ reduces the voltage stress on the output diodes and SR switches.
3. Higher $\mathrm{V}_{\text {op }}$ increases leakage inductance which reduces power supply efficiency.
4. Higher $\mathrm{V}_{\mathrm{OR}}$ increases peak and RMS current on the secondary-side which may increase secondary-side copper and diode losses.

## Ripple to Peak Current Ratio, $\mathbf{K}_{\mathbf{p}}$

A $K_{p}$ below 1 indicates continuous conduction mode, where $K_{p}$ is the ratio of ripple-current to peak-primary-current (Figure 12).

$$
\mathrm{K}_{\mathrm{P}} \equiv \mathrm{~K}_{\mathrm{RP}}=\mathrm{I}_{\mathrm{R}} / \mathrm{I}_{\mathrm{P}}
$$

A value of $K_{p}$ higher than 1 , indicates discontinuous conduction mode. In this case $K_{p}$ is the ratio of primary Switch off-time to the secondary diode conduction-time.

$$
K_{P} \equiv K_{D P}=(1-D) \times T / t=V_{O R} \times\left(1-D_{M A X}\right) /\left(\left(V_{M I N}-V_{D S}\right) \times D_{M A X}\right)
$$

It is recommended that a $\mathrm{K}_{\mathrm{p}}$ close to 0.9 at the minimum expected $D C$ bus voltage should be used for most InnoSwitch3-TN designs. A K $\mathrm{F}_{\mathrm{p}}$ value of $<1$ results in higher transformer efficiency by lowering the primary RMS current but results in higher switching losses in the primary-side Switch resulting in higher InnoSwitch3-TN temperature. The PIXIs spreadsheet can be used to effectively optimize selection of $\mathrm{K}_{\mathrm{p}}$ inductance of the primary winding, transformer turns ratio, and the operating frequency while ensuring appropriate design margins.

## Core Type

Choice of a suitable core is dependent on the physical limits of the power supply enclosure. It is recommended that only cores with low loss be used to reduce thermal challenges.

## Safety Margin, M (mm)

For designs that require safety isolation between primary and secondary that are not using triple insulated wire, the width of the safety margin to be used on each side of the bobbin is important. For universal input designs a total margin of 6.2 mm is typically required -3.1 mm being used on either side of the winding. For vertical bobbins the margin may not be symmetrical. However, if a total margin of 6.2 mm is required then the physical margin can be placed on only one side of the bobbin. For designs using triple insulated wire it may still be necessary to add a small margin to meet required creepage distances. Many bobbins exist for each core size and each will have different mechanical spacing. Refer to the bobbin data sheet or seek guidance to determine what specific margin is required. As the margin reduces the available area for the windings, the winding area will disproportionately reduce for small core sizes.

It is recommended that for compact power supply designs using an InnoSwitch3-TN IC, triple insulated wire should be used.

## Primary Layers, L

Primary layers should be in the range of $1 \leq \mathrm{L} \leq 3$ and in general should be the lowest number that meets the primary current density limit (CMA). A value of $\geq 200$ Cmils / Amp can be used as a starting point for most designs. Higher values may be required due to thermal constraints. Designs with more than 3 layers are possible but the increased leakage inductance and the physical fit of the windings should be considered. A split primary construction may be helpful for designs where clamp dissipation due to leakage inductance is too high. In split primary construction, half of the primary winding is placed on either side of the secondary (and bias) winding in a sandwich arrangement. This arrangement is often disadvantageous for low power designs as this typically increases common mode noise and adds cost to the input filtering.

## Maximum Operating Flux Density, $B_{M}$ (Gauss)

A maximum value of 3800 gauss at the peak device current limit is recommended to limit the peak flux density at start-up and under output short-circuit conditions. Under these conditions the output voltage is low and little reset of the transformer occurs during the Switch off-time. This allows the transformer flux density to staircase beyond the normal operating level. A value of 3800 gauss at the peak current limit of the selected device together with the built-in protection features of InnoSwitch3-TN IC provide sufficient margin to prevent core saturation under start-up or output short-circuit conditions.

## InnoSwitch3-TN

Transformer Primary Inductance, $\mathbf{L}_{\mathbf{p}}$
Once the lowest operating input voltage, switching frequency at full load, and required $V_{O R}$ are determined, the transformers primary inductance can be calculated. The PIXIs design spreadsheet can be used to assist in designing the transformer.


Figure 12. Continuous Conduction Mode Current Waveform, $\mathrm{K}_{\mathrm{p}}<1$.


Figure 13. Discontinuous Conduction Mode Current Waveform, $\mathrm{K}_{\mathrm{p}}>1$.

## Quick Design Checklist

As with any power supply, the operation of all InnoSwitch3-TN designs should be verified on the bench to make sure that component limits are not exceeded under worst-case conditions.

As a minimum, the following tests are strongly recommended:

1. Maximum Drain Voltage - Verify that $\mathrm{V}_{\mathrm{DS}}$ of InnoSwitch3-TN and SR FET do not exceed $90 \%$ of breakdown voltages at the highest input voltage and peak (overload) output power in normal operation and during start-up.
2. Maximum Drain Current - At maximum ambient temperature, maximum input voltage and peak output (overload) power verify drain current waveforms for any signs of transformer saturation or excessive leading-edge current spikes at start up. Repeat
under steady-state conditions and verify that the leading edge current spike is below $\mathrm{I}_{\text {Limitmin })}$ at the end of $\mathrm{t}_{\text {Leb(MiN) }}$. Under all conditions, the maximum drain current should be below the specified absolute maximum ratings.
3. Thermal Check - At specified maximum output power, minimum input voltage and maximum ambient temperature, verify that temperature specification limits for InnoSwitch3-TN IC, transformer, output SR FET, and output capacitors are not exceeded. Enough thermal margin should be allowed for part-to-part variation of the $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ of the InnoSwitch3-TN IC as specified in the data sheet.

Under low - line maximum power, a maximum InnoSwitch3-TN SOURCE pin temperature of $110^{\circ} \mathrm{C}$ is recommended to allow for these variations.
Absolute Maximum Ratings ${ }^{1,2}$
DRAIN Pin Voltage...................................................................... V V Notes:

## Thermal Resistance

Thermal Resistance: MinSOP-16A


Notes:

1. Soldered to 0.36 sq. inch $\left(232 \mathrm{~mm}^{2}\right) 2 \mathrm{oz} .\left(610 \mathrm{~g} / \mathrm{m}^{2}\right)$ copper clad.
2. Soldered to 1 sq . inch ( $645 \mathrm{~mm}^{2}$ ), 2 oz . ( $610 \mathrm{~g} / \mathrm{m}^{2}$ ) copper clad.
3. The case temperature is measured on the top of the package.

| Parameter | Symbol | Conditions <br> SOURCE $=0 \mathrm{~V}$ <br> $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ <br> (Unless Otherwise Specified) |  |  | Min | Tур | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Control Functions |  |  |  |  |  |  |  |  |
| Jitter Frequency | $\mathrm{f}_{\mathrm{M}}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}, \mathrm{f}_{\text {Sw }}=100 \mathrm{kHz}$ |  |  |  | 1.1 |  | kHz |
| Maximum On-Time | $\mathrm{t}_{\text {ON(MAX) }}$ | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  |  |  | 15 | 18 | $\mu \mathrm{S}$ |
| BPP Supply Current | $\mathrm{I}_{\text {S1 }}$ | $\begin{gathered} \mathrm{V}_{\text {Bpp }}=\mathrm{V}_{\text {Bpp }}+0.1 \mathrm{~V} \\ \text { (Switch not Switching) } \\ \mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C} \end{gathered}$ |  |  |  | 170 | 280 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{52}$ | $\begin{gathered} \mathrm{V}_{\text {BPP }}=\mathrm{V}_{\text {BPP }}+0.1 \mathrm{~V} \\ \text { (Switch Switching at } f_{\text {SREQ }} \text { ) } \\ \mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C} \end{gathered}$ |  | INN3072M |  | 378 |  | $\mu \mathrm{A}$ |
|  |  |  |  | INN3073M |  | 443 |  |  |
|  |  |  |  | INN3074M |  | 521 |  |  |
| BPP Pin Charge Current | $\mathrm{I}_{\mathrm{CH} 1}$ | $\mathrm{V}_{\text {BPP }}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  |  |  | -1.3 |  | mA |
|  | $\mathrm{I}_{\mathrm{CH} 2}$ | $\mathrm{V}_{\text {BPP }}=4 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  |  |  | -4.4 |  |  |
| BPP Pin Voltage | $\mathrm{V}_{\text {BPP }}$ | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  |  | 4.65 | 4.9 | 5.15 | V |
| BPP Pin Voltage Hysteresis | $\mathrm{V}_{\text {BPP(H) }}$ | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  |  |  | 0.4 |  | V |
| BPP Shunt Voltage | $\mathrm{V}_{\text {SHUNT }}$ | $\begin{aligned} & \mathrm{I}_{\mathrm{BPP}}=2 \mathrm{~mA} \\ & \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C} \end{aligned}$ |  |  | 5.05 | 5.33 | 5.74 | V |
| BPP Power-Up Reset Threshold Voltage | $V_{\text {BPP(RESET }}$ | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  |  | 2.4 | 3.15 | 3.6 | V |
| Circuit Protection |  |  |  |  |  |  |  |  |
| Standard Current Limit | $\mathrm{I}_{\text {LIMIT }}$ | $\begin{gathered} \mathrm{di} / \mathrm{dt}=138 \mathrm{~mA} / \mu \mathrm{s} \\ \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C} \end{gathered}$ |  | 3072M | 510 | 550 | 590 | mA |
|  |  | $\begin{gathered} \mathrm{di} / \mathrm{dt}=163 \mathrm{~mA} / \mu \mathrm{s} \\ \mathrm{~T}_{\mathrm{j}}=25^{\circ} \mathrm{C} \end{gathered}$ |  | 3073M | 600 | 650 | 700 |  |
|  |  | $\begin{gathered} \mathrm{di} / \mathrm{dt}=188 \mathrm{~mA} / \mu \mathrm{s} \\ \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C} \end{gathered}$ |  | 3074M | 690 | 750 | 810 |  |
| BYPASS Pin Latching Shutdown Threshold Current | $\mathrm{I}_{\text {SD }}$ | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  |  |  | 7.4 | 10.0 | mA |
| Auto-Restart On-Time | $\mathrm{t}_{\text {AR }}$ | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  |  |  | 90 |  | ms |
| Auto-Restart Trigger Skip Time | $\mathrm{t}_{\text {AR(SK) }}$ | $\begin{aligned} & \mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C} \\ & \text { See Note } \mathrm{A} \end{aligned}$ |  |  |  | 1.5 |  | sec |
| Auto-Restart Off-Time | $\mathrm{t}_{\text {AR(OFF) }}$ | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  |  |  | 2.3 |  | sec |
| Short Auto-Restart Off-Time | $\mathrm{t}_{\text {AR(OFF)SH }}$ | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ <br> See Note A |  |  |  | 0.3 |  | sec |

$\qquad$

| Parameter | Symbol | Conditions $\text { SOURCE }=0 \mathrm{~V}$ $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C} \text { to } 125^{\circ} \mathrm{C}$ <br> (Unless Otherwise Specified) |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output |  |  |  |  |  |  |  |
| ON-State Resistance | $\mathrm{R}_{\text {DS(ON) }}$ | INN3072M$\mathrm{I}_{\mathrm{D}}=\mathrm{I}_{\text {LIMIT }}$ | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  | 6.30 | 7.25 | $\Omega$ |
|  |  |  | $\mathrm{T}_{\mathrm{j}}=100^{\circ} \mathrm{C}$ |  | 9.77 | 11.24 |  |
|  |  | INN3073M$\mathrm{I}_{\mathrm{D}}=\mathrm{I}_{\text {LIMIT }}$ | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  | 4.42 | 5.08 |  |
|  |  |  | $\mathrm{T}_{\mathrm{j}}=100^{\circ} \mathrm{C}$ |  | 6.85 | 7.88 |  |
|  |  | INN3074M$\mathrm{I}_{\mathrm{D}}=\mathrm{I}_{\text {LIMITT }}$ | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  | 3.22 | 3.70 |  |
|  |  |  | $\mathrm{T}_{\mathrm{j}}=10{ }^{\circ} \mathrm{C}$ |  | 4.99 | 5.74 |  |
| OFF-State Drain Leakage Current | $\mathrm{I}_{\text {DSS1 }}$ | $\begin{gathered} \mathrm{V}_{\text {BPP }}=\mathrm{V}_{\text {BPP }}+0.1 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{DS}}=80 \% \text { Peak Drain Voltage } \\ \mathrm{T}_{\mathrm{J}}=125^{\circ} \mathrm{C} \end{gathered}$ |  |  |  | 200 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\text {DSS2 }}$ | $\begin{gathered} \mathrm{V}_{\text {BPP }}=\mathrm{V}_{\text {BPP }}+0.1 \mathrm{~V} \\ \mathrm{~V}_{\text {DS }}=325 \mathrm{~V} \\ \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C} \end{gathered}$ |  |  | 15 |  | $\mu \mathrm{A}$ |
| Breakdown Voltage | $B V_{\text {DSS }}$ | $\begin{gathered} \mathrm{V}_{\text {BPP }}=\mathrm{V}_{\text {BPp }}+0.1 \mathrm{~V} \\ \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C} \end{gathered}$ |  | 725 |  |  | V |
| Drain Supply Voltage |  |  |  | 50 |  |  | V |
| Thermal Shutdown | $\mathrm{T}_{\text {SD }}$ | See Note A |  | 132 | 142 | 150 | ${ }^{\circ} \mathrm{C}$ |
| Thermal Shutdown Hysteresis | $\mathrm{T}_{\text {SD(H) }}$ | See Note A |  |  | 70 |  | ${ }^{\circ} \mathrm{C}$ |


| Parameter | Symbol | $\begin{gathered} \text { Conditions } \\ \text { SOURCE }=0 \mathrm{~V} \\ \mathrm{~T}_{3}=-40^{\circ} \mathrm{C} \text { to } 125^{\circ} \mathrm{C} \\ \text { (Unless Otherwise Specified) } \end{gathered}$ |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Secondary |  |  |  |  |  |  |  |
| Output Voltage | $V_{\text {out }}$ | End of board at no-load$\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 4.85 | 5.00 | 5.15 | v |
| vout Pin Auto-Restart Threshold | $V_{\text {OUT(AR) }}$ |  |  |  | $\stackrel{0.630 \times}{V_{\text {out }}}$ |  | v |
| vout Pin Auto-Restart Timer | $\mathrm{t}_{\text {voutar }}$ | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  |  | 50 |  | ms |
| BPS Pin Current at No-Load | $\mathrm{I}_{\text {SNL }}$ | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  |  | 260 |  | $\mu \mathrm{A}$ |
| BPS Pin Voltage | $\mathrm{V}_{\text {BPS }}$ | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  | 4.12 | 4.4 | 4.7 | v |
| BPS Pin Undervoltage Threshold | $V_{\text {bes(uniouthl) }}$ | $\mathrm{T}_{3}=25^{\circ} \mathrm{C}$ |  |  | 3.80 | 4.04 | v |
| BPS Pin Undervoltage Hysteresis | $\mathrm{V}_{\text {Brguviol(t) }}$ | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  |  | 0.65 |  | v |
| Maximum Switching Frequency | $\mathrm{f}_{\text {SREQ }}$ |  |  |  | 132 |  | kHz |
| Constant Current Regulation Threshold | $\mathrm{I}_{\mathrm{cc}}$ | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ | INN3072M | 1.5 | 1.7 | 1.9 | A |
|  |  |  | INN3073M | 2.0 | 2.2 | 2.4 |  |
|  |  |  | INN3074M | 2.4 | 2.6 | 2.8 |  |
| Minimum Off-Time | $\mathrm{t}_{\text {offmin) }}$ | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  |  | 3.4 | 4.0 | $\mu \mathrm{s}$ |
| Soft-Start Frequency Ramp Time | $\mathrm{t}_{\text {SSRAMP) }}$ | $\mathrm{T}_{3}=25^{\circ} \mathrm{C}$ |  |  | 11 |  | ms |


| Parameter | Symbol | $\begin{gathered} \text { Conditions } \\ \text { SOURCE }=0 \mathrm{~V} \\ \mathrm{~T}_{3}=-40^{\circ} \mathrm{C} \text { to } 125^{\circ} \mathrm{C} \\ \text { (Unless Otherwise Specified) } \end{gathered}$ |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Synchronous Rectifier @ $\mathrm{J}_{\mathbf{J}}=\mathbf{2 5}{ }^{\circ} \mathrm{C}$ |  |  |  |  |  |  |  |
| SR Pin Drive Voltage | $\mathrm{V}_{\text {SR }}$ |  |  |  | 4.4 |  | v |
| SR Pin Threshold | $\mathrm{V}_{\text {SR(TH) }}$ | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ |  |  | -2.5 | 0 | mV |
| Rise Time | $\mathrm{t}_{\mathrm{R}}$ | $\begin{gathered} \mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C} \\ \mathrm{C}_{\text {LOAD }}=2 \mathrm{nF} \end{gathered}$ | 0-100\% |  | 81 |  | ns |
|  |  |  | 10-90\% |  | 55 |  |  |
| Fall Time | $\mathrm{t}_{\mathrm{F}}$ | $\begin{gathered} \mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C} \\ \mathrm{C}_{\text {LOAD }}=2 \mathrm{nF} \end{gathered}$ | 0-100\% |  | 142 |  | ns |
|  |  |  | 10-90\% |  | 95 |  |  |
| Output Pull-Up Resistance | $\mathrm{R}_{\text {pu }}$ | $\begin{aligned} & \mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\mathrm{BPS}}=4.4 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{SR}}=30 \mathrm{~mA} \end{aligned}$ |  |  | 8.9 |  | $\Omega$ |
| Output Pull-Down Resistance | $\mathrm{R}_{\mathrm{po}}$ | $\begin{aligned} & \mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\mathrm{BPS}}=4.4 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{SR}}=30 \mathrm{~mA} \end{aligned}$ |  |  | 12.3 |  | $\Omega$ |

NOTES:
A. This parameter is derived from characterization.

MinSOP-16A (M Package)


## PACKAGE MARKING

MinSOP-16A

A. Power Integrations Registered Trademark
B. Assembly Date Code (last two digits of year followed by 2-digit work week)
C. Product Identification (Part \#/Package Type)
D. Lot Identification Code
E. Pin 1 Indicator
F. Test Lot Information

| Parameter | Conditions | Rating | Units |
| :---: | :---: | :---: | :---: |
| Ratings for UL1577 |  |  |  |
| Primary-Side Current Rating | Current from pin (11-13) to pin 16 | 1.3 | A |
| Primary-Side Power Rating | $\mathrm{T}_{\mathrm{AMB}}=25^{\circ} \mathrm{C}$ <br> (device mounted in socket resulting in $\mathrm{T}_{\text {CASE }}=120^{\circ} \mathrm{C}$ ) | 1.35 | W |
| Secondary-Side Power Rating | $\begin{gathered} \mathrm{T}_{\text {AMB }}=25^{\circ} \mathrm{C} \\ \text { (device mounted in socket) } \end{gathered}$ | 0.125 | W |
| Secondary-Side Power Rating | Current from pin 1 to pin 2 | 3.5 | A |


| Parameter | Symbol | Conditions | Rating | Units |
| :---: | :---: | :---: | :---: | :---: |
| Package Characteristics |  |  |  |  |
| Clearance | CLR |  | 9.48 | mm (min) |
| Creepage | CPG |  | 9.48 | mm (min) |
| Distance Through Insulation | DTI |  | >0.4 | mm |
| Comparative Tracking Index | CTI |  | >600 | V |
| Isolation Resistance, Input to Output | $\mathrm{R}_{\mathrm{Io}}$ | $\mathrm{V}_{\text {Io }}=500 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ (See Note 1) | $10^{12}$ | $\Omega(\mathrm{min})$ |
|  |  | $\mathrm{V}_{\text {Io }}=500 \mathrm{~V}, 10{ }^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{j}} \leq 125^{\circ} \mathrm{C}$ (See Note 1) | $10^{11}$ |  |
| Isolation Capacitance, Input to Output | $\mathrm{C}_{10}$ | (See Note 1) | 1 | pF |
| Package Insulation Characteristics (See Note 2) |  |  |  |  |
| Maximum RMS Working Isolation Voltage | $\mathrm{V}_{\text {IORM(RMS })}$ |  | 512 | $\mathrm{V}_{\text {RMS }}(\mathrm{max})$ |
| Maximum Repetitive Peak Isolation Voltage | $\mathrm{V}_{\text {IORM(PK) }}$ |  | 725 | $\mathrm{V}_{\text {PK }}(\max )$ |
| Maximum Transient Peak Isolation Voltage | $\mathrm{V}_{\text {IOTM }}$ | Test Voltage $=\mathrm{V}_{\text {Iотм, }}, \mathrm{t}=60 \mathrm{~s}$ (qualification), $\mathrm{t}=1 \mathrm{~s}(100 \%$ production $)$ | 8 | $\mathrm{kV}_{\mathrm{PK}}$ (max) |
| Maximum Surge Isolation Voltage | $\mathrm{V}_{\text {IOSM }}$ | Surge Test 1.2/50 usec Table 2 IEC 60747-17 | 10.4 | $\mathrm{kV}_{\mathrm{PK}}$ (max) |
| Input to Output Test Peak Voltage | $\mathrm{V}_{\text {PD }}$ | Method A, After Environmental Tests Subgroup 1, | 1160 | $\mathrm{V}_{\text {PEAK }}(\mathrm{min})$ |
|  |  | Method A, After Input / Output Safety Test Subgroup 2/3, $\begin{gathered} \mathrm{V}_{\mathrm{PD}}=1.2 \times \mathrm{V}_{\text {IoRM } M}, \mathrm{t}=10 \mathrm{~s} \text {, (qualification) } \\ \text { Partial Discharge }<5 \mathrm{pC} \end{gathered}$ | 870 |  |
|  |  | Method B1, 100\% Production Test, $\begin{aligned} & \mathrm{V}_{\mathrm{PD}}=1.875 \times \mathrm{V}_{\text {IORM }} \mathrm{t}=1 \mathrm{~s} \\ & \text { Partial Discharge }<5 \mathrm{pC} \end{aligned}$ | 1360 |  |
| Insulation Resistance | $\mathrm{R}_{\mathrm{s}}$ | $\mathrm{V}_{\text {IO }}=500 \mathrm{~V}$ at $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}$ | $>10^{9}$ | $\Omega$ |
| RMS Withstanding Isolation Voltage | $\mathrm{V}_{\text {ISO }}$ | $\begin{gathered} \text { Test Voltage }=\mathrm{V}_{\mathrm{ISO}}, \mathrm{t}=60 \mathrm{~s} \text { (qualification), } \\ \text { Test Voltage }=1.2 \times \mathrm{V}_{\mathrm{ISO}}, \mathrm{t}=1 \mathrm{~s}(100 \% \text { production) } \end{gathered}$ | 5000 | $\mathrm{V}_{\text {RMS }}(\mathrm{min})$ |
| Climatic Category |  |  | 40/125/21 |  |
| Parameter |  | Conditions | Specifi | cations |
| IEC 60664-1 Rating Table |  |  |  |  |
| Basic Isolation Group |  | Material Group |  |  |
| Insulation Classification |  | Rated Mains RMS voltage $\leq 150 \mathrm{~V}$ | I - IV |  |
|  |  | Rated Mains RMS voltage $\leq 300 \mathrm{~V}$ | I - IV |  |
|  |  | Rated Mains RMS voltage $\leq 600 \mathrm{~V}$ | I - IV |  |
|  |  | Rated Mains RMS voltage $\leq 1000 \mathrm{~V}$ | I - III |  |

Note 1: All pins on each side of the barrier tied together creating a two-terminal device
Note 2: VDE 0884-17 (IEC/EN 60747-17) Only applies to devices with the following H-codes: H156, H157, H158, H159, H160

| Feature Code Table |  |
| :---: | :---: |
| Features | Specifications |
| FeedBack Resistors | Internal $\mathrm{V}_{\text {out }}=5.0 \mathrm{~V}$ |
| IS Sense Resistor | Internal CC |
| ILIM Selectable | No |
| Primary Fault Response | Auto-Restart |
| Secondary Fault Response | Auto-Restart |
| Auto-Restart | $63 \% \mathrm{~V}_{\text {out }}$ |
| Over-Temperature Protection | Hysteretic |

## MSL Table

| Part Number | MSL Rating |
| :---: | :---: |
| INN3072M | 3 |
| INN3073M | 3 |
| INN3074M | 3 |

## ESD and Latch-Up Table

| Test | Conditions | Results |
| :---: | :---: | :--- |
| Latch-up at $125^{\circ} \mathrm{C}$ | JESD78E | $> \pm 100 \mathrm{~mA}$ or $>1.5 \times \mathrm{V}_{\text {MAx }}$ on all pins |
| Human Body Model ESD | ANSI/ESDA/JEDEC JS-001-2017 | $> \pm 2000 \mathrm{~V}$ on all pins |
| Charge Device Model ESD | ANSI/ESDA/JEDEC JS-002-2018 | $> \pm 500 \mathrm{~V}$ on all pins |

## Part Ordering Information



| Revision | Notes | Date |
| :---: | :--- | :---: |
| C | Code A release. | $11 / 21$ |

## For the latest updates, visit our website: www.power.com

Power Integrations reserves the right to make changes to its products at any time to improve reliability or manufacturability. Power Integrations does not assume any liability arising from the use of any device or circuit described herein. POWER INTEGRATIONS MAKES NO WARRANTY HEREIN AND SPECIFICALLY DISCLAIMS ALL WARRANTIES INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF THIRD PARTY RIGHTS.

## Patent Information

The products and applications illustrated herein (including transformer construction and circuits external to the products) may be covered by one or more U.S. and foreign patents, or potentially by pending U.S. and foreign patent applications assigned to Power Integrations. A complete list of Power Integrations patents may be found at www.power.com. Power Integrations grants its customers a license under certain patent rights as set forth at www.power.com/ip.htm.

## Life Support Policy

POWER INTEGRATIONS PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF POWER INTEGRATIONS. As used herein:

1. A Life support device or system is one which, (i) is intended for surgical implant into the body, or (ii) supports or sustains life, and (iii) whose failure to perform, when properly used in accordance with instructions for use, can be reasonably expected to result in significant injury or death to the user.
2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

Power Integrations, the Power Integrations logo, CAPZero, ChiPhy, CHY, DPA-Switch, EcoSmart, E-Shield, eSIP, eSOP, HiperPLC, HiperPFS, HiperTFS, InnoSwitch, Innovation in Power Conversion, InSOP, LinkSwitch, LinkZero, LYTSwitch, SENZero, TinySwitch, TOPSwitch, PI, PI Expert, PowiGaN, SCALE, SCALE-1, SCALE-2, SCALE-3 and SCALE-iDriver, are trademarks of Power Integrations, Inc. Other trademarks are property of their respective companies. ©2021, Power Integrations, Inc.

## Power Integrations Worldwide Sales Support Locations

## World Headquarters

5245 Hellyer Avenue
San Jose, CA 95138, USA
Main: +1-408-414-9200
Customer Service:
Worldwide: +1-65-635-64480
Americas: +1-408-414-9621
e-mail: usasales@power.com

## China (Shanghai)

Rm 2410, Charity Plaza, No. 88
North Caoxi Road
Shanghai, PRC 200030
Phone: +86-21-6354-6323
e-mail: chinasales@power.com
China (Shenzhen)
17/F, Hivac Building, No. 2, Keji Nan 8th Road, Nanshan District, Shenzhen, China, 518057 Phone: +86-755-8672-8689 e-mail: chinasales@power.com

Germany (AC-DC/LED Sales)
Einsteinring 24
85609 Dornach/Aschheim Germany
Tel: +49-89-5527-39100
e-mail: eurosales@power.com
Germany (Gate Driver Sales)
HellwegForum 3
59469 Ense
Germany
Tel: +49-2938-64-39990
e-mail: igbt-driver.sales@power.com

## India <br> \#1, 14th Main Road <br> Vasanthanagar

Bangalore-560052 India
Phone: +91-80-4113-8020
e-mail: indiasales@power.com

## Italy

Via Milanese 20, 3rd. FI.
20099 Sesto San Giovanni (MI) Italy
Phone: +39-024-550-8701
e-mail: eurosales@power.com

## Japan

Yusen Shin-Yokohama 1-chome Bldg. 1-7-9, Shin-Yokohama, Kohoku-ku Yokohama-shi, Kanagawa 222-0033 Japan
Phone: +81-45-471-1021
e-mail: japansales@power.com

## Korea

RM 602, 6FL
Korea City Air Terminal B/D, 159-6
Samsung-Dong, Kangnam-Gu,
Seoul, 135-728, Korea
Phone: +82-2-2016-6610
e-mail: koreasales@power.com

## Singapore

51 Newton Road
\#19-01/05 Goldhill Plaza
Singapore, 308900
Phone: +65-6358-2160
e-mail: singaporesales@power.com

## Taiwan

5F, No. 318, Nei Hu Rd., Sec. 1
Nei Hu Dist.
Taipei 11493, Taiwan R.O.C.
Phone: +886-2-2659-4570
e-mail: taiwansales@power.com
UK
Building 5, Suite 21
The Westbrook Centre
Milton Road
Cambridge
CB4 1YG
Phone: +44 (0) 7823-557484
e-mail: eurosales@power.com

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for AC/DC Converters category:
Click to view products by Power Integrations manufacturer:
Other Similar products are found below :
BP5722A12 ICE3AR0680VJZ ICE3AR2280CJZ ICE3BR0680JZ ICE3BR2280JZ SEA01 FAN7621SSJX BP5011 BP5055-12 BP5718A12 ICE2QR4780Z NCP1124BP100G AP3983EP7-G1 ICE2QR4765 TEA19363T/1J AP3125CMKTR-G1 ICE3AR10080CJZ SC1076P065G $\underline{47132} 4722047225$ APR3415BMTR-G1 NCP1126BP100G HF500GP-40 TNY179PN ICE3AR10080JZXKLA1 BM2P0361-Z BM2P249Q-Z BM521Q25F-GE2 INN3164C-H107-TL HR1001LGS-P BM2P131X-Z BM2P161X-Z BM2P181X-Z BM2P201X-Z BM2P241X-Z LNK576DG-TL INN3278C-H215-TL INN3278C-H217-TL INN3678C-H605-TL NCP1342BMDCDD1R2G AP3304AW6-7 APR34910S-13 TNY286PG TNY287PG TNY288DG-TL TNY288PG MP100GN BP5034D24 HR1000AGS

