### High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 1 Product Overview The PAC5524 is a Power Application Controller<sup>®</sup> (PAC) product that is optimized for high-pin count and high-speed BLDC motor control. The PAC5524 integrates a 150MHz Arm<sup>®</sup> Cortex<sup>®</sup>-M4F 32-bit microcontroller core with Active-Semi's proprietary and patent-pending Multi-Mode Power Manager<sup>™</sup>, Configurable Analog Front-End<sup>™</sup> and Application Specific Power Drivers<sup>™</sup> to form the most compact microcontroller-based power and motor control solution available. The PAC5524 microcontroller features 128kB of embedded FLASH and 32kB of SRAM memory, a 2.5MSPS analog-to-digital converter (ADC) with programmable auto-sampling of up to 24 conversion sequences, 3.3V IO, flexible clock control system, PWM and general-purpose timers and several serial communications interfaces. The Multi-Mode Power Manager (MMPM) provides "all-in-one" efficient power management solution for multiple types of power sources. It features a configurable multi-mode switching supply controller capable of operating a buck or SEPIC converter and up to four linear regulated voltage supplies. The Application Specific Power Drivers (ASPD) are power drivers designed for half bridge, H-bridge, 3-phase, and general-purpose driving. The Configurable Analog Front End (CAFE) comprises differential programmable gain amplifiers, single-ended programmable gain amplifiers, comparators, digital-to-analog converters, and I/Os for programmable and interconnectible signal sampling, feedback amplification, and sensor monitoring of multiple analog input signals. The PAC5524 is packaged in an 8x8mm, 64-lead QFN package with for compact battery-powered BLDC motor applications. ### **High Pin-Count 70V Motor Controller and Driver for BLDC Motors** ### 2 Functional Block Diagram ### High Pin-Count 70V Motor Controller and Driver for BLDC Motors ### 3 Key Features #### Multi-Mode Power Manager™ (MMPM) - Optional multi-mode switching supply controller configurable for DC/DC Buck or SEPIC topologies - Direct DC supply up to 20V - Integrated LDOs for MCU core, IO, analog with power and hibernate management - Power and temperature monitor, warning and fault detection - Low-power total hibernate mode, I<sub>Q</sub> = 18µA #### Configurable Analog Front-End<sup>™</sup> (CAFE) - 3 Differential Programmable-gain Amplifiers - 4 Single-ended Programmable-gain Amplifiers - 2.5V ADC reference - Programmable over-current shutdown - Hibernate push-button wake-up - Power supply monitoring via ADC #### Application Specific Power Drivers<sup>™</sup> (ASPD) - Integrated level shifters and pre-drivers - 3 Low-side and 3 High-Side gate drivers with 1.5A gate driving capacity - Break-before-make (BBM) hardware dead-time enforcement to prevent shoot-through - Configurable propagation delay and fault protection - OC, UV protection #### MCU - 150MHz Arm® Cortex®-M4F MCU - Hardware multiplier and divider - Single-precision Floating Point Unit (FPU) - Nested Vectored Interrupt Controller (NVIC) with 32 interrupts and 8 priority levels - Clock-gating for low-power operation - Embedded Trace Macrocell (ETM) for in-system debugging in real-time without breakpoints #### Memory - 128kB FLASH, 32kB SRAM with ECC - 2 x 1kB INFO FLASH for manufacturing information - 1 x 1kB INFO FLASH for user parameter storage and application configuration code - 4-level user-configurable code protection #### ADC - 12-bit 2.5MSPS SAR ADC - Dynamic Triggering and Sequence Engine (DTSE) - Up to 16 configurable sequences - Dedicated memory for conversion results #### 10 - 3.3V digital input/output or analog input for ADC - Configurable weak pull-up or pull-down - Configurable drive strength (6mA to 25mA minimum) - Flexible peripheral MUX allowing each IO pin to select from up to 8 peripheral functions - Flexible interrupt controller #### Flexible Clock Control System (CCS) - 300MHz PLL from internal 2% oscillator - 20MHz ring oscillator - Optional 20MHz external clock input #### **Timing Generators** - Four 16-bit PWM timers with up to 8 CCR output units each - 24-bit SysTick count-down timer - Windowed Watch-dog Timer (WWDT) - 24-bit Real-Time Clock (RTC) with calendar and alarm - 2 x 24-bit General-purpose count-down timers with interrupt - Hibernate wake-up timer for sleep modes from 0.125s to 8s #### **Communication Peripherals** - 3 x USART (UART or SPI) - I2C master/slave - SPI master/slave, up to 25MHz - CAN 2.0B Controller - SWD or JTAG serial debug interfaces - Embedded Trace Macrocell (ETM) #### 8b/16b CRC Engine #### 96-bit Unique ID #### Physical - T<sub>A</sub> = -40C to 125C - QFN 8x8mm 64-pin package - o Exposed pad for thermal management # High Pin-Count 70V Motor Controller and Driver for BLDC Motors # **4 Ordering Information** | Part Number | Temperature Range | Package | Pins | Packaging | |-------------|-------------------|------------|------------------|----------------------------| | PAC5524QF | 40% (+- 125%) | | | Tray (2600 piece) | | PAC5524QF-T | -40°C to 125°C | TQFN88-64L | 64 + Exposed Pad | Tape and Reel (3000 piece) | # High Pin-Count 70V Motor Controller and Driver for BLDC Motors # **Table of Contents** | 1 | Pro | oduct | Overview | 1 | |---|-----|---------|------------------------------------------------|----| | 2 | Fu | nction | nal Block Diagram | 2 | | 3 | Ke | y Fea | atures | 3 | | 4 | Ord | dering | g Information | 4 | | 5 | Ab | solute | e Maximum Ratings | 10 | | 6 | Mu | ılti-Mc | ode Power Manager (MMPM) | 11 | | ( | 6.1 | Feat | tures | 11 | | ( | 6.2 | Syst | em Block Diagram | 11 | | ( | 6.3 | Fund | ctional Description | 12 | | | 6.3 | 3.1 | Multi-Mode Switching Supply (MMSS) Controller | 12 | | | 6.3 | 3.2 | Linear Regulators | 13 | | | 6.3 | 3.3 | Power-up Sequence | 14 | | | 6.3 | 3.4 | Hibernate Mode | 16 | | | 6.3 | 5.5 | Power and Temperature Monitor | 16 | | | 6.3 | 6.6 | Voltage Reference | 16 | | ( | 6.4 | Elec | trical Characteristics | 17 | | | 6.4 | .1 | MMSS Electrical Characteristics | 17 | | | 6.4 | .2 | Linear Regulators Electrical Characteristics | 18 | | | 6.4 | .3 | Power Monitor Electrical Characteristics | 19 | | ( | 6.5 | Турі | cal Performance Characteristics | 20 | | 7 | Co | nfigur | rable Analog Front-End (CAFE) | 21 | | • | 7.1 | Feat | tures | 21 | | • | 7.2 | Syst | tem Block Diagram | 22 | | • | 7.3 | Fund | ctional Description | 23 | | | 7.3 | 3.1 | Differential Programmable Gain Amplifier (DA) | 23 | | | 7.3 | 3.2 | Single-Ended Programmable Gain Amplifier (AMP) | 23 | | | 7.3 | 3.3 | General-Purpose Comparator (CMP) | 23 | | | 7.3 | .4 | Phase Comparator (PHC) | 23 | | | 7.3 | 5.5 | Protection Comparator (PCMP) | 24 | | | 7.3 | 6.6 | Analog Output Buffer (BUF) | 24 | | | 7.3 | 5.7 | Analog Front End I/O (AIO) | 24 | | | 7.3 | 8.8 | Push Button (PBTN) | 24 | | | 7.3 | 3.9 | HP DAC and LP DAC | 24 | | | | | | | # High Pin-Count 70V Motor Controller and Driver for BLDC Motors | | 7.3 | 3.10 | ADC Analog Input | 25 | |---|------|--------|------------------------------------------------------|----| | | 7.3 | 3.11 | Configurable Analog Signal Matrix (CASM) | 26 | | | 7.3 | 3.12 | Configurable Digital Signal Matrix (CDSM) | 26 | | | 7.3 | 3.13 | Temperature Protection | 26 | | | 7.4 | Elec | trical Characteristics | 27 | | | 7.4 | 1.1 | Differential Programmable Gain Amplifier (DA) | 27 | | | 7.4 | 1.2 | Single-Ended Programmable Gain Amplifier (SA) | 28 | | | 7.4 | 1.3 | General Purpose Comparator (CMP) | 28 | | | 7.4 | 1.4 | Phase Comparator (PHC) | 29 | | | 7.4 | 1.5 | Protection Comparator (PCMP) | 29 | | | 7.4 | 1.6 | Analog Output Buffer (BUF) | 29 | | | 7.4 | 1.7 | Analog Front End (AIO) Electrical Characteristics | 30 | | | 7.4 | 1.8 | Push-Button (PBTN) Electrical Characteristics | 30 | | | 7.4 | 1.9 | HP DAC and LP DAC Electrical Characteristics | 30 | | | 7.4 | 1.10 | Temperature Protection Electrical Characteristics | 31 | | | 7.5 | Турі | cal Performance Characteristics | 32 | | 8 | Ар | plicat | on Specific Power Drivers (ASPD) | 33 | | | 8.1 | Feat | ures | 33 | | | 8.2 | Syst | em Block Diagram | 33 | | | 8.3 | Fund | ctional Description | 34 | | | 8.4 | Low | Side Gate Drivers | 34 | | | 8.5 | High | -Side Gate Drivers | 34 | | | 8.6 | High | -Side Switching Transients | 35 | | | 8.7 | Pow | er Drivers Control | 35 | | | 8.8 | Gate | Driver Fault Protection | 36 | | | 8.9 | Elec | trical Characteristics | 37 | | | 8.9 | 9.1 | Low-Side Gate Drivers | 37 | | | 8.9 | 9.2 | High-Side Gate Drivers | 37 | | | 8.9 | 9.3 | High-Side and Low-Side Gate Driver Propagation Delay | 38 | | | 8.10 | T | pical Performance Characteristics | 39 | | 9 | SC | OC Co | ntrol Signals | 41 | | | 9.1 | High | -side and Low-Side Gate Drivers | 41 | | | 9.2 | SPI | SOC Bus | 44 | | | 9.3 | ADC | EMUX | 44 | | | | | | | # High Pin-Count 70V Motor Controller and Driver for BLDC Motors | 9.4 | Analog Interrupts | 44 | |------|-------------------------------------------------|----| | 10 | ADC/DTSE | 45 | | 10.1 | Features | 45 | | 10.2 | System Block Diagram | 45 | | 10.3 | Functional Description | 46 | | 10.3 | 3.1 ADC | 46 | | 10.3 | 3.2 Dynamic Triggering and Sample Engine (DTSE) | 46 | | 10.3 | 3.3 EMUX Control | 46 | | 10.4 | Electrical Characteristics | 47 | | 11 | Memory System | 48 | | 11.1 | Features | 48 | | 11.2 | System Block Diagram | 48 | | 11.3 | Functional Description | 49 | | 11.3 | 3.1 Program FLASH | 49 | | 11.3 | 3.2 INFO FLASH | 49 | | 11.3 | 3.3 SRAM | 49 | | 11.3 | 3.4 Code Protection | 50 | | 11.4 | Electrical Characteristics | 51 | | 12 | System and Clock Control (SCC) | 52 | | 12.1 | Features | 52 | | 12.2 | System Block Diagram | 52 | | 12.3 | Functional Description | 53 | | 12.4 | Clock Sources | 53 | | 12.4 | 4.1 Ring Oscillator | 53 | | 12.4 | 4.2 Reference Clock | 53 | | 12.4 | 4.3 External Clock Input | 53 | | 12.5 | PLL | 53 | | 12.6 | Clock Tree | 53 | | 12.0 | 6.1 FRCLK | 53 | | 12.0 | 6.2 SCLK | 53 | | 12.6 | 6.3 PCLK | 54 | | 12.0 | 6.4 ACLK | 54 | | 12.0 | 6.5 HCLK | 54 | | 12.7 | Electrical Characteristics | 55 | | | | | # High Pin-Count 70V Motor Controller and Driver for BLDC Motors | 13 | Arm® Cortex®-M4F MCU Core | 56 | |------|-----------------------------------------|----| | 13.1 | Features | 56 | | 13.2 | System Block Diagram | 56 | | 13.3 | Functional Description | 57 | | 13.4 | Application Typical Current Consumption | 58 | | 13.5 | Electrical Characteristics | 60 | | 14 | IO Controller | 61 | | 14.1 | Features | 61 | | 14.2 | System Block Diagram | 61 | | 14.3 | Functional Description | 62 | | 14. | 3.1 IO Controller | 62 | | 14. | 3.2 GPIO Current Injection | 62 | | 14. | 3.3 Peripheral MUX | 63 | | 14.4 | Electrical Characteristics | 64 | | 15 | Serial Interface | 65 | | 15.1 | Features | 65 | | 15.2 | System Block Diagram | 65 | | 15.3 | Functional Description | 66 | | 15.4 | I <sup>2</sup> C Controller | 66 | | 15.5 | USART | 66 | | 15. | 5.1 USART SPI Mode | 66 | | 15. | 5.2 USART UART Mode | 66 | | 15.6 | CAN | 67 | | 15.7 | Dynamic Characteristics | 68 | | 15. | 7.1 Serial Interface | 68 | | 15. | 7.2 I2C Dynamic Characteristics | 69 | | 15. | 7.3 I2C Timing Diagram | 70 | | 16 | PWM Timers | 71 | | 16.1 | Features | 71 | | 16.2 | System Block Diagram | 73 | | 16.3 | Functional Description | 74 | | 17 | General Purpose Timers | 75 | | 17.1 | Features | 75 | | 17.2 | System Block Diagram | 75 | | | | | # High Pin-Count 70V Motor Controller and Driver for BLDC Motors | 17.3 | Functional Description | 76 | |------|-----------------------------------------|----| | 17. | 3.1 SOC Bus Watchdog Timer | 76 | | 17. | 3.2 Wake-up Timer | 76 | | 17. | 3.3 Real-time Clock with Calendar (RTC) | 76 | | 17. | 3.4 Windowed Watchdog Timer (WWDT) | 76 | | 17. | 3.5 GP Timer (GPT) | 76 | | 18 | CRC | 77 | | 18.1 | Features | 77 | | 18.2 | System Block Diagram | 77 | | 18.3 | Functional Description | 77 | | 19 | Application Block Diagram | 78 | | 20 | Thermal Characteristics | 80 | | 21 | Pin Configuration and Description | 81 | | 21.1 | MMPM and System Pin Descriptions | 82 | | 21.2 | CAFE Pin Descriptions | 83 | | 21.3 | ASPD Pin Descriptions | 84 | | 21.4 | I/O Ports Pin Descriptions | 85 | | 22 | Mechanical Information | 86 | | 23 | Handling Precautions | 87 | | 24 | Solderability | 87 | | 25 | Contact Information | 88 | | 26 | Important Notice | 88 | # High Pin-Count 70V Motor Controller and Driver for BLDC Motors # 5 Absolute Maximum Ratings | Symbol | Parameter | Value | Unit | |------------------------------------------------------------------------------------|-----------------------------------------------|--------------------|------| | Power Manager | | | | | VHM, DRM to VSS | Supply Input and DC/DC Gate Drive Voltage | -0.3 to 72 | V | | VP to VSS | Gate Drive Voltage | -0.3 to 20 | V | | CSM, REGO to VSS | DC/DC current sense and VSYS regulator output | -0.3 to VP + 0.3 | V | | VSYS, VCCIO, AIO6 to VSS | | -0.3 to 6 | V | | VCC33 to VSS | Analog Supply Voltage | -0.3 to 4.1 | V | | VCC18 to VSS | MCU FLASH Supply Voltage | -0.3 to 2.5 | V | | VCORE to VSS | MCU Core Supply Voltage | -0.3 to 1.44 | V | | Signal Manager | | | | | AIO[05, 79] to VSS | AIO Input Voltage | -0.3 to VSYS + 0.3 | V | | AIO6 to VSS | AIO6 Input Voltage | -0.3 to 6 | V | | Driver Manager | | | | | DRLx to VSS | Low-side Gate Drive Voltage | -0.3 to VP + 0.3 | V | | DRBx to VSS | Boot-strap Gate Drive Voltage | -0.3 to 84 | V | | DRSx to VSS | High-side Gate Drive Voltage | -6 to 72 | V | | dVDRSx/dt | DRSx allowable offset slew rate | 5 | V/ns | | DRBx, DRHx to respective DRSx | Floating gate drive offset | -0.3 to 20 | V | | VSS, VSYS, DRLx, DRHx,<br>VSYSSW RMS current | | 0.2 | ARMS | | VSS RMS current | | 0.4 | ARMS | | VP RMS current | | 0.6 | ARMS | | Ю | | | | | PCx, PDx, PEx, PFx, PGx to VSS | MCU IO Pin Voltage | -0.3 to 4.6 | V | | IPCx, IPDx, IPEx, IPFx, IPGx | Pin injection current | 25 | mA | | $\sum I_{PCx}$ , $\sum I_{PDx}$ , $\sum I_{PEx}$ , $\sum I_{PFx}$ , $\sum I_{PGx}$ | Sum of all pin injection current | 50 | mA | | Temperature | | | | | T <sub>A</sub> | Ambient Temperature | -40 to 125 | °C | | Тѕтс | Storage Temperature | -55 to 150 | °C | | Electro-static Discharge (ESD) | | | • | | Human Body Model (HBM) | All pins | 2 | kV | | Charge Device Model (CDM) | All pins | 1 | kV | Operation of this device outside the parameter ranges given above may cause permanent damage. ### **High Pin-Count 70V Motor Controller and Driver for BLDC Motors** ### 6 Multi-Mode Power Manager (MMPM) #### 6.1 Features - Multi-mode switching supply controller configurable as Buck or SEPIC - DC supply up to 70V input - Direct DC input of up to 20V with no DC/DC - 5 linear regulators with power and hibernate management, including VREF for ADC - Power and temperature monitor, warning, and fault detection - Very low-power total hibernate mode #### 6.2 System Block Diagram Figure 1 MMPM System Block Diagram ### High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 6.3 Functional Description The Multi-Mode Power Manager is optimized to efficiently provide "all-in-one" power management required by the PAC and associated application circuitry. It incorporates a dedicated multi-mode switching supply (MMSS) controller operable as a Buck or SEPIC converter to efficiently convert power from a DC input source to generate a main supply output VP. Five linear regulators provide VCC18, VSYS, VCCIO, VCC33, and VCORE supplies for MCU FLASH, 5V system, 3.3V I/O, 3.3V mixed signal, and 1.2V microcontroller core circuitry. The power manager also handles system functions including internal reference generation, timers, hibernate mode management, and power and temperature monitoring. #### 6.3.1 Multi-Mode Switching Supply (MMSS) Controller The MMSS controller drives an external power transistor for pulse-width modulation switching of an inductor or transformer for power conversion. The DRM output drives the gate of the N-CH MOSFET between the VHM on state and VSSP off state at proper duty cycle and switching frequency to ensure that the main supply voltage VP is regulated. The VP regulation voltage is initially set to 15V during start up and can be reconfigured to be 9V or 12V by the microcontroller after initialization. When VP is lower than the target regulation voltage, the internal feedback control circuitry causes the inductor current to increase to raise VP. Conversely, when VP is higher than the regulation voltage, the feedback loop control causes the inductor current to decrease to lower VP. The feedback loop is internally stabilized. The output current capability of the switching supply is determined by the external current sense resistor. In the high-side current sense buck or SEPIC mode, the inductor current signal is sensed differentially between the CSM pin and VP and has a peak current limit threshold of 0.26V. The MMSS controller is flexible and configurable as a buck or SEPIC converter. Input sources include battery supply for buck mode or SEPIC mode as shown below. The MMSS controller operational mode is determined by external configuration and register settings from the microcontroller after power up. It can operate in either high-side or low-side current sense mode and does not require external feedback loop compensation circuitry. Figure 2 Buck Mode Figure 3 SEPIC Mode ### High Pin-Count 70V Motor Controller and Driver for BLDC Motors The MMSS detects and selects between high-side and low-side mode during start up based on the placement of the current sense resistor and the CSM pin voltage. It employs a safe start up mode with a 9.5kHz switching frequency until VP exceeds 4.3V under-voltage-lockout threshold, then transitions to the 45kHz default switching frequency for at least 6ms to bring VP close to the target voltage, before enabling the linear regulators. Any extra load should only be applied after the supplies are available and the microprocessor has initialized. The switching frequency can be reconfigured by the microprocessor to be 181kHz to 500kHz in the high switching frequency mode for battery-based applications, and to be 45kHz to 125kHz in the low switching frequency mode. Upon initialization, the microcontroller must reconfigure the MMSS to the desired settings for VP regulation voltage, switching mode, switching frequency, and VHM clamp. Refer to the PAC application notes and user guide for MMSS controller design and programming. If a stable external 5V to 20V power source is available, it can power the VP main supply and all the linear regulators directly without requiring the MMSS controller to operate. In such applications, VHM can be connected directly to VP and the microcontroller should disable the MMSS upon initialization to reduce power loss. Figure 4 Direct Battery Supply #### 6.3.2 Linear Regulators The MMPM includes four linear regulators. The system supply regulator (VSYS) is a medium voltage regulator that takes the VP supply and sources up to 200mA at REGO until VSYS, externally coupled to REGO, reaches 5V. This allows a properly rated external resistor to be connected from REGO to VSYS to close the loop and offload power dissipation between VP and VSYS. Once VSYS is above 4V, the four additional linear regulators for VCC18, VCCIO, VCC33, and VCORE supplies sequentially power up. Figure 10 5 shows typical circuit connections for the linear regulators. The VCC18 regulator generates a dedicated 1.8V supply for FLASH on the MCU. The VCCIO regulator generates a dedicated 3.3V supply for IO. The VCC33 and VCORE regulators generate 3.3V and 1.2V, respectively. When VSYS, VCCIO, VCC33, and VCORE are all above their respective power good thresholds, and the configurable power on reset duration has expired, the microcontroller is initialized. Figure 5 Linear Regulators Connections ### **High Pin-Count 70V Motor Controller and Driver for BLDC Motors** #### 6.3.3 Power-up Sequence The MMPM follows a typical power up sequence with a DC/DC as shown below. A typical sequence begins with input power supply being applied, followed by the safe start up and start up durations to bring the switching supply output VP to 15V, before the linear regulators are enabled. When all the supplies are ready, the internal clocks become available, and the microcontroller starts executing from the program memory. During initialization, the microcontroller can reconfigure the switching supply to a different VP regulation voltage such as 9V or 12V and to an appropriate switching frequency and switching mode. The total loading on the switching supply must be kept below 25% of the maximum output current until after the reconfiguration of the switching supply is complete. Figure 6 Power-up Sequence with DC/DC # PAC5524 High Pin-Count 70V Motor Controller and Driver for BLDC Motors If the PAC5524 is used without a DC/DC by directly supplying the IC and connecting the VP and VHM supply pins on the device, the power supply start-up sequence is slightly different. This case is shown below. Figure 7 Power-up Sequence with direct DC supply ### **High Pin-Count 70V Motor Controller and Driver for BLDC Motors** #### 6.3.4 Hibernate Mode The IC can go into an ultra-low power hibernate mode via the microcontroller firmware or via the optional push button (PBTN). In hibernate mode, only a minimal amount (typically $18\mu$ A) of current is used by $V_P$ , and the MMSS controller and all internal regulators are shut down to eliminate power drain from the output supplies. The system exits hibernate mode after a wake-up timer duration (configurable from 125ms to 8s or infinite) has expired or, if push button enabled, after an additional push button event has been detected. When exiting the hibernate mode, the power manager goes through the start up cycle and the microcontroller is reinitialized. Only the persistent power manager status bits (resets and faults) are retained during hibernation. #### 6.3.5 Power and Temperature Monitor Whenever any of the Vsys, Vccio, Vccio, Vccio, Vccio, or Vcore power supplies falls below their respective power good threshold voltage, a fault event is detected and the microcontroller is reset. The microcontroller stays in the reset state until Vsys, Vccio, Vccio, Vccio, vccio, and Vcore supply rails are all good again and the reset time has expired. A microcontroller reset can also be initiated by a maskable temperature fault event that occurs when the IC temperature reaches 170°C. The fault status bits are persistent during reset, and can be read by the microcontroller upon re-initialization to determine the cause of previous reset. A power monitoring signal V<sub>MON</sub> is provided onto the ADC pre-multiplexer for monitoring various internal power supplies. V<sub>MON</sub> can be set to be V<sub>CORE</sub>, 0.4•V<sub>CCIO</sub>, 0.4•V<sub>SYS</sub>, 0.1•VREGO, 0.1•V<sub>P</sub>, or the internal compensation voltage V<sub>COMP</sub> for switching supply power monitoring. For power and temperature warning, an IC temperature warning event at 140°C are provided as a maskable interrupt to the microcontroller. This warning allows the microcontroller to safely power down the system. In addition to the temperature warning interrupt and fault reset, a temperature monitor signal $V_{TEMP} = 1.5 + 5.04e-3 \cdot (T - 25^{\circ}C)$ (V) is provided onto the ADC pre-multiplexer for IC temperature measurement. #### 6.3.6 Voltage Reference The reference block includes a 2.5V high precision reference voltage that provides the 2.5V reference voltage for the ADC, the DACs, and the 4-level programmable threshold voltage V<sub>THREF</sub> (0.1V, 0.2V, 0.5V, and 1.25V). # High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 6.4 Electrical Characteristics The Electrical Characteristics for the MMPM are shown below. #### 6.4.1 MMSS Electrical Characteristics Table 1 HVCP Manager Electrical Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |-------------------------|--------------------------------------|---------------------------------------------------------|-----------|------|------|-------| | Input Supply | (VM) | | | | | | | I <sub>HIB;VHM</sub> | VHM hibernate mode supply current | Hibernate mode active | | 18 | 36 | μA | | Isu;vнм | VHM start-up supply current | VHM < V <sub>UVLOR;VHM</sub> | | 75 | 120 | μA | | Іор; унм | VHM operating supply current | DRM floating | | 0.3 | 0.5 | mA | | Vop;vhm | VHM operating voltage range | | 5 | | 70 | V | | $V_{\text{UVLOR;VHM}}$ | VHM under-voltage lockout rising | VHM rising | 6.8 | 7.4 | 8 | V | | $V_{\text{UVLOF;VHM}}$ | VHM under-voltage lockout falling | VHM falling | 6 | 6.6 | 7 | V | | V <sub>CLAMP;VHM</sub> | VHM clamp voltage | Clamp enabled,<br>sink current = 100 μA | 14.5 | 16.9 | 19.5 | V | | ICLAMP;VHM | VHM clamp sink current limit | Clamp enabled | | 4 | | mA | | Output Suppl | y and Feedback (VP) | | | | | | | $V_{REG;VP}$ | VP output regulation voltage | Programmable to 9V, 12V, 15V;<br>Load = 0 to 500mA | -7 | -1 | 5 | % | | k <sub>POK;VP</sub> | VP power OK threshold | VP rising, hysteresis = 10% | 82 | 87 | 92 | % | | KOVP;VP | VP over-voltage protection threshold | VP rising, hysteresis = 15%;<br>MMPM controller enabled | | 136 | | % | | Switching Co | ntrol | | | | | | | £ | Switching frequency programmable | High-frequency mode, 8 settings | 181 | | 500 | kHz | | f <sub>SWM;DRM</sub> | range | Low-frequency mode, 8 settings | 45 | | 125 | kHz | | fssu;drm | Safe start-up switching frequency | | | 9.5 | | kHz | | t <sub>ONMIN;DRM</sub> | DRM Minimum on-time | | | 440 | | ns | | toffmin;drm | DRM Minimum off-time | Low duty-cycle and low-<br>frequency mode | | 25 | | % | | | | Low duty-cycle and high-<br>frequency mode | | 440 | | ns | | | | High duty-cycle mode | | 820 | | ns | | Current Sens | e (CSM pin) | | | | | | | $V_{DET;CSM}$ | CSM mode detection threshold | Rising, hysteresis = 50mV | 0.40 | 0.55 | 0.69 | V | | VHSLIM;CSM | High-side current limit threshold | 181kHz, duty = 50%, relative to VP | 0.17 | 0.26 | 0.35 | V | | V <sub>LSLIM</sub> ;CSM | Low-side current limit threshold | 45kHz, duty = 25% | 0.7 | 1 | 1.48 | V | | t <sub>BLANK;</sub> CSM | Current sense blanking time | | | 200 | | ns | | V | Low-side abnormal current sense | VP < 4.3V | | 0.8 | | V | | V <sub>PROT;</sub> CSM | protection threshold | VP > 4.3V | | 1.9 | | V | | Gate Driver C | Output (DRM pin) | | | | | | | V <sub>OH;DRM</sub> | High-level output voltrage | 5% I <sub>OH</sub> , relative to VHM | VHM-<br>1 | | | V | # High Pin-Count 70V Motor Controller and Driver for BLDC Motors | V <sub>OL;DRM</sub> | Low-level output voltage | 5% IoL | 0.6 | V | |---------------------|----------------------------------|------------------------------|------|----| | I <sub>OH;DRM</sub> | High-level output source current | V <sub>DRM</sub> = VHM – 5V | -0.3 | Α | | I <sub>OL;DRM</sub> | Low-level output sink current | V <sub>DRM</sub> = 5V | 0.5 | Α | | t <sub>PD;DRM</sub> | Strong pull-down pulse width | High-side current sense mode | 240 | ns | VHM = 24V and $T_A$ = -40°C to 125°C unless otherwise specified #### 6.4.2 Linear Regulators Electrical Characteristics Table 2 Linear Regulators Electrical Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |------------------------|------------------------------------|-------------------------------------|------|------|------|-------| | V <sub>OP;VP</sub> | VP operating voltage range | | 4.5 | | 20 | V | | V <sub>UVLO;VP</sub> | VP under-voltage lockout threshold | VP rising, hysteresis = 0.2V | 4 | 4.3 | 4.6 | V | | I <sub>Q;VP</sub> | VP quiescent supply current | MMPM only, including Iq;vsys | | 400 | 750 | μA | | I <sub>Q;</sub> vsys | VSYS quiescent supply current | VCCIO, VCC33, VCORE regulators only | | 350 | 600 | μА | | Vsys | VSYS output voltage | Load = 10µA to 200mA | 4.8 | 5.0 | 5.18 | V | | V <sub>CCIO</sub> | VCCIO output voltage | Load = 10mA | 3.15 | 3.3 | 3.4 | V | | V <sub>CC33</sub> | VCC33 output voltage | Load = 10mA | 3.15 | 3.3 | 3.4 | V | | V <sub>CORE</sub> | VCORE output voltage | Load = 10mA | 1.14 | 1.2 | 1.26 | V | | I <sub>LIM;VSYS</sub> | VSYS regulator current limit | | 220 | 330 | | mA | | ILIM;VCCIO | VCCIO regulator current limit | | 45 | 80 | | mA | | I <sub>LIM;VCC33</sub> | VCC33 regulator current limit | | 45 | 80 | | mA | | I <sub>LIM;VCORE</sub> | VCORE regulator current limit | | 45 | 80 | | mA | | Kscfb | Short-circuit fold-back | | | 50 | | % | | V <sub>DO;VSYS</sub> | VSYS drop-out voltage | VP = 5V, I <sub>VSYS</sub> = 100mA | | 350 | 680 | mV | | Vuvlo;vsys | VSYS UVLO threshold | VSYS rising, hysteresis = 0.2V | 3.5 | 4 | 4.4 | V | | <b>K</b> POK;VCCIO | VCCIO power OK threshold | VCCIO rising, hysteresis = 10% | 79 | 85 | 91 | % | | <b>К</b> РОК;VCC33 | VCC33 power OK threshold | VCC33 rising, hysteresis = 10% | 79 | 85 | 91 | % | | <b>K</b> POK;VCORE | VCORE power OK threshold | VCORE rising, hysteresis = 10% | 79 | 85 | 91 | % | | UPOK;VCC18 | VCC18 power OK time | C <sub>VCC18</sub> = 1µF | | | 50 | μS | VHM = 12V and $T_A$ = -40°C to 125°C unless otherwise specified # High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 6.4.3 Power Monitor Electrical Characteristics Table 3 Power Monitor Electrical Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |--------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|-------| | \/ | D-f | T <sub>A</sub> = 25°C | 2.487 | 2.5 | 2.513 | V | | $V_{REF}$ | Reference Voltage | T <sub>A</sub> = -40°C to 125°C | 2.463 | 2.5 | 2.537 | V | | | | VCORE | | 1 | | V/V | | <b>k</b> mon | Power Monitoring Voltage coefficient | VSYS, VCCIO, VCC33 | | 0.4 | | V/V | | | COEfficient | TA = 25°C 2.487 2.5 2.513 \text{V} TA = -40°C to 125°C 2.463 2.5 2.537 \text{V} VCORE 1 V/ VSYS, VCCIO, VCC33 0.4 V/ VP, VREGO 0.1 V/ TA = 25C, at ADC 1.475 1.5 1.54 | V/V | | | | | V <sub>TEMP</sub> | Temperature monitor voltage | T <sub>A</sub> = 25C, at ADC | 1.475 | 1.5 | 1.54 | V | | <b>k</b> <sub>TEMP</sub> | Temperature monitoring coefficient | At ADC | | 5.04 | | mV/K | VHM = 12V and T<sub>A</sub> = -40°C to 125°C unless otherwise specified # High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 6.5 Typical Performance Characteristics VHM = 12V and T<sub>A</sub> = -40°C to 125°C unless otherwise specified # High Pin-Count 70V Motor Controller and Driver for BLDC Motors # 7 Configurable Analog Front-End (CAFE) #### 7.1 Features - 3 Differential Programmable-Gain Amplifiers (DA) - 4 Single-Ended Programmable-Gain Amplifiers (SA) - 10 5V IO pins - Over-Current Protection and Shutdown Comparators - Power Monitoring - Hibernate Push-Button Wake-up # High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 7.2 System Block Diagram Figure 8 CAFE System Block Diagram ### **High Pin-Count 70V Motor Controller and Driver for BLDC Motors** #### 7.3 Functional Description The device includes a Configurable Analog Front End<sup>TM</sup> that is accessible through 10 analog and I/O pins (AIO<9:0>). These pins can be configured to form flexible interconnected circuitry made up of 3 differential programmable gain amplifiers, 4 single-ended programmable gain amplifiers, 4 general purpose comparators, 3 phase comparators, 10 protection comparators, and one buffer output. These pins can also be programmed as analog feed-through pins, or as analog front end I/O pins that can function as digital inputs or digital open-drain outputs. The PAC proprietary configurable analog signal matrix (CASM) and configurable digital signal matrix (CDSM) allow real time asynchronous analog and digital signals to be routed in flexible circuit connections for different applications. A push-button function is provided for optional push button on, hibernate, and off power management function. The CAFE also contains a power monitor MUX that allows all available power supplies to be sampled by the ADC for control and operation of the application. #### 7.3.1 Differential Programmable Gain Amplifier (DA) The DAxP and DAxN pin pair are positive and negative inputs, respectively, to a differential programmable gain amplifier. The differential gain can be programmable to be 1x, 2x, 4x, 8x, 16x, 32x, and 48x for zero-ohm signal source impedance. The differential programmable gain amplifier has -0.3V to 3.5V input common mode range, and its output can be configured for routing directly to the ADC pre-multiplexer, or through a sample-and-hold circuit synchronized with the ADC auto-sampling mechanism. Each differential amplifier is accompanied by offset calibration circuitry, and two protection comparators for protection event monitoring. The programmable gain differential amplifier is optimized for use with signal source impedance lower than $500\Omega$ and with matched source impedance on both positive and negative inputs for minimal offset. The effective gain is scaled by $13.5k / (13.5k + R_{SOURCE})$ , where $R_{SOURCE}$ is the matched source impedance of each input. #### 7.3.2 Single-Ended Programmable Gain Amplifier (AMP) Each AMPx input goes to a single-ended programmable gain amplifier with signal relative to V<sub>SS</sub>. The amplifier gain can be programmed to be 1x, 2x, 4x, 8x, 16x, 32x, and 48x, or as analog feed-through. The programmable gain amplifier output is routed via a multiplexer to the configurable analog signal matrix CASM. #### 7.3.3 General-Purpose Comparator (CMP) The general-purpose comparator takes the CMPx input and compares it to either the programmable threshold voltage (V<sub>THREF</sub>) or a signal from the configurable analog signal matrix CASM. The comparator has 0V to V<sub>SYS</sub> input common mode range, and its polarity-selectable output is routed via a multiplexer to either a data input bit or the configurable digital signal matrix CDSM. Each general-purpose comparator has two mask bits to prevent or allow rising or falling edge of its output to trigger second microcontroller interrupt INT2, where INT2 can be configured to active protection event PR1. #### 7.3.4 Phase Comparator (PHC) The phase comparator takes the PHCx input and compares it to either the programmable threshold voltage (VTHREF) or a signal from the configurable analog signal matrix CASM. The comparison signal can be set to a phase reference signal generated by averaging the PHCx input voltages. In a three-phase motor control application, the phase reference signal acts as a virtual center tap for BEMF detection. The PHCx inputs are optionally fed through to the CASM. The PHC inputs can be compared to the virtual center-tap, or phase to phase for the most efficient BEMF zero-cross detection. The phase comparators have configurable asymmetric hysteresis. The phase comparator has 0V to V<sub>SYS</sub> input common mode range, and its polarity-selectable output is routed to a data input bit and to the phase/position multiplexer synchronized with the auto-sampling sequencers. ### **High Pin-Count 70V Motor Controller and Driver for BLDC Motors** #### 7.3.5 Protection Comparator (PCMP) Two protection comparators are provided in association with each differential programmable gain amplifier, with outputs available to trigger protection events and accessible as read-back output bits. The high-speed protection (HP) comparator compares the PCMPx pin to the 8-bit HP DAC output voltage, with full scale voltage of 2.5V. The limit protection (LP) comparator compares the differential programmable gain amplifier output to the 10-bit LP DAC output voltage, with full scale voltage of 2.5V. Each protection comparator has a mask bit to prevent or allow it to trigger the main microcontroller interrupt INT1. Each protection comparator also has one mask bit to prevent or allow it to activate protection event PR1, and another mask bit to prevent or allow it to activate protection event PR2. These two protection events can be used directly by protection circuitry in the Application Specific Power Driver<sup>TM</sup> (ASPD) to protect devices being driven. #### 7.3.6 Analog Output Buffer (BUF) A subset of the signals from the configurable analog signal matrix CASM can be multiplexed to the BUF6 pin for external use. The buffer offset voltage can be minimized with the built-in swap function. #### 7.3.7 Analog Front End I/O (AIO) There are 10 AlOx pins that are available in the device. When the AlO pins are in I/O mode, the pin can be configured to be a digital input or digital open-drain output. The AlOx input or output signal can be set to a data input or output register bit or multiplexed to one of the signals in the configurable digital signal matrix CDSM. The signal can be set to active high (default) or active low, with V<sub>SYS</sub> as the supply rail. AlO<9:6> support microcontroller interrupts for external signals. Each of these I/Os has two mask bits to prevent or allow rising or falling edge of its corresponding digital input to trigger second microcontroller interrupt INT2. #### 7.3.8 Push Button (PBTN) AlO6 may be configured as a push-button input that is used to wake-up the PAC5524 when it is in hibernate mode. Before entering hibernate mode, the MCU can configure AlO6 to be a wake-up source to exit hibernate mode. When a high-to-low transition is observed on AlO6, the CAFE will wake-up the device. In addition, the PBTN may be used as a hardware reset for the MCU when it is held low for longer than 8s during normal operation. The PBTN input is active-low and a 55k resistor that is pulled-up to 3V. Pulling this signal to ground externally will raise the push-button event. #### 7.3.9 HP DAC and LP DAC The 8-bit HP DAC can be used as the comparison voltage for the high-speed protection (HP) comparators or routed for general purpose use via the AB2 signal in the CASM. The HP DAC output full scale voltage is 2.5V. The 10-bit LP DAC can be used as the comparison voltage for the limit protection (LP) comparators or routed for general purpose use via the AB3 signal in the CASM. The LP DAC output full scale voltage is 2.5V. ### High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 7.3.10 ADC Analog Input The PAC5524 has several different analog input channels that may be used for analog-to-digital conversions using the MCU ADC. The diagram below shows the hierarchy of MUXes that are available for analog signal sampling. Figure 9 ADC Analog Input The PAC5524 contains three analog MUXes as shown in the figure above: - ADC MUX - AFE MUX - PWRMON MUX The ADC MUX is an 8-channel MUX local to the ADC on the MCU that is directly controlled either by registers in the MCU, or automatically by the ADC DTSE. The output of the ADC MUX is sampled by the ADC. The ADC0 input to the ADC MUX is connected to the AFE MUX through the PG7 IO (which is internal to the device). ADC MUX input channels ADC1-ADC7 are directly connected to the pins on the PAC5524 on the IOs shown in the figure above The AFE MUX is a 16-to-1 MUX that selects between the DA outputs, analog bus channels, voltage reference and the internal temperature sensor (VPTAT). This allows the ADC to rapidly sample the motor phase current, external voltage and temperature signals and the internal device temperature using the hardware sequencer on the device (DTSE). The PWRMON MUX is a 8-to-1 MUX that selects between the power supply rails and comparator outputs. This MUX may be changed using the SPI bus by changing the MUX select register for this MUX. For more information on controlling the various MUXes using the ADC and DTSE, see the PAC5524 User Guide. ### High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 7.3.11 Configurable Analog Signal Matrix (CASM) The CASM has 12 general purpose analog signals labeled AB1 through AB12 that can be used for: - Routing the single-ended programmable gain amplifier or analog feed-through output to AB1 through AB9 - Routing an analog signal via AB1, AB2, or AB3 to the negative input of a general-purpose comparator or phase comparator - Routing the 8-bit HP DAC output to AB2 - Routing the 10-bit LP DAC output to AB3 - Routing analog signals via AB1 through AB12 to the ADC pre-multiplexer - Routing phase comparator feed-through signals to AB7, AB8, and AB9, and averaged voltage to AB1 #### 7.3.12 Configurable Digital Signal Matrix (CDSM) The CDSM has 7 general purpose bi-directional digital signals labeled DB1 through DB7 that can be used for: - Routing the AlOx input to or output signals from DB1 through DB7 - Routing the general-purpose comparator output signals to DB1 through DB7 #### 7.3.13 Temperature Protection The PAC5524 has two level of temperature protection. When the device reaches an internal temperature of 140°C, there is a mask-able interrupt that may be generated on IRQ1 to the MCU. The MCU may use this information to change the application behavior or disable the motor. The temperature warning status is cleared when the internal temperature falls below the temperature warning hysteresis threshold after the blanking time. When the device reaches an internal temperature of 170C, the device will shut down all power supplies and gate drivers. The device will re-start when the internal temperature falls below the temperature fault hysteresis threshold after the blanking time. # High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 7.4 Electrical Characteristics The Electrical Characteristics for the CAFE are shown below. #### 7.4.1 Differential Programmable Gain Amplifier (DA) Table 4 DA Electrical Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |---------------------|---------------------------------------------------------|----------------------------------------------------------------------------|------|------|------------|-------| | Icc;da | Operating supply current | Each enabled amplifier | | 150 | 300 | μΑ | | VICMR;DA | Input common mode range | | -0.3 | | 3.5 | V | | V <sub>OLR;DA</sub> | Output linear range | | 0.1 | | Vsys - 0.1 | V | | V <sub>SHR;DA</sub> | Sample and hold range | | 0.1 | | 3.5 | | | Vos;da | Input offset voltage | Gain = 48x, $V_{DAXP}=V_{DAXN}=0V$ , $T_A=25$ °C | -8 | | 8 | mV | | | | Gain = 1x | | 1 | | | | | | Gain = 2x | | 2 | | | | | | Gain = 4x | | 4 | | | | Avzi;da | Differential amplifier gain (zero ohm source impedance) | Gain = 8x, V <sub>DAxP</sub> =V <sub>DAxN</sub> =0V,T <sub>A</sub> = 25°C | | 8 | | | | | | | -2 | | 2 | % | | | | Gain = 16x | | 16 | | | | | | Gain = 32x | | 32 | | | | | | Gain = 48x | | 48 | | | | KCMRR;DA | Common mode rejection ratio | Gain = 8x, V <sub>DAxP</sub> =V <sub>DAxN</sub> =0V, T <sub>A</sub> = 25°C | | 55 | | dB | | RINDIF;DA | Differential input impedance | | | 27 | | kΩ | | | Slew rate <sup>1</sup> | Gain = 8x | 7 | 10 | | V/μs | | tst;da | Settling time <sup>1</sup> | To 1% of final value | | 200 | 400 | ns | $T_A$ = -40°C to 125°C unless otherwise specified <sup>&</sup>lt;sup>1</sup> Guaranteed by design # High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 7.4.2 Single-Ended Programmable Gain Amplifier (SA) #### Table 5 SA Electrical Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |----------------------|----------------------------|------------------------------------------------------------|------|------|------------------------|-------| | ICC;AMP | Operating supply current | Each enabled amplifier | | 80 | 140 | μΑ | | VICMR;AMP | Input common mode range | | 0 | | Vsys | V | | V <sub>OLR;AMP</sub> | Output linear range | | 0.1 | | V <sub>SYS</sub> – 0.1 | V | | V <sub>OS;AMP</sub> | Input offset voltage | Gain = 1x, T <sub>A</sub> =25°C, V <sub>AMPX</sub> =2.5V | -10 | | 10 | mV | | | | Gain = 1x | | 1 | | | | | | Gain = 2x | | 2 | | | | | | Gain = 4x | | 4 | | | | $A_{V;AMP}$ | Amplifier gain | Gain = 8x, V <sub>AMPx</sub> =125mV, T <sub>A</sub> = 25°C | -2 | | 2 | % | | | | Gain = 16x | | 16 | | | | | | Gain = 32x | | 32 | | | | | | Gain = 48x | | 48 | | | | I <sub>IN;AMP</sub> | Input current | | | 0 | 1 | μΑ | | | Slew rate <sup>2</sup> | Gain = 8x | 8 | 12 | | V/μs | | tst;amp | Settling time <sup>2</sup> | To 1% of final value | | 150 | 300 | ns | $T_A = -40$ °C to 125°C unless otherwise specified ### 7.4.3 General Purpose Comparator (CMP) #### Table 6 CMP Electrical Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |-----------------------|-------------------------------|------------------------|------|------|-----------|-------| | ICC;CMP | Operating supply current | Each enabled amplifier | | 35 | 110 | μА | | V <sub>ICMR;CMP</sub> | Input common mode range | | 0 | | $V_{SYS}$ | V | | Vos;cmp | Input offset voltage | VCMPx=2.5V, TA=25C | -10 | | 10 | mV | | V <sub>HYS;CMP</sub> | Hysteresis | | | 20 | | mV | | I <sub>IN;CMP</sub> | Input current | | | 0 | 1 | μА | | t <sub>DEL;CMP</sub> | Comparator delay <sup>2</sup> | | | | 100 | ns | $T_A$ = -40°C to 125°C unless otherwise specified. <sup>&</sup>lt;sup>2</sup> Guaranteed by design # High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 7.4.4 Phase Comparator (PHC) #### Table 7 PHC Electrical Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |-----------------------|-------------------------------|------------------------------------------------|------|------|------|-------| | Icc;phc | Operating supply current | Each enabled amplifier | | 35 | 110 | μА | | V <sub>ICMR;PHC</sub> | Input common mode range | | 0 | | Vsys | V | | V <sub>OS;PHC</sub> | Input offset voltage | V <sub>PCMPx</sub> =2.5V, T <sub>A</sub> =25°C | -10 | | 10 | mV | | V <sub>HYS;PHC</sub> | Hysteresis | | | 20 | | mV | | I <sub>IN;PHC</sub> | Input current | | | 0 | 1 | μА | | t <sub>DEL;PHC</sub> | Comparator delay <sup>3</sup> | | | | 100 | ns | $T_A$ = -40°C to 125°C unless otherwise specified. #### 7.4.5 Protection Comparator (PCMP) #### Table 8 PCMP Electrical Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |------------------------|-------------------------------|-----------------------------------------------|------|------|---------------------|-------| | I <sub>CC;PCMP</sub> | Operating supply current | Each enabled comparator | | 35 | 100 | μА | | V <sub>ICMR;PCMP</sub> | Input common mode range | | 0.3 | | V <sub>SYS</sub> -1 | V | | V <sub>OS;PCMP</sub> | Input offset voltage | V <sub>CMPx</sub> =2.5V, T <sub>A</sub> =25°C | -10 | | 10 | mV | | V <sub>HYS;PCMP</sub> | Hysteresis | | | 20 | | mV | | I <sub>IN;PCMP</sub> | Input current | | | 0 | 1 | μА | | t <sub>DEL;PCMP</sub> | Comparator delay <sup>1</sup> | | | | 100 | ns | $T_A = -40$ °C to 125°C unless otherwise specified. #### 7.4.6 Analog Output Buffer (BUF) #### Table 9 BUF Electrical Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |-----------------------|--------------------------|------------------------------------------------|------|------|------|-------| | Icc;BUF | Operating supply current | No load | | 35 | 100 | μА | | V <sub>ICMR;BUF</sub> | Input common mode range | | 0 | | 3.5 | V | | V <sub>OLR;AMP</sub> | Output linear range | | 0.1 | | 3.5 | V | | V <sub>OS;BUF</sub> | Offset voltage | V <sub>BUF</sub> = 2.5V, T <sub>A</sub> = 25°C | -18 | | 18 | mV | | I <sub>OMAX</sub> | Maximum output current | C <sub>L</sub> = 0.1nF | 0.8 | 1.3 | | mA | $T_A = -40$ °C to 125°C unless otherwise specified. <sup>&</sup>lt;sup>3</sup> Guaranteed by design # High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 7.4.7 Analog Front End (AIO) Electrical Characteristics #### Table 10 AIO Electrical Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |---------------------|-----------------------------------|-----------------------------------------------------------------|------|------|------|-------| | Vaio | Pin voltage range | | 0 | | 5 | V | | V <sub>IH;AIO</sub> | High-level input voltage | | 2.2 | | | V | | V <sub>IL;AIO</sub> | Low-level input voltage | | | | 8.0 | V | | R <sub>PD;AIO</sub> | Pull-down resistance | Input mode | 0.5 | 1 | 1.8 | МΩ | | Vol:aio | Low-level output voltage | I <sub>AIO&lt;9:7,3:1&gt;</sub> =7mA,<br>open-drain output mode | | | 0.4 | V | | V OL;AIO | | I <sub>AlO&lt;6,0&gt;</sub> =7mA,<br>open-drain output mode | | | 0.5 | | | lol;aio | Low-level output sink current | V <sub>AlOx</sub> = 0.4V, open-drain output mode | 6 | 14 | | mA | | I <sub>LK;AIO</sub> | High-level output leakage current | V <sub>AlOx</sub> = 5V, open-drain output mode | | 0 | 10 | μА | $T_A$ = -40°C to 125°C unless otherwise specified #### 7.4.8 Push-Button (PBTN) Electrical Characteristics #### Table 11 PBTN Electrical Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |----------------------|--------------------------|-------------------------------|------|------|------|-------| | $V_{I;PBTN}$ | Input voltage range | | 0 | | 5 | V | | V <sub>IH;PBTN</sub> | High-level input voltage | | 2 | | | V | | V <sub>IL;PBTN</sub> | Low-level input voltage | | | | 0.35 | V | | R <sub>PU;PBTN</sub> | Pull-up resistance | To 3V, push-button input mode | 40 | 55 | 95 | kΩ | $T_A$ = -40°C to 125°C unless otherwise specified #### 7.4.9 HP DAC and LP DAC Electrical Characteristics #### Table 12 HPDAC and LPDAC Electrical Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |---------|--------------------------------|---------------------|-------|------|-------|-------| | VDACREF | DAC reference voltage | TA = 25°C | 2.48 | 2.5 | 2.52 | V | | | | TA = -40°C to 125°C | 2.453 | 2.5 | 2.547 | | | | HP 8-bit DAC INL4 | | -1 | | 1 | LSB | | | HP 8-bit DAC DNL <sup>4</sup> | | -0.5 | | 0.5 | LSB | | | LP 10-bit DAC INL <sup>4</sup> | | -2 | | 2 | LSB | | , | LP 10-bit DAC DNL <sup>4</sup> | | -1 | | 1 | LSB | $T_A$ = -40°C to 125°C unless otherwise specified <sup>&</sup>lt;sup>4</sup> Guaranteed by design # High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 7.4.10 Temperature Protection Electrical Characteristics #### Table 13 PBTN Electrical Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |------------------------|--------------------------------|------------|------|------|------|-------| | Twarn | Temperature warning threshold | | | 140 | | °C | | Twarn;hys | Temperature warning hysteresis | | | 10 | | °C | | Twarn; Blank | Temperature warning blanking | | | 10 | | μs | | T <sub>FAULT</sub> | Temperature fault threshold | | | 165 | | °C | | T <sub>FAULT;HYS</sub> | Temperature fault hysteresis | | | 10 | | °C | | TFAULT;BLANK | Temperature fault blanking | | | 10 | | μs | ### High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 7.5 Typical Performance Characteristics #### (T<sub>A</sub> = -25°C unless otherwise specified) Figure 10 PGA Typical Performance Characteristics # High Pin-Count 70V Motor Controller and Driver for BLDC Motors ### 8 Application Specific Power Drivers (ASPD) #### 8.1 Features - 3 low-side and 3 high-side gate drivers - 1.5A gate driving capability - Break-before-make Dead-Time Enforcement - OC, UV and OV Protection #### 8.2 System Block Diagram Figure 11 ASPD System Block Diagram ### High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 8.3 Functional Description The Application Specific Power Drivers<sup>TM</sup> (ASPD) module handles power driving for power and motor control applications. The ASPD contains three low-side gate drivers (DRLx), three high-side gate drivers (DRHx). Each gate driver can drive an external MOSFET or IGBT switch in response to high-speed control signals from the microcontroller ports, and a pair of high-side and low-side gate drivers can form a half-bridge driver. The ASPD includes built-in configurable fault protection for the internal gate drivers. The figure below shows typical gate driver connections. The ASPD gate drivers support up to a 70V supply. Figure 12 Typical Gate Driver Connections #### 8.4 Low-Side Gate Drivers The DRLx low-side gate driver drives the gate of an external MOSFET or IGBT switch between the low-level power ground rail and high-level VP supply rail. The DRLx output pin has sink and source output current capability of 1.5A. Each low-side gate driver is controlled by a microcontroller port signal with 4 configurable levels of propagation delay. #### 8.5 High-Side Gate Drivers The DRHx high-side gate driver drives the gate of an external MOSFET or IGBT switch between its low-level DRSx driver source rail and its high-level DRBx bootstrap rail. The DRSx pin can go up to 70V steady state. The DRHx output pin has sink and source output current capability of 1.5A. The DRBx bootstrap pin can have a maximum operating voltage of 16V relative to the DRSx pin, and up to 82V steady state. The DRSx pin is designed to tolerate momentary switching negative spikes down to -5V without affecting the DRHx output state. Each high-side gate driver is controlled by a microcontroller port signal with 4 configurable levels of propagation delay. For bootstrapped high-side operation, connect an appropriate capacitor between DRBx and DRSx and a properly rated bootstrap diode from $V_P$ to DRBx. To operate the DRHx output as a low-side gate driver, connect its DRBx pin to $V_P$ and its DRSx pin to VSS. ### High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 8.6 High-Side Switching Transients Typical high-side switching transients are shown below. To ensure functionality and reliability, the DRSx and DRBx pins must not exceed the peak and undershoot limit values shown. This should be verified by probing the DRBx and DRSx pins directly relative to VSS pin. A small resistor and diode clamp for the DRSx pin can be used to make sure that the pin voltage stays within the negative limit value. In addition, the high-side slew rate dV/dt must be kept within ±5V/ns for DRSx. This can be achieved by adding a resistor-diode pair in series, and an optional capacitor in parallel with the power switch gate. The parallel capacitor also provides a low impedance and close gate shunt against coupling from the switch drain. These optional protections and slew rate control are shown in the figure below. (a) High-Side Switching Transients (b) Optional Transient Protection and Slew Rate Control Figure 13 High-Side Switching Transients and Optional Circuitry #### 8.7 Power Drivers Control All power drivers are initially disabled from power-on-reset. To enable the power drivers, the microprocessor must first set the driver enable bit to '1'. The gate drivers are controlled by the microcontroller ports and/or PWM signals as shown in **Error! Reference source not found.**. The drivers have configurable delays as shown in Table 14 Power Driver Delay Configuration. Refer to the PAC application notes and user guide for additional information on power drivers control programming. Table 14 Power Driver Delay Configuration | Delay | DRLx | | DF | RHx | |---------|--------|---------|--------|---------| | Setting | Rising | Falling | Rising | Falling | | 00b | 130ns | 140ns | 160ns | 140ns | | 01b | 170ns | 180ns | 200ns | 180ns | | 10b | 230ns | 250ns | 260ns | 240ns | | 11b | 360ns | 380ns | 380ns | 370ns | # High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 8.8 Gate Driver Fault Protection The ASPD incorporates a configurable fault protection mechanism using protection signal from the Configurable Analog Front End (CAFE), designated as protection event 1 (PR1) signal. The DRL0/DRL1/DRL2 drivers are designated as low-side group 1. The DRH3/DRH4/DRH5 gate drivers are designated as high-side group 1. The PR1 signal from the CAFE can be used to disable low-side group 1, high-side group 1, or both depending on the PR1 mask bit settings. # High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 8.9 Electrical Characteristics The Electrical Characteristics for the ASPD are shown below. #### 8.9.1 Low-Side Gate Drivers Table 15 Low-Side Gate Drivers Electrical Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |-----------------------|---------------------------------------|--------------------------|---------------------|----------------------|------|-------| | $V_{OH;DRL}$ | High-level output voltage | $I_{DRLx} = -50mA$ | V <sub>P</sub> -0.5 | V <sub>P</sub> -0.25 | | V | | V <sub>OL;DRL</sub> | Low-level output voltage | I <sub>DRLx</sub> = 50mA | | 0.175 | 0.35 | V | | I <sub>OHPK;DRL</sub> | High-level pulsed peak source current | 10μs pulse | | -1.5 | | Α | | I <sub>OLPK;DRL</sub> | Low-level pulsed peak sink current | 10μs pulse | | 1.5 | | Α | VP = 12V and $T_A$ = -40°C to 125°C unless otherwise specified #### 8.9.2 High-Side Gate Drivers Table 16 High-Side Gate Drivers Electrical Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |-----------------------|-----------------------------------------|------------------------------------------------------------------------|----------------------------|--------------------------|-------------------------|-------| | V <sub>DRS</sub> | Level-shift driver source voltage range | Repetitve, 10µs pulse | -5 | | 71 | V | | | | Steady state | 0 | | 66 | V | | $V_{DRB}$ | Bootstrap pin voltage range | Repetitive, 10μs pulse | 3 | | 83 | V | | | | Steady state | 5.2 | | 78 | V | | V <sub>BS;DRB</sub> | Bootstrap supply voltage range | V <sub>DRBx</sub> , relative to respective V <sub>DRSx</sub> | 5.2 | | 16 | V | | V <sub>UVLO;DRB</sub> | Bootstrap UVLO threshold | $V_{DRBx}$ rising, relative to respective $V_{DRSx}$ , hysteresis = 1V | | 3.5 | 4.5 | V | | I <sub>BS;DRB</sub> | Bootstrap circuit supply current | Gate Driver Disabled | | 23 | 35 | μА | | | | Gate Driver Enabled | | 30 | 45 | | | I <sub>OS;DRB</sub> | Offset supply current | Gate Driver Disabled | | 0.5 | 10 | μА | | | | Gate Driver Enabled | | 0.5 | 10 | | | V <sub>OH;DRH</sub> | High-Level output voltage | I <sub>DRHx</sub> = -50mA | V <sub>DRBx</sub> -<br>0.6 | V <sub>DRBx</sub> -0.2 | | ٧ | | V <sub>OL;DRH</sub> | Low-level output voltage | I <sub>DRHx</sub> = 50mA | | V <sub>DRSx</sub> +0.175 | V <sub>DRSx</sub> +0.35 | V | | I <sub>OHPK;DRH</sub> | High-level pulsed peak source current | 10μs pulse | | -1.5 | | Α | | I <sub>OLPK;DRL</sub> | Low-level pulsed peak sink current | 10μs pulse | | 1.5 | | Α | VP = 12V and T<sub>A</sub> = -40°C to 125°C unless otherwise specified # High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 8.9.3 High-Side and Low-Side Gate Driver Propagation Delay Table 17 Gate Driver Propagation Delay Electrical Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |-----------------|-------------------|-------------------|------|------|------|-------| | | Propagation Delay | Delay setting 00b | | 10 | | ns | | | | Delay setting 01b | | 50 | | ns | | ι <sub>PD</sub> | | Delay setting 10b | | 120 | | ns | | | | Delay setting 11b | | 250 | | ns | VP = 12V and $T_A$ = -40°C to 125°C unless otherwise specified # High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 8.10 Typical Performance Characteristics (VP = 12V and T<sub>A</sub> = -25°C unless otherwise specified) # PAC5524 High Pin-Count 70V Motor Controller and Driver for BLDC Motors Figure 14 ASPD Gate Driver Typical Performance Characteristics ## High Pin-Count 70V Motor Controller and Driver for BLDC Motors ## 9 SOC Control Signals The MCU has access to the Analog Sub-system on the PAC5524 through certain digital peripherals. The functions that the MCU may access from the Analog Sub-System are: - · High-side and Low-side Gate Drivers - SPI Interface for Analog Register Access - ADC EMUX - Analog Sub-system Interrupts #### 9.1 High-side and Low-Side Gate Drivers The high-side and low-side gate drivers on the PAC5524 are controlled by PWM outputs of the timer peripherals on the MCU. The timer peripheral generates the PWM output. The PWM timer may be configured to generate a complementary PWM output (high-side and low-side gate drive signals) with hardware controlled dead-time. These signals are sent to the gate drivers in the Analog Sub-system that create the high and low side gate drivers for the external inverter. The user may choose to enable or not enable the DTG (Dead-time Generator). The diagram below shows the block diagram of the PWM timer, DTG and ASPD gate drivers. Figure 15 SOC Signals for Gate Drivers Each timer peripheral that drives the DTG and ASPD Gate Drivers has two PWM outputs that are connected to the gate drivers: TxPWM<n> and TxPWM<n+4>. If the Dead-Time Generator is disabled TxPWM<n> is connected to the DRLx gate driver output and TxPWM<n+4> is connected to the DRHx gate driver output. If the DTG is enabled, the TxPWM<n+4> is used to generate the complementary high-side and low-side output (DTGx-H and DTGx-L). DTGx-H is connected to the DRHx output and DTGx-L is connected to the DRLx output. The MCU allows flexibility the assignment of PWM outputs to ASPD gate drivers. The tables below shows which PWM outputs are available for each gate driver. # High Pin-Count 70V Motor Controller and Driver for BLDC Motors For applications that drive half-bridge or full-bridge topologies, the DTG will be enabled to allow a complementary output with dead-time insertion. Table 18 PWM to ASPD Gate Driver Options (DTG Enabled) | Gate Driver | PWM Input Options | |-------------|-------------------| | | TAPWM4 | | | TBPWM4 | | DRH3/DRL0 | TCPWM0 | | | TCPWM4 | | | TDPWM4 | | | TAPWM5 | | | TBPWM5 | | DRH4/DRL1 | TCPWM1 | | | TCPWM5 | | | TDPWM5 | | | TAPWM6 | | | TBPWM6 | | DRH5/DRL2 | TCPWM2 | | | TCPWM6 | | | TDPWM6 | # High Pin-Count 70V Motor Controller and Driver for BLDC Motors For applications that are not driving half-bridge topologies, the DTG is disabled and the PWM outputs are directly connected to the gate drivers. Table 19 PWM to ASPD Gate Driver Options (DTG Enabled) | Gate Driver | PWM Input Options | |-------------|-------------------| | | TAPWM4 | | | TBPWM4 | | DRH3 | TCPWM0 | | | TCPWM4 | | | TDPWM4 | | | TAPWM5 | | | TBPWM5 | | DRH4 | TCPWM1 | | | TCPWM5 | | | TDPWM5 | | | TAPWM6 | | | TBPWM6 | | DRH5 | TCPWM2 | | | TCPWM6 | | | TDPWM6 | | | TAPWM0 | | DRL0 | TBPWM0 | | DKLU | TCPWM0 | | | TDPWM0 | | | TAPWM1 | | DRL1 | TBPWM1 | | DKLI | TCPWM1 | | | TDPWM1 | | | TAPWM2 | | DDI 2 | TBPWM2 | | DRL2 | TCPWM2 | | | TDPWM2 | ## High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 9.2 SPI SOC Bus The SPI SOC bus is used for reading and writing registers in the Analog Sub-System. The PAC5524 allows both USARTA and USARTB to be used as the SPI master to read and write registers in the Analog Sub-System. The table below shows which peripherals and which IO pins should be used for this interface. Table 20 SPI SOC Bus Connections | SPI Signal | USART Signal | IO Pin | |------------|--------------|--------| | 00114 | USASCLK | PA3 | | SCLK | USBSCLK | PA3 | | MOCI | USAMOSI | PA4 | | MOSI | USBMOSI | PA4 | | MICO | USAMISO | PA5 | | MISO | USBMISO | PA5 | | 00 | USASS | PA6 | | SS | USBSS | PA6 | #### 9.3 ADC EMUX The ADC EMUX is a write-only serial bus that the ADC DTSE uses for instructing the CAFE to perform MUX changes, activate Sample and Hold, etc. The table below shows the MCU pins that are used by the ADC EMUX in the PAC5524. Table 21 ADC EMUX SOC Bus Connections | SPI Signal | USART Signal | IO Pin | |------------|--------------|--------| | SCLK | USASCLK | PA3 | | SCLK | USBSCLK | PA3 | #### 9.4 Analog Interrupts The Analog sub-system has two interrupts that it can generate for different conditions. The table below shows the two different interrupts, the interrupt conditions and the IO pin that the interrupts are connected to. Table 22 Analog Interrupt SOC Bus Connections | SPI Signal | USART Signal | IO Pin | |------------|------------------------------------------------------------------------------------------------------|--------| | nIRQ1 | HPCOMP/LPCOMP Comparator Protection for<br>Over-current and Over-Voltage events | PA7 | | nIRQ2 | BEMF and Special Mode Comparator, including phase to phase comparator, AIO6/AIO7/AIO8/AIO9 interrupt | PA0 | ## High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 10 ADC/DTSE #### 10.1 Features - 10-bit 1MSPS SAR ADC - Configurable Dynamic Triggering and Sequence Engine (DTSE) - High-speed sample and hold for current measurement - Current, power and temperature monitoring using DTSE #### 10.2 System Block Diagram Figure 16 ADC/DTSE System Block Diagram ## High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 10.3 Functional Description #### 10.3.1 ADC The analog-to-digital converter (ADC) is a 12-bit successive approximation register (SAR) ADC with 400ns conversion time and up to 2.5 MSPS capability. The integrated analog multiplexer allows selection from up to 8 direct ADx inputs, and from up to 10 analog inputs signals in the Configurable Analog Front End (CAFE), including up to 3 differential input pairs as well as temperature and V<sub>REF</sub> / 2. The ADC contains a power down mode, and the user may configure the ADC to interrupt the MCU for the completion of a conversion when in manual mode. The ADC may be configured for either repeating or non-repeating conversions or conversion sequences. #### 10.3.2 Dynamic Triggering and Sample Engine (DTSE) The Dynamic Triggering and Sample Engine (DTSE) is a highly-configurable automatic sequencer that allows the user to configure automatic sampling of their application-specific analog signals without any interaction from the micro-controller core. The DTSE also contains a pseudo-DMA engine that copies each of up to 24 conversion results to dedicated memory space and can interrupt the MCU when complete. The DTSE has up to 32 input triggers, from PWM Timers A, B, C and D for either the rising, falling or rising and falling PWM edges. The user may also force any trigger sequence by writing a register via firmware. The user can configure the DTSE to chain from 1 to 24 conversions to any PWM trigger. The DTSE has a flexible interrupt structure that allows up to 24 interrupts to be configured at the completion of any individual conversion. The user may configure one of four different IRQ signals when generating an interrupt during sequence conversions. The IRQ may be generated at the end of a conversion sequence, or at the end of a series of conversions. The user may select one of four IRQs for conversions, and each may be assigned a different interrupt priority. Each of the 24 conversions has dedicated results registers, so that the pseudo-DMA engine has dedicated storage for each of the conversion results. #### 10.3.3 EMUX Control A dedicated low latency interface controllable by the DTSE or register control allows changing the ADC pre-multiplexer and asserting/de-asserting the S/H circuit in the Configurable Analog Front-End (CAFE), allowing back to back conversions of multiple analog inputs without microcontroller interaction. For more information on the ADC and DTSE, see the PAC55XX Family User Guide. # High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 10.4 Electrical Characteristics The Electrical Characteristics for the ADC and DTSE are shown below. #### Table 23 ADC/DTSE Electrical Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |----------------------|--------------------------------------|--------------------------------------------------------------|------|-------|------|--------| | f <sub>ADCCLK</sub> | ADC conversion clock input | | | | 40 | MHz | | | | | | | 16 | ADCCLK | | f <sub>ADCCONV</sub> | ADC conversion time | f <sub>ADCCLK</sub> = 40MHz;<br>PCx, PDx, PEx, PFx, PGx pins | | | 400 | ns | | tino | ADC sample and hold time | f <sub>ADCCLK</sub> = 40MHz; | | | 800 | ns | | t <sub>ADC;SH</sub> | ADC sample and hold time | AIO[9:0] pins<br>$f_{ADCCLK} = 40MHz$ | | | 100 | ns | | tadc;cvt | ADC analog conversion time | | | | 4 | ADCCLK | | CADCIC | ADC input capacitance | ADC MUX input | | 1 | | pF | | | ADC resolution | | | 12 | | bits | | | ADC effective resolution | | 10.5 | | | bits | | | ADC differential non-linearity (DNL) | F <sub>ADCCLK</sub> = 25MHz | | ±0.5 | | LSB | | | ADC resolution | F <sub>ADCCLK</sub> = 40MHz | | ±0.75 | | LSB | | | ADC integral non-linearity (INL) | F <sub>ADCCLK</sub> = 25MHz | | ±0.5 | | LSB | | | ADC differential non-linearity (DNL) | F <sub>ADCCLK</sub> = 40MHz | | ±0.75 | | LSB | | | ADC offset error | | | 0.6 | | %FS | | | ADC gain error | | | 0.12 | | %FS | | V <sub>REFADC</sub> | ADC reference input voltage | VREF = 2.5V | | 2.5 | | V | | f <sub>EMUXCLK</sub> | EMUX engine clock input | | | | 50 | MHz | $T_A$ = -40°C to 125°C unless otherwise specified # High Pin-Count 70V Motor Controller and Driver for BLDC Motors ## 11 Memory System #### 11.1 Features - 128kB Program FLASH - 30k Program/Erase cycles - 10 years data retention - FLASH look-ahead buffer for optimizing access - 1kB INFO-1 FLASH - 1kB INFO-2 FLASH - Device ID, Unique ID, trim and manufacturing data - 32kB SRAM - 150MHz access for code or data - SECDE for read/write operations - User-configurable Code Protection #### 11.2 System Block Diagram Figure 17 Memory System Block Diagram ## High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 11.3 Functional Description The PAC5524 contains multiple banks of FLASH memory, SRAM memory as well as peripheral control registers that are accessible to the MCU in a flat memory map. #### 11.3.1 Program FLASH The PAC55XX Memory Controller provides access to 128 1kB pages of main program FLASH for a total of 128kB of FLASH through the system AHB bus. Each page may be individually erased or written while the MCU is executing instructions from SRAM. The PAC55XX Memory Controller provides a FLASH read buffer that optimizes access from the MCU to the FLASH memory. This look ahead buffer monitors the program execution and fetches instructions from FLASH before they are needed to optimize access to this memory. #### 11.3.2 INFO FLASH The PAC55XX Memory Controller provides access to the INFO-1, INFO-2 and INFO-3 FLASH memories, which are each a single 1kB page for a total of 3kB of memory. INFO-1 and INFO-2 are read-only memories that contains device-specific information such as the device ID, a unique ID, trimming and calibration data that may be used by programs executing on the PAC55XX. INFO-3 is available to the user for data or program storage. #### 11.3.3 SRAM The PAC55XX Memory Controller provides access to the 32kB SRAM for non-persistent data storage. The SRAM memory supports word (4B), half-word (2B) and byte addresses. The PAC55XX Memory Controller can read or write data from RAM up to 150MHz. This can be a benefit for time-critical applications. This memory can also be used for program execution when modifying the contents of FLASH, INFO-1 or INFO-2 FLASH. The PAC55XX Memory Controller also has an SECDED encoder, capable of detecting and correcting single-bit errors, and detecting double-bit errors. The user may read the status of the encoder, to see if a single-bit error has occurred. The user may also enable an interrupt upon detection of single-bit errors. Dual-bit errors can be configured to generate an interrupt in the PAC55XX.<sup>5</sup> For more information on the PAC55XX Memory Controller, see the PAC55XX Family User Guide. <sup>&</sup>lt;sup>5</sup> Note that when writing half-word or single bytes to SRAM, the memory controller must perform a read-modify write to memory to perform the SECDED calculation. These operations will take more than one clock cycle to perform for this reason. # High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 11.3.4 Code Protection The PAC5524 allows the user to configure a 4-level code protection scheme to secure code from being read from the device. There are four levels of code protection available as shown in the table below. Table 24 Code Protection Levels | Level | Name | Features | |-------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | UNLOCKED | <ul><li>No restrictions</li></ul> | | 1 | RW PROTECTION | <ul> <li>SWD enabled</li> <li>Programmable protection of up to 64 regions of FLASH</li> <li>User-specified Read or Write per region</li> </ul> | | 2 | SWD DISABLED | <ul> <li>SWD disabled</li> <li>Programmable protection of up to 64 regions of FLASH</li> <li>User-specified Read or Write per region</li> </ul> | | 3 | SWD PERMANENTLY<br>DISABLED | <ul> <li>SWD disabled</li> <li>Programmable protection of up to 64 regions of FLASH User-specified Read or Write per region </li> <li>No recovery</li> </ul> | # High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 11.4 Electrical Characteristics The Electrical Characteristics for the Memory System are shown below. Table 25 Memory System Electrical Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |------------------------|----------------------------|------------------------------------------------------------------|------|------|------|--------| | FLASH | | | | | | | | tread;flash | FLASH word read time | | 40 | | | ns | | twrite;flash | FLASH work write time | | 30 | | | μs | | tperase;flash | FLASH page erase time | | | | 2 | ms | | tmerase;flash | FLASH mass erase time | | | | 10 | ms | | Nperase;flash | FLASH program/erase cycles | | 30k | | | cycles | | t <sub>DF;FLASH</sub> | FLASH data retention | | 10 | | | years | | SRAM | | | | | | | | | | HCLK = 150MHz;<br>Word (32-bits), aligned | 6.67 | | | ns | | t <sub>ACC;</sub> SRAM | SRAM access time | HCLK = 150MHz;<br>Half-word (16-bits),<br>byte (8-bits), aligned | 6.67 | | | ns | $T_A$ = -40°C to 125°C unless otherwise specified # High Pin-Count 70V Motor Controller and Driver for BLDC Motors ## 12 System and Clock Control (SCC) #### 12.1 Features - 20MHz Ring Oscillator - High-accuracy 2% trimmed 4MHz RC oscillator - External Clock Input for External Clocks up to 20MHz - PLL with 1MHz to 50MHz input, 62.5MHz to 300MHz output - Clock dividers for all system clocks - Clock gating for power conservation during low-power operation #### 12.2 System Block Diagram Table 26 Clock Control System Block Diagram ## High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 12.3 Functional Description The Clock Control System (CCS) controls the clock system and clock gating for the PAC5524. There are three independent clock sources: the Ring Oscillator, Reference Clock and External Clock Input. #### 12.4 Clock Sources #### 12.4.1 Ring Oscillator The Ring Oscillator (ROSC) is an integrated 20MHz clock oscillator that is the default system clock, and is available by default when the PAC55XX comes out of reset. The output of the ROSC is the **ROSCCLK** clock. The **ROSCLK** may be selected as the **FRCLK** clock and may supply the WWDT, for applications that need an independent clock source or need to continue to be clocked when the system is in a low-power mode. The ROSC may be disabled by the user by a configuration register. #### 12.4.2 Reference Clock The Reference Clock (*REFCLK*) is an integrated 2% trimmed 4MHz RC clock. This clock is suitable for many applications. This clock may be selected as the *FRCLK* and can be used as the input to the PLL and is used to derive the clock for the MMPM. #### 12.4.3 External Clock Input The External Clock Input (EXTCLK) is a clock input available through the digital peripheral MUX, and allows the drive the clock system by a 50% duty cycle clock of up to 20MHz. This clock may be selected as FRCLK and can be used as the input the PLL (as long as the accuracy is better than +/- 2%). #### 12.5 PLL The PAC55XX contains a Phase Lock Loop (PLL) that can generate very high clock frequencies up to 300MHz for the peripherals and timers in the device. The input to the PLL is the *FRCLK* and must be from the *EXTCLK* or *REFCLK* clock sources The input to the PLL must be between 1MHz – 50MHz and the output can be configured to be from 62.5MHz to 300MHz. The user can configure the PLL to generate the desired clock output based on a set of configuration registers in the CCS. The output of the PLL is the *PLLCLK* clock. The user may configure a MUX to generate the SCLK clock from *PLLCLK* or from *FRCLK*. In addition to configuring the PLL output frequency, the PLL may be enabled, disabled and bypassed through a set of configuration registers in the CCS. #### 12.6 Clock Tree The following are the system clocks available in the clock tree. See the section below to see which clocks are available for each of the digital peripherals in the system. #### 12.6.1 FRCLK The free-running clock (*FRCLK*) is generated from one of the four clock sources (*ROSCCLK*, *EXTCLK* or *REFCLK*). This clock may be used by the WWDT and the RTC, for configurations that turn off all other system clocks during low power operation. The FRCLK or PLLCLK is selected via a MUX and the output becomes SCLK. #### 12.6.2 SCLK The System Clock (**SCLK**) generates two system clocks: **ACLK** and **HCLK**. Each of these system clocks has their own 3b clock divider and is described below. ## High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 12.6.3 PCLK The Peripheral Clock (*PCLK*) is used by most of the digital peripherals in the PAC55XX. This clock has a 3b clock divider and also has clock gating support, which allows this clock output to be disabled before the system is put into the Arm<sup>®</sup> Cortex<sup>®</sup>-M4's deep sleep mode to conserve energy. As shown above, most of the peripherals that use **PCLK** also have their own clock dividers so that this clock can be further divided down to meet the application's needs. #### 12.6.4 ACLK The Auxiliary Clock (*ACLK*) may be optionally used by the PWM timer block in the PAC55XX in order to generate a very fast clock for PWM output to generate the best possible accuracy and edge generation. This clock has a 3b clock divider and also has clock gating support, which disables this clock output when the system is put into the Arm® Cortex®-M4's deep sleep mode to conserve energy. As shown above, the ACLK is an optional input for just the PWM timer block in the PAC55XX. #### 12.6.5 HCLK The AHB Clock (*HCLK*) is used by the Arm® Cortex®-M4 MCU and Memory Controller peripheral. This clock has a 3b divider and also has clock gating support, which allows this clock output to be disabled before the system is put into the Arm® Cortex®-M4's deep sleep mode to conserve energy. HCLK supplies PCLK with its clock source. # High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 12.7 Electrical Characteristics The Electrical Characteristics for the System and Clock Control module are shown below. Table 27 System and Clock Control Electrical Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |--------------------------|-----------------------------------------------|-------------------------------------------|------|------|-------|-------| | Clock Tree (FRC | CLK, FCLK, PCLK, ACLK, HCLK) | | | | | | | f <sub>FRCLK</sub> | Free-running clock frequency | | | | 25 | MHz | | fsclk | System clock frequency | | | | 300 | MHz | | f <sub>PCLK</sub> | Peripheral clock frequency | After PCLK divider | | | 150 | MHz | | faclk | Auxiliary clock frequency | After ACLK divider | | | 300 | MHz | | f <sub>HCLK</sub> | High-speed clock frequency | After HCLK divider | | | 150 | MHz | | Internal Oscillato | ors | | | | | | | froscclk | Ring oscillator frequency | | | 20 | | MHz | | f <sub>TRIM;REFCLK</sub> | Trimmed RC oscillator frequency | TA = 25°C | -2% | 4 | 2% | MHz | | | | TA = -40°C to 125°C | -3% | 4 | 3% | MHz | | fJITTER;REFCLK | Trimmed RC oscillator clock jitter | TA = -40°C to 85°C | | 0.5 | | % | | PLL | | | | | | | | f <sub>IN;PLL</sub> | PLL input frequency range | | 1 | | 50 | MHz | | f <sub>OUT;PLL</sub> | PLL output frequency range | | 62.5 | | 300 | MHz | | 4 | DI L catting times | T <sub>A</sub> = 25°C, PLL settled | | | 15 | μs | | t <sub>SETTLE;PLL</sub> | PLL setting time | T <sub>A</sub> = 25°C, <b>PLLLOCK</b> = 1 | | 200 | 500 | μs | | 4 | DLL naviad litter | RMS | | 25 | | ps | | t <sub>JITTER;PLL</sub> | PLL period jitter | Peak to peak | | | 100 | ps | | | PLL duty cycle | | 40 | 50 | 60 | % | | External Clock Inp | ut (EXTCLK) | | | | | | | f <sub>EXTCLK</sub> | External Clock Input Frequency | | | | 20 | MHz | | | External Clock Input Duty Cycle | | 40 | | 60 | % | | V <sub>IH;EXTCLK</sub> | External Clock Input high-level input voltage | | 2.1 | | | V | | V <sub>IL;EXTCLK</sub> | External Clock Input low-level input voltage | | | | 0.825 | V | $T_A$ = -40°C to 125°C unless otherwise specified # High Pin-Count 70V Motor Controller and Driver for BLDC Motors ## 13 Arm® Cortex®-M4F MCU Core #### 13.1 Features - Arm® Cortex®-M4F core - SWD or JTAG Debug - SWD/JTAG code security - Embedded Trace Module (ETM) for instruction tracing - Memory Protection Unit (MPU) - Nested Vectored Interrupt Controller (NVIC) with 29 user interrupts and 8 levels of priority - Floating Point Unit (FPU) - Wakeup Interrupt Controller (WIC) - 24-bit SysTick Count-down Timer - Hardware Multiply and Divide Instructions #### 13.2 System Block Diagram Figure 18 Arm Cortex-M4F MCU System Block Diagram ## High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 13.3 Functional Description The Arm® Cortex®-M4F microcontroller core is configured for little endian operation and includes hardware support for multiplication and division, DSP instructions as well as an IEEE754 single-precision Floating Point Unit (FPU). The MCU also contains an 8-region Memory Protection Unit (MPU), as well as a Nested Vector Interrupt Controller (NVIC) that supports 29 user interrupts with 8 levels of priority. There is a 24-bit SysTick count-down timer. The Arm® Cortex®-M4F supports sleep and deep sleep modes for low power operation. In sleep mode, the Arm® Cortex®-M4F is disabled. In deep sleep mode, the MCU as well as many peripherals are disabled. The Wakeup Interrupt Controller (WIC) can wake up the MCU when in deep sleep mode by using any GPIO interrupt, the Real-Time Clock (RTC) or Windowed Watchdog Timer (WWDT). The PAC55XX also supports clock gating to reduce power during deep sleep operation. The debugger supports 4 breakpoint and 2 watch-point unit comparators using the SWD or JTAG protocols. The debug serial interfaces may be disabled to prevent memory access to the firmware during customer production. For more information on the detailed operation of the Microcontroller Core in the PAC55XX, see the PAC55XX Family User Guide. ## High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 13.4 Application Typical Current Consumption The MCU clock configuration and peripheral configuration have a large influence on the amount of load that the power supplies in the PAC55XX will have. The table below shows a number of popular configurations and what the typical power consumption will be on the VSYS and VCORE power supplies in the PAC55XX. Table 28 PAC55XX Application Typical Current Consumption | CLOCK CONFIGURATION | MCU<br>PERIPHERALS | MCU STATE | IVSYS | IVCORE | IVCC33 | |--------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-----------------|--------|--------|--------| | CLKREF = 4MHz PLL Disabled ACLK=HCLK=PCLK=SCLK=MCLK = 16MHz ROSCCLK Enabled FRCLK MUX = ROSCCLK | All peripherals<br>disabled | Halted | 9.5mA | 2.3mA | n/a | | CLKREF = 4MHz PLLCLK = 30MHz ACLK=HCLK=PCLK=SCLK= 16MHz MCLK = 30MHz ROSCCLK Enabled FRCLK MUX = CLKREF | All peripherals<br>disabled | Halted | 10.5mA | 3.5mA | n/a | | CLKREF = 4MHz PLLCLK = 150MHz ACLK=HCLK=PCLK=SCLK= 150MHz MCLK = 30MHz ROSCCLK Enabled FRCLK MUX = CLKREF | All peripherals<br>disabled | Halted | 20mA | 13.5mA | n/a | | CLKREF = 4MHz PLLCLK = 300MHz ACLK=HCLK=PCLK=SCLK= 150MHz MCLK = 30MHz ROSCCLK Enabled FRCLK MUX = CLKREF | All peripherals<br>disabled | Halted | 22mA | 15mA | n/a | | CLKREF = 4MHz PLLCLK = 300MHz ACLK=HCLK=PCLK=SCLK= 150MHz MCLK = 30MHz ROSCCLK Enabled FRCLK MUX = CLKREF ADCCLK = 40MHz | ADC enabled<br>(repeated<br>conversions) | Halted | 36mA | 16mA | 13.5mA | | CLKREF = 4MHz | All peripherals disabled | CPU<br>Executes | 8.5mA | 2.2mA | n/a | # PAC5524 High Pin-Count 70V Motor Controller and Driver for BLDC Motors | PLLCLK = 300MHz ACLK=HCLK=PCLK=SCLK= 150MHz MCLK = 30MHz ROSCCLK Enabled FRCLK MUX = CLKREF | | instructions<br>from FLASH | | | | |----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|----------------------------|------|------|-----| | CLKREF = 4MHz PLLCLK = 300MHz ACLK=HCLK=PCLK=SCLK= 150MHz MCLK = 30MHz ROSCCLK Enabled FRCLK MUX = CLKREF | Timer A enabled; TAPWM[7:0] enabled; Fs = 100kHz; 50% duty cycle | Halted | 22mA | 15mA | n/a | # High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 13.5 Electrical Characteristics The Electrical Characteristics for the System and Clock Control module are shown below. #### Table 29 System and Clock Control Electrical Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |----------------------------------------------|--------------------------------------------|---------------------------------------------------------------------|------|------|------|-------| | f <sub>HCLK</sub> | MCU Clock | | | | 50 | MHz | | I <sub>Q:VCORE</sub> | V <sub>CORE</sub> quiescent current | Arm® Cortex®-M4F<br>Sleep/Deep Sleep Modes | | | 2 | mA | | _,,,,,,,, | | PAC5524 Hibernate Mode | | | 0 | mA | | I <sub>Q:VSYS</sub> | V <sub>SYS</sub> quiescent current | Arm® Cortex®-M4F<br>Sleep/Deep Sleep Modes | | | 8 | mA | | 2,1212 | · | PAC5524 Hibernate Mode | | | 15 | μA | | I <sub>Q:VCCIO</sub> VCCIO quiescent current | Arm® Cortex®-M4F Sleep/Deep<br>Sleep Modes | | | 0.15 | mA | | | - 4, 70010 | · | PAC5524 Hibernate Mode | | | 0 | mA | | I <sub>Q:VCC33</sub> | VCC33 quiescent current | Arm <sup>®</sup> Cortex <sup>®</sup> -M4F Sleep/Deep<br>Sleep Modes | | | 0.4 | mA | | | · | PAC5524 Hibernate Mode | | · | 0 | mA | ## High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 14 IO Controller #### 14.1 Features - 3.3V Input/Output, 4.6V input tolerant - Push-Pull Output, Open-Drain Output or High-Impedance Input for each IO - Configurable Pull-up and Pull-down for each IO (60k) - Configurable Drive Strength for each IO (up to 24mA) - Analog Input for some IOs - Edge-sensitive or level-sensitive interrupts - Rising edge, falling edge or both edge interrupts - Peripheral MUX allowing up to 8 peripheral selections for each IO - Configurable De-bouncing Circuit for each IO #### 14.2 System Block Diagram Figure 19 IO Controller System Block Diagram ## High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 14.3 Functional Description #### 14.3.1 IO Controller The PAC55XX IO cells can be used for digital input/output and analog input for the ADC. All IOs are supplied by the $V_{CCIO}$ (3.3V) power supply. Each IO can be configured for digital push-pull output, open-drain output or high-impedance input. Each IO also has a configurable 60k weak pull-up or weak pull-down that can be enabled. NOTE: Configuring both pull-up and pull-down at the same time may cause device damage and should be avoided. Each IO has a configurable de-bouncing filter that can be enabled or disabled, to help filter out noise. All IO have interrupt capability. Each pin can be configured for either level or edge sensitive interrupts, and can select between rising edge, falling edge and both edges for interrupts. Each pin has a separate interrupt enable and interrupt flag. Some of the IO on the PAC5524 can be configured as an analog input to the ADC. #### 14.3.2 GPIO Current Injection Under normal operation, there should not be current injected into the GPIOs on the device due to the GPIO voltage below ground or above the GPIO supply (VCCIO). Current will be injected into the GPIO when the GPIO pin voltage is less than -0.3V or when greater than GPIO supply + 0.3V. In order provide a robust solution when this situation occurs, the PAC52XX family of products allows a small amount of injected current into the GPIO pins, to avoid excessive leakage or device damage. For information on the GPIO current injection thresholds, see the absolute maximum parameters for this device. Sustained operation with the GPIO pin voltage greater than the GPIO supply or when the GPIO pin voltage is less than -0.3V may result in reduced lifetime of the device. GPIO current injection should only be a temporary condition. # High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 14.3.3 Peripheral MUX The Peripheral MUX (DPM) allows the IO controller to select one of up to four peripheral functions for each IO pin. Note that if the pin is configured for analog input, the peripheral MUX is bypassed. The Peripheral MUX for the PAC5524 is shown below. Table 30 Peripheral MUX settings | | | | PI | ERIPHERAL I | MUX SETTING | SS | | | | |-----|--------|--------|--------|-------------|-------------|---------|----------|------------|--------| | PIN | S0 | S1 | S2 | S3 | S4 | S5 | S6 | <b>S</b> 7 | ADC CH | | PC0 | GPIOC0 | TBPWM0 | TCPWM0 | TBQEPIDX | USBMOSI | USCSCLK | CANRXD | I2CSCL | | | PC1 | GPIOC1 | TBPWM1 | TCPWM1 | TBQEPPHA | USBMISO | USCSS | CANTXD | I2CSDA | | | PC2 | GPIOC2 | TBPWM2 | TCPWM2 | TBQEPPHB | USBSCLK | USCMOSI | | EMUXD | | | PC3 | GPIOC3 | TBPWM3 | TCPWM3 | | USBSS | USCMISO | | EMUXC | | | PC4 | GPIOC4 | TBPWM4 | TCPWM4 | TCQEPIDX | USBMOSI | USCSCLK | CANRXD | I2CSDL | | | PC5 | GPIOC5 | TBPWM5 | TCPWM5 | TCQEPPHA | USBMISO | USCSS | CANTXD | I2CSDA | | | PC6 | GPIOC6 | TBPWM6 | TCPWM6 | TCQEPPHB | USBSCLK | USCMOSI | | EMUXD | | | PC7 | GPIOC7 | TBPWM7 | TCPWM7 | | USBSS | USCMISO | FRCLK | EMUXC | | | PD0 | GPIOD0 | TBPWM0 | TCPWM0 | TDQEPIDX | | USCSCLK | CANTXD | EMUXD | AD4 | | PD1 | GPIOD1 | TBPWM1 | TCPWM1 | TDQEPPHA | | USCSS | CANRXD | EMUXC | AD3 | | PD2 | GPIOD2 | TBPWM2 | TCPWM2 | TDQEPPHB | | USCMOSI | | | AD2 | | PD3 | GPIOD3 | TBPWM3 | TCPWM3 | | | USCMISO | FRCLK | TRACED3 | AD1 | | PD4 | GPIOD4 | TBPWM4 | TCPWM4 | TDQEPIDX | TBQEPIDX | USDSCLK | TRACED3 | USDMOSI | | | PD5 | GPIOD5 | TBPWM5 | TCPWM5 | TDQEPPHA | TBQEPPHA | USDSS | CANRXD | USDMISO | | | PD6 | GPIOD6 | TBPWM6 | TCPWM6 | TDQEPPHB | TBQEPPHB | USDMOSI | CANTXD | I2CSDA | | | PE0 | GPIOE0 | TCPWM4 | TDPWM0 | TAQEPIDX | TBQEPIDX | USCCLK | 12CSCL | EMUXC | | | PE1 | GPIOE1 | TCPWM5 | TDPWM1 | TAQEPPHA | TBQEPPHA | USCSS | I2CSDA | EMUXD | | | PE2 | GPIOE2 | TCPWM6 | TDPWM2 | TAQEPPHB | TBQEPPHB | USCMOSI | CANRXD | EXTCLK | | | PE3 | GPIOE3 | TCPWM7 | TDPWM3 | FRCLK | | USCMISO | CANTXD | | | | PF0 | GPIOF0 | TCPWM0 | TDPWM0 | TCK/SWDCL | TBQEPIDX | USBSCLK | TRACED2 | TRACECLK | | | PF1 | GPIOF1 | TCPWM1 | TDPWM1 | TMS/SWDIO | TBQEPPHA | USBSS | TRACED1 | TRACED0 | | | PF2 | GPIOF2 | TCPWM2 | TDPWM2 | TDI | TBQEPPHB | USBMOSI | TRACED0 | TRACED1 | | | PF3 | GPIOF3 | TCPWM3 | TDPWM3 | TDO | FRCLK | USBMISO | TRACECLK | TRACED2 | | | PF4 | GPIOF4 | TCPWM4 | TDPWM4 | | TCQEPIDX | USDSCLK | TRACED3 | EMUXC | AD4 | | PF5 | GPIOF5 | TCPWM5 | TDPWM5 | | TCQEPPHA | USDSS | | EMUXD | AD5 | | PF6 | GPIOF6 | TCPWM6 | TDPWM6 | | TCQEPPHB | USDMOSI | CANRXD | I2CSCL | AD6 | | PF7 | GPIOF7 | TCPWM7 | TDPWM7 | | | USDMISO | CANTXD | I2CSDA | AD7 | | PG0 | GPIOG0 | TCPWM0 | TDPWM0 | EMUXC | | USDSCLK | TRACECLK | TCQEPIDX | | | PG1 | GPIOG1 | TCPWM1 | TDPWM1 | EMUXD | | USDSS | TRACED0 | TCQEPPHA | | | PG2 | GPIOG2 | TCPWM2 | TDPWM2 | FRCLK | | USDMOSI | TRACED1 | TCQEPPHB | | | PG3 | GPIOG3 | TCPWM3 | TDPWM3 | | | USDMISO | TRACED2 | | | # High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 14.4 Electrical Characteristics The Electrical Characteristics for the IO Controller are shown below. Table 31 IO Controller Electrical Characteristics | Symbol | Parameter | Conditions | | Min. | Тур. | Max. | Units | |------------------------|---------------------------------------|-------------------------------------------|------------|------|------|-------|-------| | VIH | High-level input voltage | | | 2.1 | | | V | | V <sub>IL</sub> | Low-level input voltage | | | | | 0.825 | V | | | | | DS = 6mA | 6 | | | | | | | | DS = 8mA | 8 | | | mA | | | | | DS = 11mA | 11 | | | | | Las | Low-level output sink current | V <sub>OL</sub> = 0.4V | DS = 14mA | 14 | | | | | loL | (Limited by Ivsys and Ivccio) | VOL - 0.4V | DS = 17mA | 17 | | | | | | | | DS = 20mA | 20 | | | | | | | DS = | DS = 22mA | 22 | | | | | | | | DS = 25mA | 25 | | | | | | | | DS = 6mA | | | -6 | | | | | | DS = 8mA | | | -8 | | | | | | | -11 | | | | | Іон | High-level output source current | | DS = 14mA | | | -14 | mA | | ЮН | (Limited by Ivsys and Ivccio) | | DS = 17mA | | | -17 | | | | | | DS = 20mA | | | -20 | | | | | | DS = 22mA | | | -22 | | | | | | DS = 25mA | | | -25 | | | Iı∟ | Input leakage current | | | -2 | | 0.95 | μА | | R <sub>PU</sub> | Weak pull-up resistance | When pull-up | enabled | 45 | 60 | 100 | kΩ | | R <sub>PD</sub> | Weak pull-down resistance | When pull-dov | vn enabled | 45 | 60 | 115 | kΩ | | linj;gpio | GPIO pin current injection | V <sub>GPIO</sub> < -0.3V<br>VCCIO + 0.3V | | -15 | | 15 | mA | | ΣI <sub>INJ;GPIO</sub> | Sum of all GPIO pin current injection | V <sub>GPIO</sub> < -0.3V ( | | -40 | | 40 | mA | $T_A$ = -40°C to 125°C unless otherwise specified # High Pin-Count 70V Motor Controller and Driver for BLDC Motors ## 15 Serial Interface #### 15.1 Features - USART (UART or SPI master/slave) - I2C master/slave - CAN 2.0B controller #### 15.2 System Block Diagram Figure 20 Serial Interfaces System Block Diagram ## High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 15.3 Functional Description The PAC55XX has three types of serial interfaces: I<sup>2</sup>C, USART and CAN. The PAC55XX has one I<sup>2</sup>C controller, one CAN controller and up to 3 USARTs. #### 15.4 I<sup>2</sup>C Controller The PAC55XX contains one I<sup>2</sup>C controller. This is a configurable APB peripheral and the clock input is PCLK. This peripheral has an input clock divider that can be used to generate various master clock frequencies. The I<sup>2</sup>C controller can support various modes of operation: - I<sup>2</sup>C master operation - Standard (100kHz), full-speed (400kHz), fast (1MHz) or high-speed modes (3.4MHz) - Single and multi-master - Synchronization (multi-master) - Arbitration (multi-master) - 7-bit or 10-bit slave addressing - I<sup>2</sup>C slave operation - Standard (100kHz), full-speed (400kHz), fast (1MHz) or high-speed modes (3.4MHz) - Clock stretching - 7-bit or 10-bit slave addressing The I<sup>2</sup>C peripheral may operate either by polling or can be configured to be interrupt driven for both receive and transmit operations. #### **15.5 USART** The PAC55XX contains up to 2 Universal Synchronous Receive Transmit (USART) peripherals. Each USART is a configurable APB bus client and input clock is PCLK. These peripherals have a configurable clock divider that can be used to produce various frequencies for the UART or SPI master peripheral. The number of these peripherals depends on the peripheral MUX configuration. See the IO Controller section on information on how to configure the peripheral MUX with the USART peripheral. The USART peripheral supports two main modes: SPI mode and UART mode. #### 15.5.1 USART SPI Mode - Master or slave mode operation - 8-bit, 16-bit or 32-bit word transfers - Configurable clock polarity (active high or active low) - Configurable data phase (setup/sample or sample/setup) - Interrupts and status flags for RX and TX operations - Support for up to 25MHz SPI clock #### 15.5.2 USART UART Mode - 8-bit data - Programmable data bit rate ## High Pin-Count 70V Motor Controller and Driver for BLDC Motors - Maximum baud rate of 1Mbaud - RX and TX FIFOs - Configurable stop bits (1 or 2) - Configurable parity: even, odd, none - Mark/space support for 9-bit addressing protocols - Interrupt and status flags for RX and TX operations #### 15.6 CAN The PAC55XX contains one Controller Area Network (CAN) peripheral. The CAN peripheral is a configurable APB bus client and input clock is PCLK. This peripheral has a configurable clock divider that can be used to produce various frequencies for the CAN peripheral. - CAN 2.0B support - 1Mb/s data rate - 64-byte receive FIFO - 16-byte transmit buffer - Standard and extended frame support - Arbitration - Overload frame generated on FIFO overflow - Normal and Listen Only modes supported - Interrupt and status flags for RX and TX operations # High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 15.7 Dynamic Characteristics The Dynamic Characteristics for the Serial Interfaces on the PAC5524 are shown below. #### 15.7.1 Serial Interface Table 32 Serial Interface Dynamic Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |--------------------------|----------------------------------------|-----------------------------------|-------|------|-----------------------|-------| | I2C | | | · | | | | | | I <sup>2</sup> C input clock frequency | Standard mode (100kHz) | 2.8 | | | MHz | | | | Full-speed mode (400kHz) | 2.8 | | | MHz | | f <sub>I2CCLK</sub> | | Fast mode (1MHz) | 6.14 | | | MHz | | | | High-speed mode (3.4MHz) | 20.88 | | | MHz | | USART (UART | Г mode) | | | | | | | f <sub>UARTCLK</sub> | USART input clock frequency | | | | f <sub>PCLK</sub> /16 | MHz | | f <sub>UARTBAUD</sub> | UART baud rate | f <sub>USARTCLK</sub> = 7.1825MHz | | | 1 | Mbps | | USART (SPI m | node) | | | | | | | £ | LICART in most alone of fragments | Master mode | | | 50 | MHz | | f <sub>SPICLK</sub> | USART input clock frequency | Slave mode | | | 50 | MHz | | f | LICART CRI plack fraguency | Master mode | | | 25 | MHz | | f <sub>USARTSPICLK</sub> | USART SPI clock frequency | Slave mode | | | 25 | MHz | | CAN | | | | | | | | f <sub>CANCLK</sub> | CAN input clock frequency | | | | 50 | MHz | | f <sub>CANTX</sub> | CAN transmit clock frequency | | | | 1 | Mbps | | f <sub>CANRX</sub> | CAN receive clock frequency | | | | 1 | Mbps | # High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 15.7.2 I2C Dynamic Characteristics #### Table 33 I2C Dynamic Characteristics | Standard mode | kHz kHz MHz µs µs µs µs µs µs µs µs µs | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------| | Fast mode | MHz µs µs µs µs µs µs µs µs | | t_tow SCL clock low Standard mode 4.7 t_tition SCL clock low Full-speed mode 1.3 t_tition SCL clock high Standard mode 4.0 t_tition Full-speed mode 0.6 Fast mode 0.26 1.3 t_tition Full-speed mode 0.6 Fast mode 0.26 1.3 t_tition Fast mode 0.6 Fast mode 0.26 1.3 Set-up time for a repeated START condition Standard mode 4.0 Fast mode 0.6 1.3 Standard mode 4.7 1.3 Full-speed mode 0.6 0.6 Fast mode 0.26 0.9 Test mode 0.0 0.9 Test mode 0 0.9 Test mode 0.0 0.9 Test mode 50 0.0 Test mode 50 0.0 Test mode 50 0.6 Fast mode 0.6 0.6 </td <td>hs<br/>hs<br/>hs</td> | hs<br>hs<br>hs | | tow SCL clock low Full-speed mode 1.3 t_HOLM Examples 1.3 t_HOLM Examples 0.5 t_HOLM Examples Standard mode 4.0 Fast mode Fast mode Fast mode Condition Condition Fast mode Condition Condition Fast mode Condition Condit | µs<br>µs<br>µs<br>µs | | Fast mode 0.5 | µs<br>µs<br>µs | | SCL clock high Standard mode 4.0 | μs<br>μs<br>μs | | thich SCL clock high Full-speed mode 0.6 Fast mode 0.26 0.26 thus,sta Hold time for a repeated START condition Standard mode 4.0 Set-up time for a repeated START condition Standard mode 0.6 Standard mode 4.7 Full-speed mode 0.6 Fast mode 0.26 Standard mode 0.6 Fast mode 0.26 Standard mode 0 Full-speed mode 0 Full-speed mode 0 Fast mode 0 Standard mode 250 Standard mode 100 Fast mode 50 Standard mode 4.0 Standard mode 0.6 Fast | µs<br>µs | | Fast mode 0.26 | μs | | Hold time for a repeated START condition | | | tHDI,STA Hold time for a repeated START condition Full-speed mode 0.6 tsu,STA Set-up time for a repeated START condition Standard mode 4.7 tsu,STA Set-up time for a repeated START condition Full-speed mode 0.6 Fast mode 0.26 Fast mode 0 3.45 Full-speed mode 0 0.9 Fast mode 0 0.9 Fast mode 0 0.9 Tast mode 250 Full-speed mode 100 Fast mode 50 Standard mode 4.0 Tast mode 0.6 Fast mode 0.6 Fast mode 0.6 Standard mode 4.7 Tast mode 0.26 Standard mode 4.7 Tast mode 0.26 Tast mode 0.26 Tast mode 0.26 <td>μs</td> | μs | | thu:sta condition Full-speed mode 0.6 tsu:sta Set-up time for a repeated START condition Standard mode 4.7 Full-speed mode 0.6 0.6 Fast mode 0.26 0.26 Standard mode 0.26 0.26 Standard mode 0.09 0.9 Fast mode 0.09 0.9 Fast mode 0.09 0.9 Fast mode 0.09 0.09 Fast mode 0.00 0.09 Fast mode 0.00 0.09 Standard mode 250 0.09 Fast mode 0.00 0.09 Standard mode 4.0 0.00 Full-speed mode 0.06 0.00 Fast mode 0.26 0.00 Fast mode 0.26 0.00 Standard mode 4.7 0.00 Full-speed mode 1.3 0.00 | | | tsu;sta Fast mode 0.26 tsu;sta Set-up time for a repeated START condition Standard mode 4.7 Full-speed mode 0.6 Fast mode 0.26 Standard mode 0 Standard mode 0 Fast mode 0 Fast mode 0 Standard mode 250 Fast mode 100 Fast mode 50 Standard mode 4.0 Fast mode 0.6 Fast mode 0.6 Fast mode 0.26 Standard mode 4.0 Fast mode 0.26 Standard mode 4.7 Fast mode 0.26 Standard mode 4.7 Full-speed mode 1.3 | μs | | tsu:sta Set-up time for a repeated START condition Full-speed mode 0.6 Fast mode 0.26 Standard mode 0 3.45 Full-speed mode 0 0.9 Fast mode 0 0.9 Fast mode 0 0.9 Fast mode 100 Fast mode 50 Standard mode 4.0 Fast mode 0.6 Fast mode 0.6 Fast mode 0.26 Standard mode 4.7 Fast mode 0.26 Standard mode 4.7 Fast mode 0.26 Standard mode 4.7 Fast mode 1.3 | μs | | tsu;sta condition Full-speed mode 0.6 Fast mode 0.26 Standard mode 0 3.45 Full-speed mode 0 0.9 Fast mode 0 0.9 Fast mode 0 0.9 Fast mode 0 0.9 Fast mode 250 0 Fast mode 100 0 Fast mode 50 0 Standard mode 4.0 0.6 Fast mode 0.6 0.6 Fast mode 0.26 0.26 Standard mode 4.7 0.26 Standard mode 4.7 0.26 Full-speed mode 1.3 0.26 | μs | | thick Fast mode 0.26 Standard mode 0 3.45 Full-speed mode 0 0.9 Fast mode 0 0 Standard mode 250 0 Full-speed mode 100 0 Fast mode 50 0 Standard mode 4.0 0 Standard mode 4.0 0 Fast mode 0.6 0 Fast mode 0.26 0 Standard mode 4.7 0 Full-speed mode 1.3 0 | μs | | t <sub>HD;DAT</sub> Data hold time Full-speed mode 0 0.9 Fast mode 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0< | μs | | Fast mode 0 | μs | | tsu;DAT Data setup time Standard mode 250 Full-speed mode 100 Fast mode 50 Standard mode 4.0 Full-speed mode 0.6 Fast mode 0.26 Standard mode 4.7 Full-speed mode 1.3 | μs | | tsu;DAT Data setup time Full-speed mode 100 Fast mode 50 50 Standard mode 4.0 4.0 Full-speed mode 0.6 50 Fast mode 0.6 0.6 Fast mode 0.26 0.26 Standard mode 4.7 0.26 Full-speed mode 1.3 50 | μs | | t <sub>su;sto</sub> Set-up time for STOP condition Standard mode 4.0 Full-speed mode 0.6 Fast mode 0.26 Standard mode 4.7 Standard mode 4.7 Full-speed mode 1.3 | ns | | t <sub>su;sto</sub> Set-up time for STOP condition Standard mode 4.0 Full-speed mode 0.6 Fast mode 0.26 Standard mode 4.7 Standard mode 4.7 Full-speed mode 1.3 | ns | | t <sub>su;sto</sub> Set-up time for STOP condition Full-speed mode 0.6 Fast mode 0.26 Standard mode 4.7 Full-speed mode 1.3 | ns | | Fast mode 0.26 | μs | | t <sub>BUF</sub> Bus free time between a STOP and START condition Standard mode 4.7 Full-speed mode 1.3 | μs | | Bus free time between a STOP and START condition Full-speed mode 1.3 | μs | | TauF START condition Full-speed mode 1.3 | μs | | | μs | | Fast mode 0.5 | μs | | Standard mode 1000 | ns | | t <sub>r</sub> Rise time for SDA and SCL Full-speed mode 20 300 | ns | | Fast mode 120 | ns | | Standard mode 300 | ns | | t <sub>f</sub> Fall time for SDA and SCL Full-speed mode 300 | ns | | Fast mode 120 | ns | | Standard mode, full-speed mode 400 | pF | | Capacitive load for each bus line Fast mode 550 | pF | # High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 15.7.3 I2C Timing Diagram Figure 21 I2C Timing Diagram # High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### **16 PWM Timers** #### 16.1 Features #### Base timer features: - Configurable input clock source: PCLK or ACLK - Up to 300MHz input clock - 3-bit Input clock divider - Timer counting modes - Up, up/down and asymmetric - Timer latch modes - Latch when counter = 0 - Latch when counter = period - Latch when CCR value written - Latch all CCR values at same time - Base timer interrupts - Single shot or auto-reload #### CCR/PWM Timer - PWM output or capture input - CCR interrupt enable - CCR interrupt skips - SW force CCR interrupt - CCR interrupt type - Rising, falling or both - CCR compare latch modes - Latch when counter = 0 - Latch when counter = period - Latch immediate - CCR capture latch modes - Latch on rising edge - Latch on falling edge - o Latch on both rising and falling edges - Invert CCR output - CCR phase delay for phase shifted drive topologies - ADC trigger outputs - PWM rising edge or falling edge - Dead-time Generators (DTG) - DTG enabled - 12-bit rising edge delay 71 of 88 # High Pin-Count 70V Motor Controller and Driver for BLDC Motors - 12-bit falling edge delay - QEP Decoder - QEP encoder enabled - Direction status - Configurable Interrupts: - o Phase A rising edge - o Phase B rising edge - o Index event - o Counter wrap - 4 different counting modes for best resolution, range and speed performance ## **High Pin-Count 70V Motor Controller and Driver for BLDC Motors** 16.2 System Block Diagram **PWM TIMERS** TIMER A PWM/CCR **CAPTURE &** TAPWM[3:0 COMPARE TIMER A DEAD TIME 16-BIT **GENERATOR** TAPWMI7:41 CAPTURE & COMPARE QEP TAPHA **ENCODER** ТАРНВ PX.Y ←✓ **TIMER B PWM/CCR CAPTURE &** TBPWM[3:0 COMPARE TIMER B **DEAD TIME** 16-BIT **GENERATOR** TBPWM[7:4] CAPTURE & COMPARE TBIDX тврна QEP **ENCODER** ТВРНВ TIMER C PWM/CCR **CAPTURE &** TCPWM[3:0] COMPARE TIMER C DEAD TIME 16-BIT TCPWMI7:41 **GENERATOR CAPTURE &** COMPARE TCIDX OFP **ENCODER** ТСРНВ **TIMER D PWM/CCR CAPTURE &** TDPWM[3:0] COMPARE TIMER D **DEAD TIME** 16-BIT TDPWM[7:4] **GENERATOR** CAPTURE & COMPARE TDIDX QEP TDPHA **ENCODER** TDPHB DPM Figure 22 PWM Timers System Block Diagram ## High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 16.3 Functional Description The PAC5524 contains four 16-bit timer units that may be used for PWM output and capture input. Each timer has a 16-bit time-base that may configure the counting style to up, up/down and up/down asymmetric modes. These modes can be used to support different drive topologies such as 120° trapezoidal and 180° sinusoidal. Each base timer block may be clocked by either PCLK or ACLK. Configuring the timer to clock using ACLK allows higher PWM edge resolution by offering a clock that is up to 2X higher than the system clock. The base timer supports interrupts as well as single shot or auto-reload modes for maximum flexibility. Each base timer has up to 8 CCR units that may be used for PWM output or capture input. When configured for PWM output, the user may configure a delay in order to support phase delay drive topologies. The CCR output may also be inverted in order to support full-bridge topologies. The user may configure each CCR output rising or falling edge to interrupt the DTSE to begin a sequence of conversions. ## High Pin-Count 70V Motor Controller and Driver for BLDC Motors ## **17 General Purpose Timers** #### 17.1 Features - SOC Bus Watchdog Timer - Hibernate Wake-up Timer - Real-Time Clock with Calendar and Alarm - Windowed Watchdog Timer (WWDT) - 24-Bit General-purpose Timers ### 17.2 System Block Diagram Figure 23 SOC and WWDT System Block Diagrams Figure 24 General-Purpose Timers System Block Diagrams ### High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 17.3 Functional Description #### 17.3.1 SOC Bus Watchdog Timer The SOC Bus Watchdog Timer is used to monitor internal SOC Bus communication. It will trigger a device reset if there is no SOC Bus communication to the AFE for 4s or 8s. #### 17.3.2 Wake-up Timer The wake-up timer can be used for very low power hibernate and sleep modes to wake up the micro controller periodically. It can be configured to be 125ms, 250ms, 500ms, 1s, 2s, 4, or 8s. #### 17.3.3 Real-time Clock with Calendar (RTC) The 24-bit real-time clock with calendar (RTC) is an AHB bus client and may also be used to measure long time periods and periodic wake up from sleep mode. The RTC uses FRCLK as its clock source and has a divider that can be configured up to a /65536 input clock divider. In order to count accurately, the input clock divider must be configured to generate a 1MHz clock to the RTC. The RTC counts the time (seconds, minutes, hours, days) since enabled. It also allows the user to set a calendar date to set an alarm function that can be configured to generate an interrupt to the NVIC when it counts to that value. #### 17.3.4 Windowed Watchdog Timer (WWDT) The 24-bit windowed watchdog timer (WWDT) is an AHB bus client and can be used for long time period measurements or periodic wake up from sleep mode. Its primary use is to reset the system via a POR if it is not reset at a certain periodic interval. The WWDT can be configured to use FRCLK or ROSCCLK as its clock source and has a divider that be configured up to a /65536 input clock divider. The WWDT can be configured to allow only a small window when it is valid to reset the timer, to maximize application security and catch any stray code operating on the MCU. The WWDT may be configured to enable an interrupt for the MCU, and the timer can be disabled when unused to save energy for low power operations. #### 17.3.5 GP Timer (GPT) The PAC55XX contains two General Purpose (GP) Timers. These timers are 24-bit timers and are both APB bus clients. These count-down timers use PCLK as their input clock and have a configurable divider of up to /32768. Each of the GPT can be configured to interrupt the MCU when they count down to 0. ## High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### **18 CRC** #### 18.1 Features - 8-bit or 16-bit CRC - User may select the polynomial through configuration: - CCITT CRC-16 - IBM/ANSI CRC-16 - Dallas/Maxim CRC-8 - Input data width: 8b or 32b - Reflect input - Reflect output - Specify seed value ### 18.2 System Block Diagram Figure 25 CRC System Block Diagram #### 18.3 Functional Description The CRC peripheral can perform CRC calculation on data through registers from the MCU to accelerate the calculation or validation of a CRC for communications protocols or data integrity checks. The CRC peripheral allows the calculation of both CRC-8 and CRC-16 on data. The CRC peripheral also allows the user to specify a seed value, select the data input to be 8b or 32b and to reflect the final output for firmware efficiency. # High Pin-Count 70V Motor Controller and Driver for BLDC Motors # 19 Application Block Diagram Figure 26 PAC5524 Application Block Diagram High Pin-Count 70V Motor Controller and Driver for BLDC Motors # High Pin-Count 70V Motor Controller and Driver for BLDC Motors ## **20 Thermal Characteristics** #### Table 34 Thermal Characteristics | SYMBOL | PARAMETER | VALUE | UNIT | |-------------------|------------------------------------------|------------|------| | T <sub>A</sub> | Operating ambient temperature range | -40 to 105 | °C | | TJ | Operating junction temperature range | -40 to 125 | °C | | T <sub>STG</sub> | Storage temperature range | -55 to 150 | °C | | | Lead temperature (Soldering, 10 seconds) | 300 | °C | | $\Theta_{\sf JC}$ | Junction-to-case thermal resistance | 2.897 | °C/W | | $\Theta_{JA}$ | Junction-to-ambient thermal resistance | 23.36 | °C/W | ## High Pin-Count 70V Motor Controller and Driver for BLDC Motors ## 21 Pin Configuration and Description Top View # High Pin-Count 70V Motor Controller and Driver for BLDC Motors ### 21.1 MMPM and System Pin Descriptions | Pin Number | Pin Name | Description | | | | |------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 4 | VCC33 | Internally generated 3.3V power supply. Connect to a 2.2µF or higher value ceramic capacitor from V <sub>CC33</sub> to V | | | | | 19 | VSYS | 5V System power supply. Connect to a 6.8μF (20%) or higher ceramic capacitor from V <sub>SYS</sub> to V <sub>SS</sub> . | | | | | 20 | REGO | System regulator output. Connect to V <sub>SYS</sub> directly or through an external power-dissipating resistor. | | | | | 21 | CSM | Switching supply current sense input. Connect to the positive side of the current sense resistor. | | | | | 22 | VP | Main power supply. Provides power to the power drivers as well as voltage feedback path for the switching supply. Connect a properly sized supply bypass capacitor in parallel with a 0.1μF ceramic capacitor from V <sub>P</sub> to V <sub>SS</sub> for voltage loop stabilization. This pin requires good capacitive bypassing to V <sub>SS</sub> , so the ceramic capacitor must be connected with a shorter than 10mm trace from the pin. | | | | | 23 | VHM | Switching supply controller supply input. Connect a 1µF or higher value ceramic capacitor, or a 0.1µF ceramic capacitor in parallel with a 10µF or higher electrolytic capacitor from V <sub>HM</sub> to V <sub>SSP</sub> . This pin requires good capacitive bypassing to V <sub>SSP</sub> , so the ceramic capacitor must be connected with a shorter than 10mm trace from the pin. | | | | | 24 | DRM | Switching supply driver output. Connect to the base or gate of the external power NPN or n-channel MOSFET. See User Guide and application notes. | | | | | 25 | VSS | Ground. | | | | | 57 | VCC18 | Internally generated 1.8V power supply. Connect a 2.2µF or higher value ceramic capacitor from V <sub>CC18</sub> to V <sub>SSA</sub> . | | | | | 58 | VCORE | Internally generated 1.2V core power supply. Connect a $2.2\mu F$ or higher value ceramic capacitor from $V_{CORE}$ to $V_{SSA}$ . | | | | | 59 | VCCIO | Internally generated digital I/O 3.3V power supply. Connect a 4.7 $\mu$ F or higher value ceramic capacitor from $V_{CCIC}$ to $V_{SSA}$ . | | | | | EP | EP (VSS) | Exposed pad. Must be connected to V <sub>SS</sub> in a star ground configuration. Connect to a large PCB copper area for power dissipation heat sinking. | | | | | 4 | VCC33 | Internally generated 3.3V power supply. Connect to a 2.2µF or higher value ceramic capacitor from V <sub>CC33</sub> to V <sub>SSA</sub> . | | | | | 19 | VSYS | 5V System power supply. Connect to a $6.8\mu F$ (20%) or higher ceramic capacitor from $V_{SYS}$ to $V_{SS}$ . | | | | | 20 | REGO | System regulator output. Connect to V <sub>SYS</sub> directly or through an external power-dissipating resistor. | | | | | 21 | CSM | Switching supply current sense input. Connect to the positive side of the current sense resistor. | | | | | 22 | VP | Main power supply. Provides power to the power drivers as well as voltage feedback path for the switching supply. Connect a properly sized supply bypass capacitor in parallel with a 0.1μF ceramic capacitor from V <sub>P</sub> to V <sub>SS</sub> for voltage loop stabilization. This pin requires good capacitive bypassing to V <sub>SS</sub> , so the ceramic capacitor must be connected with a shorter than 10mm trace from the pin. | | | | | 23 | VHM | Switching supply controller supply input. Connect a $1\mu F$ or higher value ceramic capacitor, or a $0.1\mu F$ ceramic capacitor in parallel with a $10\mu F$ or higher electrolytic capacitor from $V_{HM}$ to $V_{SSP}$ . This pin requires good capacitive bypassing to $V_{SSP}$ , so the ceramic capacitor must be connected with a shorter than 10mm trace from the pin. | | | | | 24 | DRM | Switching supply driver output. Connect to the base or gate of the external power NPN or n-channel MOSFET. See User Guide and application notes. | | | | | 25 | VSS | Ground. | | | | | 57 | VCC18 | Internally generated 1.8V power supply. Connect a 2.2μF or higher value ceramic capacitor from V <sub>CC18</sub> to V <sub>SSA</sub> . | | | | | 58 | VCORE | Internally generated 1.2V core power supply. Connect a 2.2 $\mu$ F or higher value ceramic capacitor from $V_{CORE}$ to $V_{SSA}$ . | | | | | 59 | VCCIO | Internally generated digital I/O 3.3V power supply. Connect a $4.7\mu F$ or higher value ceramic capacitor from $V_{\text{CCIO}}$ to $V_{\text{SSA}}$ . | | | | | EP | EP (VSS) | Exposed pad. Must be connected to V <sub>SS</sub> in a star ground configuration. Connect to a large PCB copper area for power dissipation heat sinking. | | | | # High Pin-Count 70V Motor Controller and Driver for BLDC Motors ### 21.2 CAFE Pin Descriptions | Pin Number | Pin Name | Function | Туре | Description | |------------|----------|----------|--------|------------------------------------| | 9 | AIO0 | AIO0 | I/O | Analog front end I/O 0. | | g AlOu | | DA0N | Analog | Differential PGA 0 negative input. | | 10 | AIO1 | AIO1 | I/O | Analog front end I/O 1. | | | AIO1 | DA0P | Analog | Differential PGA 0 positive input. | | 11 | AIO2 | AIO2 | I/O | Analog front end I/O 2. | | | | DA1N | Analog | Differential PGA 1 negative input. | | 12 | AIO3 | AIO3 | I/O | Analog front end I/O 3. | | 12 | AIO3 | DA1P | Analog | Differential PGA 1 positive input. | | 13 | 4104 | AIO4 | I/O | Analog front end I/O 4. | | | AIO4 | DA2N | Analog | Differential PGA 2 negative input. | | 4.4 | | AIO5 | I/O | Analog front end I/O 5. | | 14 | AIO5 | DA2P | Analog | Differential PGA 2 positive input. | | | AIO6 | AIO6 | I/O | Analog front end I/O 6. | | | | AMP6 | Analog | PGA input 6. | | 15 | | CMP6 | Analog | Comparator input 6. | | | | BUF6 | Analog | Buffer output 6. | | | | PBTN | Analog | Push button input. | | | AIO7 | AIO7 | I/O | Analog front end I/O 7. | | 16 | | AMP7 | Analog | PGA input 7. | | 10 | | CMP7 | Analog | Comparator input 7. | | | | PHC7 | Analog | Phase comparator input 7. | | | AIO8 | AIO8 | I/O | Analog front end I/O 8. | | 47 | | AMP8 | Analog | PGA input 8. | | 17 | | CMP8 | Analog | Comparator input 8. | | | | PHC8 | Analog | Phase comparator input 8. | | | AIO9 | AIO9 | I/O | Analog front end I/O 9. | | 40 | | AMP9 | Analog | PGA input 9. | | 18 | | CMP9 | Analog | Comparator input 9. | | | | PHC9 | Analog | Phase comparator input 9. | # High Pin-Count 70V Motor Controller and Driver for BLDC Motors ### 21.3 ASPD Pin Descriptions | Pin Number | Pin Name | Туре | Description | |------------|----------|--------|------------------------------------| | 26 | DRL0 | Analog | Low-side gate driver 0. | | 27 | DRL1 | Analog | Low-side gate driver 1. | | 28 | DRL2 | Analog | Low-side gate driver 2. | | 29 | DRS3 | Analog | High-side gate driver source 3. | | 30 | DRH3 | Analog | High-side gate driver 3. | | 31 | DRB3 | Analog | High-side gate driver bootstrap 3. | | 32 | DRS4 | Analog | High-side gate driver source 4. | | 33 | DRH4 | Analog | High-side gate driver 4. | | 34 | DRB4 | Analog | High-side gate driver bootstrap 4. | | 35 | DRS5 | Analog | High-side gate driver source 5. | | 36 | DRH5 | Analog | High-side gate driver 5. | | 37 | DRB5 | Analog | High-side gate driver bootstrap 5. | # High Pin-Count 70V Motor Controller and Driver for BLDC Motors ### 21.4 I/O Ports Pin Descriptions | Pin Number | Pin Name | Function | Туре | Description | |------------|----------|----------|--------------|-------------------| | 1 | PF2 | PF2 | I/O | I/O port PF2. | | 2 | PF1 | PF1 | I/O | I/O port PF1. | | 3 | PF0 | PF0 | I/O | I/O port PF0. | | 5 | PG0 | PG0 | I/O | I/O port PG0. | | 6 | PG1 | PG1 | I/O | I/O port PG1. | | 7 | PG2 | PG2 | I/O | I/O port PG2. | | 8 | PG3 | PG3 | I/O | I/O port PG3. | | 38 | PC0 | PC0 | I/O | I/O port PC0. | | 39 | PC1 | PC1 | I/O | I/O port PC1. | | 40 | PC2 | PC2 | I/O | I/O port PC2. | | 41 | PC3 | PC3 | I/O | I/O port PC3. | | 42 | PC7 | PC7 | I/O | I/O port PC7. | | 43 | PC4 | PC4 | I/O | I/O port PC4. | | 44 | PC5 | PC5 | I/O | I/O port PC5. | | 45 | PC6 | PC6 | I/O | I/O port PC6. | | 46 | PD6 | PD6 | I/O | I/O port PD6. | | 47 | PD5 | PD5 | I/O | I/O port PD5. | | 48 | PD4 | PD4 | I/O | I/O port PD4. | | 40 | PD3 | PD3 | I/O | I/O port PD3. | | 49 | | AD1 | Analog Input | ADC channel ADC1. | | | DDO | PD2 | I/O | I/O port PD2. | | 50 | PD2 | AD2 | Analog Input | ADC channel ADC2. | | F4 | DD4 | PD1 | I/O | I/O port PD1. | | 51 | PD1 | AD3 | Analog Input | ADC channel ADC3. | | | DDO | PD0 | I/O | I/O port PD0. | | 52 | PD0 | AD4 | Analog Input | ADC channel ADC4. | | 53 | PE0 | PE0 | I/O | I/O port PE0. | | 54 | PE1 | PE1 | I/O | I/O port PE1. | | 55 | PE2 | PE2 | I/O | I/O port PE2. | | 56 | PE3 | PE3 | I/O | I/O port PE3. | | | DE7 | PF7 | I/O | I/O port PF7. | | 60 | PF7 | AD7 | Analog Input | ADC channel ADC7. | | 04 | | PF6 | I/O | I/O port PF6. | | 61 | PF6 | AD6 | Analog Input | ADC channel ADC6. | | | DEF | PF5 | I/O | I/O port PF5. | | 62 | PF5 | AD5 | Analog Input | ADC channel ADC5. | | | 5 | PF4 | I/O | I/O port PF4. | | 63 | PF4 | AD4 | Analog Input | ADC channel ADC4. | | 64 | PF3 | PF3 | I/O | I/O port PF3. | ## High Pin-Count 70V Motor Controller and Driver for BLDC Motors ### 22 Mechanical Information #### **Package Marking and Dimensions** Marking: Part number - PAC5524QF #### Notes: - 1. All dimensions are in mm. Angles are in degrees. - 2. Dimension and tolerance formats conform to ASME Y14.4M-1994. - 3. The terminal #1 identifier and terminal numbering conform to JESD 95-1 SPP-012. # High Pin-Count 70V Motor Controller and Driver for BLDC Motors ## 23 Handling Precautions | Parameter | Rating | Standard | | |----------------------------------|----------|------------------------|--| | ESD – Human Body Model (HBM) | Class 1A | ESDA/JEDEC JS-001-2012 | | | ESD – Charged Device Model (CDM) | Class C3 | JEDEC JESD22-C101F | | | MSL – Moisture Sensitivity Level | Level 3 | IPC/JEDEC J-STD-020 | | Caution! ESD sensitive device # 24 Solderability Compatible with both lead-free (260 °C max. reflow temperature) and tin/lead (245 °C max. reflow temperature) soldering processes. # High Pin-Count 70V Motor Controller and Driver for BLDC Motors #### 25 Contact Information For the latest specifications, additional product information, worldwide sales and distribution locations: Web: www.qorvo.com Tel: 1-844-890-8163 Email: customer.support@qorvo.com ## **26 Important Notice** The information contained herein is believed to be reliable; however, Qorvo makes no warranties regarding the information contained herein and assumes no responsibility or liability whatsoever for the use of the information contained herein. All information contained herein is subject to change without notice. Customers should obtain and verify the latest relevant information before placing orders for Qorvo products. The information contained herein or any use of such information does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other intellectual property rights, whether with regard to such information itself or anything described by such information. THIS INFORMATION DOES NOT CONSTITUTE A WARRANTY WITH RESPECT TO THE PRODUCTS DESCRIBED HEREIN, AND QORVO HEREBY DISCLAIMS ANY AND ALL WARRANTIES WITH RESPECT TO SUCH PRODUCTS WHETHER EXPRESS OR IMPLIED BY LAW, COURSE OF DEALING, COURSE OF PERFORMANCE, USAGE OF TRADE OR OTHERWISE, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Without limiting the generality of the foregoing, Qorvo products are not warranted or authorized for use as critical components in medical, life-saving, or life-sustaining applications, or other applications where a failure would reasonably be expected to cause severe personal injury or death. Copyright 2020 © Qorvo, Inc. | Qorvo is a registered trademark of Qorvo, Inc. # **X-ON Electronics** Largest Supplier of Electrical and Electronic Components Click to view similar products for Power Management IC Development Tools category: Click to view products by Qorvo manufacturer: Other Similar products are found below: EVALZ ADP130-1.2-EVALZ ADP130-1.5-EVALZ ADP130-1.8-EVALZ ADP130-1.8-EVALZ ADP1712-3.3-EVALZ ADP1714-3.3-EVALZ ADP1715-3.3-EVALZ ADP1716-2.5-EVALZ ADP1740-1.5-EVALZ ADP1752-1.5-EVALZ ADP1828LC-EVALZ ADP1870-0.3-EVALZ ADP1871-0.6-EVALZ ADP1873-0.6-EVALZ ADP1874-0.3-EVALZ ADP1882-1.0-EVALZ ADP199CB-EVALZ ADP2102-1.25-EVALZ ADP2102-1.875EVALZ ADP2102-1.8-EVALZ ADP2102-2-EVALZ ADP2102-3-EVALZ ADP2102-4-EVALZ ADP2106-1.8-EVALZ ADP2147CB-110EVALZ AS3606-DB BQ24010EVM BQ24075TEVM BQ24155EVM BQ24157EVM-697 BQ24160EVM-742 BQ24296MEVM-655 BQ25010EVM BQ3055EVM NCV891330PD50GEVB ISLUSBI2CKIT1Z LM2744EVAL LM2854EVAL LM3658SD-AEV/NOPB LM3658SDEV/NOPB LM4510SDEV/NOPB LM5033SD-EVAL LP38512TS-1.8EV