## Renesns

## $128 \mathrm{~K} \times 36,256 \mathrm{~K} \times 18$, 3.3V Synchronous ZBT ${ }^{\text {TM }}$ SRAMs 3.3V I/O, Burst Counter, Flow-Through Outputs

## IDT71V3557S IDT71V3559S IDT71V3557SA IDT71V3559SA

## Features

- $128 \mathrm{~K} \times 36,256 \mathrm{~K} \times 18$ memory configurations
- Supports high performance system speed - 100 MHz (7.5 ns Clock-to-Data Access)
- $Z_{B T}{ }^{T M}$ Feature - No dead cycles between write and read cycles
- Internally synchronized output buffer enable eliminates the need to control $\overline{\mathrm{OE}}$
- Single R/W (READ/WRITE) control pin
- 4-word burst capability (Interleaved or linear)
- Individual byte write ( $\overline{\mathrm{BW}} 1-\overline{\mathrm{BW}}_{4}$ ) control (May tie active)
- Three chip enables for simple depth expansion
- 3.3 V power supply ( $\pm 5 \%$ ), $3.3 \mathrm{~V}( \pm 5 \%)$ I/O Supply (VdDQ)
- Optional Boundary Scan JTAG Interface (IEEE 1149.1 complaint)
- Packaged in a JEDEC Standard 100-pin plastic thin quad flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch ball grid array (fBGA)


## Description

The IDT71V3557/59 are3.3V high-speed 4,718,592-bit(4.5 Megabit) synchronous SRAMs organized as $128 \mathrm{~K} \times 36 / 256 \mathrm{~K} \times 18$. They are designed to eliminate dead bus cycles when turning the bus around between reads and writes, or writes and reads. Thus they have been given the name ZBT ${ }^{\top M}$, or Zero Bus Turnaround.

Address and control signals are applied to the SRAM during one clock cycle, and on the next clock cycle the associated data cycle occurs, be
it read or write.
The IDT71V3557/59 contain address, data-in and control signal registers. The outputs are flow-through (no output data register). Output enable is the only asynchronous signal and can be used to disable the outputs at any giventime.

A Clock Enable ( $\overline{\mathrm{CEN}}$ ) pin allows operation of the IDT71V3557/59 to be suspended as long as necessary. All synchronous inputs are ignored when ( $\overline{\mathrm{CEN}}$ ) is high and the internal device registers will hold their previous values.

There are three chip enable pins ( $\overline{\mathrm{CE}} 1, \mathrm{CE} 2, \overline{\mathrm{CE}}_{2}$ ) that allow the user todeselectthe devicewhendesired. Ifany one ofthese threeisnotasserted when $A D V / \bar{L} \bar{D}$ is low, no new memory operation can be initiated. However, any pending data transfers (reads or writes) will be completed. The data bus will tri-state one cycle after chip is deselected or a write is initiated.

The IDT71V3557/59 have an on-chip burst counter. In the burst mode, the IDT71V3557/59 can provide four cycles of data for a single address presented to the SRAM. The order of the burst sequence is defined by the $\overline{\mathrm{LBO}}$ input pin. The $\overline{\mathrm{LBO}}$ pin selects between linear and interleaved burst sequence. The ADV/LD signal is used to load a new external address (ADV/LD=LOW) or incrementthe internal burstcounter (ADV/LD $=\mathrm{HIGH}$ ).

The IDT71V3557/59 SRAMs utilize IDT's latest high-performance CMOS process and are packaged in a JEDEC standard $14 \mathrm{~mm} \times 20 \mathrm{~mm}$ 100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array (BGA) and a 165 fine pitch ball grid array (fBGA).

## Pin Description Summary

| A0-A17 | Address inputs | Input | Synchronous |
| :---: | :---: | :---: | :---: |
| $\overline{\mathrm{CE}} 1, \mathrm{CE} 2, \overline{\mathrm{C}}_{2}$ | Chip Enables | Input | Synchronous |
| $\overline{\mathrm{OE}}$ | Output Enable | Input | Asynchronous |
| R/W | Read/Write Signal | Input | Synchronous |
| $\overline{C E N}$ | Clock Enable | Input | Synchronous |
| $\overline{\mathrm{BW}}_{1}, \overline{\mathrm{BW}}_{2}, \overline{\mathrm{BW}}_{3}, \overline{\mathrm{BW}}_{4}$ | Individual Byte Write Selects | Input | Synchronous |
| CLK | Clock | Input | N/A |
| ADV/LD | Advance burst address / Load new address | Input | Synchronous |
| $\overline{\text { LBO }}$ | Linear / Interleaved Burst Order | Input | Static |
| TMS | Test Mode Select | Input | Synchronous |
| TDI | Test Data Input | Input | Synchronous |
| TCK | Test Clock | Input | N/A |
| TDO | Test Data Output | Output | Synchronous |
| TRST | JTAG Reset (Optional) | Input | Asynchronous |
| ZZ | Sleep Mode | Input | Synchronous |
| //O-I/O31, I/Op1-//Op4 | Data Input / Output | I/O | Synchronous |
| Vdd, VddQ | Core Power, I/O Power | Supply | Static |
| Vss | Ground | Supply | Static |

## Pin Definitions ${ }^{(1)}$

| Symbol | Pin Function | 1/0 | Active | Description |
| :---: | :---: | :---: | :---: | :---: |
| A0-A17 | Address Inputs | 1 | N/A | Synchronous Address inputs. The address register is triggered by a combination of the rising edge of CLK, ADV/ $\overline{\mathrm{LD}}$ low, $\overline{\mathrm{CEN}}$ low, and true chip enables. |
| ADV/ $\overline{\mathrm{D}}$ | Advance / Load | 1 | N/A | ADV/LD is a synchronous input that is used to load the internal registers with new address and control when it is sampled low at the rising edge of clock with the chip selected. When ADV/ $\overline{\mathrm{LD}}$ is low with the chip deselected, any burst in progress is terminated. When ADV/LD is sampled high then the internal burst counter is advanced for any burst that was in progress. The external addresses are ignored when ADV/ $\overline{\mathrm{LD}}$ is sampled high. |
| $\mathrm{R} / \bar{W}$ | Read / Write | 1 | N/A | $R / \bar{W}$ signal is a synchronous input that identifies whether the current load cycle initiated is a Read or Write access to the memory array. The data bus activity for the current cycle takes place one clock cycle later. |
| $\overline{C E N}$ | Clock Enable | I | LOW | Synchronous Clock Enable Input. When $\overline{\mathrm{CEN}}$ is sampled high, all other synchronous inputs, including clock are ignored and outputs remain unchanged. The effect of $\overline{C E N}$ sampled high on the device outputs is as if the low to high clock transition did not occur. For normal operation, $\overline{\text { CEN }}$ must be sampled low at rising edge of clock. |
| $\overline{\mathrm{BW}}_{1}-\overline{\mathrm{BW}}_{4}$ | Individual Byte Write Enables | 1 | LOW | Synchronous byte write enables. Each 9-bit byte has its own active low byte write enable. On load write cycles (When R/W and ADV/LD are sampled low) the appropriate byte write signal ( $\left.\overline{\mathrm{BW}}_{1}-\overline{B W}_{4}\right)$ must be valid. The byte write signal must also be valid on each cycle of a burst write. Byte Write signals are ignored when $\mathrm{R} / \overline{\mathrm{W}}$ is sampled high. The appropriate byte(s) of data are written into the device one cycle later. $\overline{\mathrm{BW}}_{1}-\overline{\mathrm{BW}}_{4}$ can all be tied low if always doing write to the entire 36-bit word. |
| $\overline{\mathrm{C}} \bar{E}_{1}, \overline{\mathrm{C}} \overline{\mathrm{E}}_{2}$ | Chip Enables | 1 | LOW | Synchronous active low chip enable. $\overline{C E}_{1}$ and $\bar{C}_{2}$ are used with $\mathrm{CE}_{2}$ to enable the IDT71V3557/59. ( $\overline{\mathrm{C}} \overline{\mathrm{E}}_{1}$ or $\overline{\mathrm{CE}}_{2}$ sampled high or CE2 sampled low) and ADV/LD low at the rising edge of clock, initiates a deselect cycle. The $Z B T^{\text {M }}$ has a one cycle deselect, i.e., the data bus will tri-state one clock cycle after deselect is initiated. |
| CE2 | Chip Enable | 1 | HIGH | Synchronous active high chip enable. $\mathrm{CE}_{2}$ is used with $\overline{\mathrm{C}}_{1}$ and $\overline{\mathrm{C}} \overline{\mathrm{E}}_{2}$ to enable the chip. CE 2 has inverted polarity but otherwise identical to $\overline{\mathrm{C}} \mathrm{E}_{1}$ and $\overline{\mathrm{C}}_{2}$. |
| CLK | Clock | 1 | N/A | This is the clock input to the IDT1VV3557/59. Except for $\overline{\mathrm{OE}}$, all timing references for the device are made with respect to the rising edge of CLK. |
| $\begin{gathered} \text { /OO-I/O31 } \\ \text { //Op1-//Op4 } \end{gathered}$ | Data Input/Output | 1/0 | N/A | Data input/output (//O) pins. The data input path is registered, triggered by the rising edge of CLK. The data output path is flow-through (no output register). |
| $\overline{\text { LBO }}$ | Linear Burst Order | 1 | LOW | Burst order selection input. When $\overline{\mathrm{LBO}}$ is high the Interleaved burst sequence is selected. When $\overline{\mathrm{LBO}}$ is low the Linear burst sequence is selected. $\overline{\mathrm{LBO}}$ is a static input, and it must not change during device operation.. |
| $\overline{\mathrm{OE}}$ | Output Enable | 1 | LOW | Asynchronous output enable. $\overline{\mathrm{OE}}$ must be low to read data from the $71 \mathrm{~V} 3557 / 59$. When $\overline{\mathrm{OE}}$ is HIGH the I/O pins are in a high-impedance state. $\overline{\mathrm{OE}}$ does not need to be actively controlled for read and write cycles. In normal operation, $\overline{\mathrm{OE}}$ can be tied low. |
| TMS | Test Mode Select | 1 | N/A | Gives input command for TAP controller. Sampled on rising edge of TDK. This pin has an internal pullup. |
| TDI | Test Data Input | 1 | N/A | Serial input of registers placed between TDI and TDO. Sampled on rising edge of TCK. This pin has an internal pullup. |
| TCK | Test Clock | I | N/A | Clock input of TAP controller. Each TAP event is clocked. Test inputs are captured on rising edge of TCK, while test outputs are driven from the falling edge of TCK. This pin has an intemal pullup. |
| TDO | Test Data Output | 0 | N/A | Serial output of registers placed between TDI and TDO. This output is active depending on the state of the TAP controller. |
| $\overline{\text { TRST }}$ | JTAG Reset (Optional) | I | LOW | Optional Asynchronous JTAG reset. Can be used to reset the TAP controller, but not required. JTAG reset occurs automatically at power up and also resets using TMS and TCK per IEEE 1149.1. If not used TRST can be left floating. This pin has an internal pullup. |
| Z | Sleep Mode | 1 | HIGH | Synchronous sleep mode input. ZZ HIGH will gate the CLK internally and power down the IDT71V3557/3559 to its lowest power consumption level. Data retention is guaranteed in Sleep Mode. This pin has an internal pulldown. |
| Vdd | Power Supply | N/A | N/A | 3.3V core power supply. |
| VDDQ | Power Supply | N/A | N/A | 3.3V I/O Supply. |
| Vss | Ground | N/A | N/A | Ground. |

## NOTE:

1. All synchronous inputs must meet specified setup and hold times with respect to CLK.

## Functional Block Diagram - 128K x 36



Functional Block Diagram - $256 \mathrm{~K} \times 18$


## Recommended DC Operating

Conditions

| Symbol | Parameter | Min. | Typ. | Max. | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| VDD | Core Supply Voltage | 3.135 | 3.3 | 3.465 | V |
| VDDQ | I/O Supply Voltage | 3.135 | 3.3 | 3.465 | V |
| VsS | Ground | 0 | 0 | 0 | V |
| VIH | Input High Voltage - Inputs | 2.0 | - | VDD +0.3 | V |
| VIH | Input High Voltage - I/O | 2.0 | - | VDDQ $+0.3^{(2)}$ | V |
| VIL | Input Low Voltage | $-0.3^{(1)}$ | - | 0.8 | V |

NOTES:

1. VIL (min.) $=-1.0 \mathrm{~V}$ for pulse width less than $\mathrm{tcyc} / 2$, once per cycle.
2. VIH (max.) $=+6.0 \mathrm{~V}$ for pulse width less than tcyc/2, once per cycle.

Recommended Operating
Temperature and Supply Voltage

| Grade | Temperature $^{(1)}$ | Vss | VDD | VDDQ |
| :---: | :---: | :---: | :---: | :---: |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 0 V | $3.3 \mathrm{~V} \pm 5 \%$ | $3.3 \mathrm{~V} \pm 5 \%$ |
| Industrial | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 0 V | $3.3 \mathrm{~V} \pm 5 \%$ | $3.3 \mathrm{~V} \pm 5 \%$ |

## NOTES:

5282 tbl 05

1. $T_{A}$ is the "instant on" case temperature.

## Pin Configuration - $128 \mathrm{~K} \times 36$



NOTES:

1. Pins 14,64 , and 66 do not have to be connected directly to V ss as long as the input voltage is $\leq \mathrm{V}_{\mathrm{IL}}$.
2. Pin 16 does not have to be connected directly to VDD as long as the input voltage is $\geq$ VIH.
3. Pins 83 and 84 are reserved for future 8 M and 16 M respectively.
4. Pin 64 supports ZZ (sleep mode) for the latest die revisions.

## Pin Configuration - 256K x 18



## Top View 100 TQFP

NOTES:

1. Pins 14,64 , and 66 do nothavetobe connected directly toVss aslong asthe inputvoltage is $\leq$ VIL.
2. Pin 16 does not have to be connected directly to VDD as long as the input voltage is $\geq \mathrm{VIH}$.
3. Pins 83 and 84 are reserved for future 8 M and 16 M respectively.
4. Pin 64 supports $Z Z$ (sleep mode) for the latest die revisions.

Absolute Maximum Ratings ${ }^{(1)}$

| Symbol | Rating |  <br> Industrial Values | Unit |
| :--- | :--- | :---: | :---: |
| VTERM $^{(2)}$ | Terminal Voltage with <br> Respect to GND | -0.5 to +4.6 | V |
| VTERM $^{(3,6)}$ | Terminal Voltage with <br> Respect to GND | -0.5 to VDD | V |
| VTERM $^{(4,6)}$ | Terminal Voltage with <br> Respect to GND | -0.5 to VDD +0.5 | V |
| VTERM $^{(5,6)}$ | Terminal Voltage with <br> Respect to GND | -0.5 to VDDQ +0.5 | V |
| TA | Commercial <br> Operating Temperature | -0 to +70 | ${ }^{\circ} \mathrm{C}$ |
|  | Industrial <br> Operating Temperature | -40 to +85 | ${ }^{\circ} \mathrm{C}$ |
| TBAS | Temperature <br> Under Bias | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| TSTG | Storage <br> Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| PT | Power Dissipation | 2.0 | W |
| lout | DC Output Current | 50 | mA |

NOTES:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
2. VDD terminals only.
3. VDDQ terminals only.
4. Input terminals only.
5. I/O terminals only.
6. This is a steady-state DC parameter that applies after the power supply has reached its nominal operating value. Power sequencing is not necessary; however, the voltage on any input or I/O pin cannot exceed VDDQ during power supply ramp up
7. $T_{A}$ is the "instant on" case temperature.

## 100 TQFP Capacitance ${ }^{(1)}$

$\left(\mathrm{TA}=+25^{\circ} \mathrm{C}, \mathrm{F}=1.0 \mathrm{MHZ}\right)$

| Symbol | Parameter $^{(1)}$ | Conditions | Max. | Unit |
| :---: | :--- | :---: | :---: | :---: |
| CIN | Input Capacitance | $\mathrm{VIN}=3 \mathrm{dV}$ | 5 | pF |
| $\mathrm{C} / \mathrm{O}$ | I/O Capacitance | Vout $=3 \mathrm{dV}$ | 7 | pF |

## 119 BGACapacitance ${ }^{(1)}$

( $\mathrm{TA}=+25^{\circ} \mathrm{C}, \mathrm{F}=1.0 \mathrm{MHZ}$ )

| Symbol | Parameter $^{(1)}$ | Conditions | Max. | Unit |
| :---: | :--- | :---: | :---: | :---: |
| CIN | Input Capacitance | $\mathrm{VIN}=3 \mathrm{dV}$ | 7 | pF |
| Cro | I/O Capacitance | Vout $=3 \mathrm{dV}$ | 7 | pF |

## 119 BGACapacitance ${ }^{(1)}$

( $\mathrm{TA}=+25^{\circ} \mathrm{C}, \mathrm{F}=1.0 \mathrm{MHZ}$ )

| Symbol | Parameter ${ }^{(1)}$ | Conditions | Max. | Unit |
| :---: | :--- | :--- | :---: | :---: |
| CIN | Input Capacitance | $\mathrm{VIN}=3 \mathrm{dV}$ | TBD | pF |
| CI/o | I/O Capacitance | Vout $=3 \mathrm{dV}$ | TBD | pF |

NOTE:

1. This parameter is guaranteed by device characterization, but not production tested.

## Pin Configuration - 128K x 36, 119 BGA



Pin Configuration-256K x 18, 119 BGA

|  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |

NOTES:

1. R5 and $J 5$ do not have to be directly connected to Vss as long as the input voltage is $\leq \mathrm{VIL}$.
2. J3 does not have to be directly connected directly to VDD as long as the input voltage is $\geq \mathrm{V} / \mathrm{H}$.
3. G 4 and A 4 are reserved for future 8 M and 16 M respectively.
4. These pins are NC for the "S" version and the JTAG signal listed for the "SA" version.
5. $\overline{\text { TRST }}$ is offered as an optional JTAG reset if requested in the application. If not needed, can be left floating and will internally be pulled to VDD.
6. Pin $\mathrm{T7}$ supports ZZ (sleep mode) for the latest die revisions.

Pin Configuration - 128K x 36, 165 fBGA

|  | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A | NC | A7 | $\overline{\mathrm{CE}} 1$ | $\overline{\mathrm{BW}} 3$ | $\overline{\mathrm{BW}} 2$ | $\overline{\mathrm{CE}} 2$ | $\overline{C E N}$ | ADV/̄/D | NC | A8 | NC |
| B | NC | A6 | CE2 | $\overline{\mathrm{BW}} 4$ | $\overline{\mathrm{BW}} 1$ | CLK | $\mathrm{R} / \bar{W}$ | $\overline{\mathrm{OE}}$ | NC | A9 | NC |
| C | 1/OP3 | NC | VDDQ | VSS | VSS | VSS | VSS | VSS | VDDQ | NC | //OP2 |
| D | //O17 | I/O16 | VDDQ | VDD | VSS | VSS | VSS | VDD | VDDQ | I/O15 | //O14 |
| E | //O19 | I/O18 | VDDQ | VDD | VSS | VSS | VSS | VDD | VDDQ | I/O13 | //O12 |
| F | I/O21 | I/O20 | VDDQ | VDD | VSS | VSS | VSS | VDD | VDDQ | V/O11 | //O10 |
| G | //O23 | I/O22 | VDDQ | VDD | VSS | VSS | VSS | VDD | VDDQ | I/O9 | V/08 |
| H | Vss ${ }^{(1)}$ | VDD ${ }^{(2)}$ | NC | VDD | Vss | VSS | Vss | VDD | NC | NC | NC/ZZ ${ }^{(5)}$ |
| J | //O25 | 1/O24 | VDDQ | VDD | VSS | VSS | VSS | VDD | VDDQ | I/07 | 1/O6 |
| K | 1/O27 | 1/O26 | VDDQ | VDD | VSS | VSS | VSS | VDD | VDDQ | I/O5 | I/O4 |
| L | //O29 | 1/O28 | VDDQ | VDD | Vss | VSS | VSS | VDD | VDDQ | I/O3 | $\mathrm{l} / \mathrm{O} 2$ |
| M | I/O31 | I/O30 | VDDQ | VDD | Vss | VSS | Vss | VDD | VDDQ | //O1 | I/O0 |
| N | 1/Op4 | NC | VDDQ | VSS | $\mathrm{NC/TRST}{ }^{(3,4)}$ | NC | VsS ${ }^{(1)}$ | Vss | VDDQ | NC | //Op1 |
| P | NC | NC | A5 | A2 | NC/TDI ${ }^{(3)}$ | A1 | NC/TDO ${ }^{(3)}$ | A10 | A13 | A14 | NC |
| R | $\overline{\mathrm{LBO}}$ | NC | A4 | A3 | NC/TMS ${ }^{(3)}$ | A0 | NC/TCK ${ }^{(3)}$ | A11 | A12 | A15 | A16 |

Pin Configuration - 256 K x 18, 165 fBGA

|  | 1 | 2 | 3 | 45 |  | 6 7 |  | 8 | 9 | 10 | 11 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A | NC | A7 | $\overline{\mathrm{CE}} 1$ | $\overline{\mathrm{BW}} 2$ | NC | $\overline{\mathrm{CE}} 2$ | $\overline{\mathrm{CEN}}$ | ADV/̄D | NC | A8 | A10 |
| B | NC | A6 | CE2 | NC | $\overline{\mathrm{BW}} 1$ | CLK | $\mathrm{R} / \bar{W}$ | $\overline{\mathrm{OE}}$ | NC | A9 | NC |
| C | NC | NC | VDDQ | VSS | VSS | VSS | VSS | VSS | VDDQ | NC | //OP1 |
| D | NC | //08 | VDDQ | VDD | VSS | VSS | VSS | VDD | VDDQ | NC | l/07 |
| E | NC | l/O9 | VDDQ | VDD | VSS | VSS | VSS | VDD | VDDQ | NC | 1/06 |
| F | NC | //O10 | VDDQ | VDD | VSS | VSS | VSS | VDD | VDDQ | NC | //O5 |
| G | NC | I/O11 | VDDQ | VDD | VSS | VSS | VSS | VDD | VDDQ | NC | I/O4 |
| H | Vss ${ }^{(1)}$ | VDD ${ }^{(2)}$ | NC | VDD | VSS | VSS | VSS | VDD | NC | NC | NC/ZZ ${ }^{(5)}$ |
| J | //O12 | NC | VDDQ | VDD | VSS | VsS | Vss | VDD | VDDQ | l/O3 | NC |
| K | //O13 | NC | VDDQ | VDD | VSS | VSS | VSS | VDD | VDDQ | l/O2 | NC |
| L | //O14 | NC | VDDQ | VDD | VSS | VSS | VSS | VDD | VDDQ | //01 | NC |
| M | //O15 | NC | VDDQ | VDD | Vss | VSS | VSS | VDD | VDDQ | 1/O0 | NC |
| N | 1/OP2 | NC | VDDQ | Vss | $\mathrm{NC/} \overline{\text { TRST }}^{(3,4)}$ | NC | VSS ${ }^{(1)}$ | VSS | VDDQ | NC | NC |
| P | NC | NC | A5 | A2 | NC/TDI ${ }^{(3)}$ | A1 | NC/TDO ${ }^{(3)}$ | A11 | A14 | A15 | NC |
| R | $\overline{\mathrm{LBO}}$ | NC | A4 | A3 | NC/TMS ${ }^{(3)}$ | A0 | NC/TCK ${ }^{(3)}$ | A12 | A13 | A16 | A17 |

## NOTES:

1. H 1 and N 7 do not have to be directly connected to Vss as long as the input voltage is $\leq$ VIL.
2. H 2 does not have to be directly connected directly to $\mathrm{V}_{\mathrm{DD}}$ as long as the input voltage is $\geq \mathrm{V}_{1} \mathrm{H}$.
3. A9, B9, B11, A1, R2, and P2 are reserved for future 9M, 18M, 36M, 72M, 144M, and 288M respectively.
4. These pins are NC for the "S" version and the JTAG signal listed for the "SA" version.
5. $\overline{\text { TRST }}$ is offered as an optional JTAG reset if requested in the application. If not needed, can be left floating and will internally be pulled to VDD.
6. Pin H11 supports ZZ (sleep mode) for the latest die revisions.

## Synchronous Truth Table ${ }^{(1)}$

| $\overline{C E N}$ | R/W | $\frac{\bar{C} \bar{E}_{1}}{\bar{C} E_{2}^{(5)}}$ | ADVIL̄D | $\overline{\mathrm{BW}} \mathrm{x}$ | ADDRESS USED | PREVIOUS CYCLE | CURRENT CYCLE | I/0 <br> (One cycle later) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| L | L | L | L | Valid | External | X | LOAD WRITE | $D^{(7)}$ |
| L | H | L | L | X | External | X | LOAD READ | $Q^{(7)}$ |
| L | X | X | H | Valid | Internal | LOAD WRITE / BURST WRITE | BURST WRITE <br> (Advance burst counter) ${ }^{(2)}$ | $D^{(7)}$ |
| L | X | X | H | X | Internal | LOAD READ / BURST READ | BURST READ <br> (Advance burst counter) ${ }^{(2)}$ | $Q^{(7)}$ |
| L | X | H | L | X | X | X | DESELECT or STOP ${ }^{(3)}$ | HIZ |
| L | X | X | H | X | X | DESELECT / NOOP | NOOP | HIZ |
| H | X | X | X | X | X | X | SUSPEND ${ }^{(4)}$ | Previous Value |

NOTES:

1. $\mathrm{L}=\mathrm{V}_{\mathrm{LL}}, \mathrm{H}=\mathrm{V}_{\mathrm{I}}, \mathrm{X}=$ Don't Care.
2. When ADV/LD signal is sampled high, the internal burst counter is incremented. The $R / \bar{W}$ signal is ignored when the counter is advanced. Therefore the nature of the burst cycle (Read or Write) is determined by the status of the $R / \bar{W}$ signal when the first address is loaded at the beginning of the burst cycle.
3. Deselect cycle is initiated when either ( $\overline{C E}_{1}$, or $\overline{\mathrm{CE}}_{2}$ is sampled high or $\mathrm{CE}_{2}$ is sampled low) and $\mathrm{ADV} / \overline{\mathrm{D}}$ is sampled low at rising edge of clock. The data bus will tri-state one cycle after deselect is initiated.
4. When $\overline{\text { CEN }}$ is sampled high at the rising edge of clock, that clock edge is blocked from propogating through the part. The state of all the internal registers and the I/ Os remains unchanged.
5. To select the chip requires $\overline{C E}_{1}=L, \overline{C E}_{2}=L$ and $C E 2=H$ on these chip enable pins. The chip is deselected if any one of the chip enables is false.
6. Device Outputs are ensured to be in High-Z during device power-up.
7. Q - data read from the device, D - data written to the device.

## Partial Truth Table for Writes

| OPERATION | $\mathrm{R} / \bar{W}$ | $\overline{\mathrm{BW}} 1$ | $\overline{\mathrm{BW}} 2_{2}$ | $\overline{\mathrm{BW}}_{3}{ }^{(3)}$ | $\overline{\mathrm{BW}} 4^{(3)}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| READ | H | X | X | X | X |
| WRITE ALL BYTES | L | L | L | L | L |
| WRITE BYTE 1 (//O[0:7], V/OP1) ${ }^{(2)}$ | L | L | H | H | H |
| WRITE BYTE 2 (//O[8:15], //Op2) ${ }^{(2)}$ | L | H | L | H | H |
| WRITE BYTE 3 (//O[16:23], //Op3) ${ }^{(2,3)}$ | L | H | H | L | H |
| WRITE BYTE 4 (//O[24:31], //OP4) ${ }^{(2,3)}$ | L | H | H | H | L |
| NO WRITE | L | H | H | H | H |

NOTES:

1. $\mathrm{L}=\mathrm{V} \mathrm{V}, \mathrm{H}=\mathrm{V}_{\mathrm{IH}}, \mathrm{X}=$ Don't Care.
2. Multiple bytes may be selected during the same cycle.
3. N/A for x18 configuration.

## Interleaved Burst Sequence Table ( $\overline{\text { LBO }}=\mathrm{VdD}$ )

|  | Sequence 1 |  | Sequence 2 |  | Sequence 3 |  | Sequence 4 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | A1 | A0 | A1 | A0 | A1 | A0 | A1 | A0 |
| First Address | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 |
| Second Address | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 |
| Third Address | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 |
| Fourth Address ${ }^{(1)}$ | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 |

NOTE:
5282 thlo 10

1. Upon completion of the Burst sequence the counter wraps around to its initial state and continues counting.

IDT71V3557, IDT71V3559, 128K x 36, 256K x 18, 3.3V Synchronous SRAMs with

## Linear Burst Sequence Table ( $\overline{\mathrm{LBO}}=\mathrm{V}$ ss)

|  | Sequence 1 |  | Sequence 2 |  | Sequence 3 |  | Sequence 4 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | A1 | A0 | A1 | A0 | A1 | A0 | A1 | A0 |
| First Address | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 |
| Second Address | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 |
| Third Address | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 |
| Fourth Address ${ }^{(1)}$ | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 |

NOTE:
5282 tbl 11

1. Upon completion of the Burst sequence the counter wraps around to its initial state and continues counting.

Functional Timing Diagram ${ }^{(1)}$


NOTES:

1. This assumes $\overline{\mathrm{CEN}}, \overline{\mathrm{CE}} 1, \mathrm{CE} 2$ and $\overline{\mathrm{CE}} 2$ are all true.
2. All Address, Control and Data_In are only required to meet set-up and hold time with respect to the rising edge of clock. Data_Out is valid after a clock-to-data delay from the rising edge of clock.

Device Operation - Showing Mixed Load, Burst, Deselect and NOOP Cycles ${ }^{(2)}$

| Cycle | Address | R/W | ADVILD | $\bar{C} 1^{1}{ }^{(1)}$ | $\overline{C E N}$ | $\overline{\mathrm{BW}} \mathrm{x}$ | $\overline{\mathrm{OE}}$ | 110 | Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| n | A0 | H | L | L | L | X | X | D1 | Load read |
| n+1 | X | X | H | X | L | X | L | Q0 | Burst read |
| n+2 | $\mathrm{A}_{1}$ | H | L | L | L | X | L | Q0+1 | Load read |
| n+3 | X | X | L | H | L | X | L | Q1 | Deselect or STOP |
| n+4 | X | X | H | X | L | X | X | Z | NOOP |
| n+5 | A2 | H | L | L | L | X | X | Z | Load read |
| n+6 | X | X | H | X | L | X | L | Q2 | Burst read |
| n+7 | X | X | L | H | L | X | L | Q2+1 | Deselect or STOP |
| n+8 | А3 | L | L | L | L | L | X | Z | Load write |
| n+9 | X | X | H | X | L | L | X | D3 | Burst write |
| n+10 | A4 | L | L | L | L | L | X | D3+1 | Load write |
| n+11 | X | X | L | H | L | X | X | D4 | Deselect or STOP |
| n+12 | X | X | H | X | L | X | X | Z | NOOP |
| n+13 | A5 | L | L | L | L | L | X | Z | Load write |
| n+14 | A6 | H | L | L | L | X | X | D5 | Load read |
| n+15 | A7 | L | L | L | L | L | L | Q6 | Load write |
| n+16 | X | X | H | X | L | L | X | D7 | Burst write |
| n+17 | A8 | H | L | L | L | X | X | D7+1 | Load read |
| n+18 | X | X | H | X | L | X | L | Q8 | Burst read |
| n+19 | A9 | L | L | L | L | L | L | Q8+1 | Load write |

## NOTES:

1. $\overline{\mathrm{CE}} 2$ timing transition is identical to $\overline{\mathrm{CE}}_{1}$ signal. CE2 timing transition is identical but inverted to the $\overline{\mathrm{CE}}_{1}$ and $\overline{\mathrm{CE}}_{2}$ signals.
2. $\mathrm{H}=$ High; $\mathrm{L}=$ Low; $\mathrm{X}=$ Don't Care; $\mathrm{Z}=$ High Impedence.

## Read Operation ${ }^{(1)}$

| Cycle | Address | $\mathrm{R} / \overline{\mathrm{W}}$ | $\mathrm{ADV} / \overline{\mathrm{LD}}$ | $\overline{\mathrm{C}}_{1}{ }^{2}{ }^{2)}$ | $\overline{\mathrm{CEN}}$ | $\overline{\mathrm{BW}} \mathbf{x}$ | $\overline{\mathrm{OE}}$ | $\mathrm{I} / 0$ | Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :--- |
| n | A 0 | H | L | L | L | X | X | X | Address and Control meet setup |
| $\mathrm{n}+1$ | X | X | X | X | X | X | L | Q 0 | Contents of Address Ao Read Out |

NOTES:

1. $\mathrm{H}=$ High; $\mathrm{L}=$ Low; $\mathrm{X}=$ Don't Care; $\mathrm{Z}=$ High Impedance.
2. $\overline{\mathrm{CE}}_{2}$ timing transition is identical to $\overline{\mathrm{CE}}_{1}$ signal. CE 2 timing transition is identical but inverted to the $\overline{\mathrm{CE}}_{1}$ and $\overline{\mathrm{CE}}_{2}$ signals.

Burst Read Operation (1)

| Cycle | Address | R/ $\bar{W}$ | ADV/ $\overline{\mathrm{LD}}$ | $\overline{\mathrm{C}} \mathbf{1}^{(2)}$ | $\overline{\mathrm{CEN}}$ | $\overline{\mathrm{BW}} \mathbf{x}$ | $\overline{\mathrm{OE}}$ | $\mathrm{I} / \mathbf{0}$ | Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :--- |
| n | A 0 | H | L | L | L | X | X | X | Address and Control meet setup |
| $\mathrm{n}+1$ | X | X | H | X | L | X | L | Q 0 | Address A0 Read Out, Inc. Count |
| $\mathrm{n}+2$ | X | X | H | X | L | X | L | $\mathrm{Q}_{0}+1$ | Address A0+1 Read Out, Inc. Count |
| $\mathrm{n}+3$ | X | X | H | X | L | X | L | $\mathrm{Q}_{0}+2$ | Address A0+2 Read Out, Inc. Count |
| $\mathrm{n}+4$ | X | X | H | X | L | X | L | $\mathrm{Q}_{0}+3$ | Address A0+3 Read Out, Load A1 |
| $\mathrm{n}+5$ | $\mathrm{~A}_{1}$ | H | L | L | L | X | L | Q 0 | Address A0 Read Out, Inc. Count |
| $\mathrm{n}+6$ | X | X | H | X | L | X | L | $\mathrm{Q}_{1}$ | Address A1 Read Out, Inc. Count |
| $\mathrm{n}+7$ | $\mathrm{~A}_{2}$ | H | L | L | L | X | L | $\mathrm{Q}_{1+1}$ | Address A1+1 Read Out, Load A2 |

NOTES:

1. $\mathrm{H}=$ High; $\mathrm{L}=$ Low; $\mathrm{X}=$ Don't Care; $\mathrm{Z}=$ High Impedance.
2. $\overline{\mathrm{CE}} 2$ timing transition is identical to $\overline{\mathrm{CE}}_{1}$ signal. CE 2 timing transition is identical but inverted to the $\overline{\mathrm{CE}}_{1}$ and $\overline{\mathrm{CE}}_{2}$ signals.

## Write Operation ${ }^{(1)}$

| Cycle | Address | $\mathrm{R} / \overline{\mathrm{W}}$ | $\mathrm{ADV} / \overline{\mathrm{LD}}$ | $\overline{\mathrm{C} \overline{E 1}^{(2)}}$ | $\overline{\mathrm{CEN}}$ | $\overline{\mathrm{BW}} \mathbf{x}$ | $\overline{\mathrm{OE}}$ | $\mathrm{I} / \mathbf{0}$ | Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :--- |
| n | A 0 | L | L | L | L | L | X | X | Address and Control meet setup |
| $\mathrm{n}+1$ | X | X | X | X | L | X | X | D 0 | Write to Address $\mathrm{A}_{0}$ |

NOTES:

1. $\mathrm{H}=$ High; $\mathrm{L}=$ Low; $\mathrm{X}=$ Don't Care; $\mathrm{Z}=$ High Impedance.
2. $\overline{\mathrm{CE}}_{2}$ timing transition is identical to $\overline{\mathrm{CE}}_{1}$ signal. CE 2 timing transition is identical but inverted to the $\overline{\mathrm{CE}}_{1}$ and $\overline{\mathrm{CE}} 2$ signals.

## Burst Write Operation

| Cycle | Address | R/W | ADV/ $\overline{\mathrm{L}}$ | $\overline{\mathrm{C}} \overline{\mathrm{a}}^{(2)}$ | $\overline{C E N}$ | $\overline{\mathrm{BW}} \mathrm{x}$ | $\overline{\mathrm{OE}}$ | I/O | Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| n | A0 | L | L | L | L | L | X | X | Address and Control meet setup |
| $n+1$ | X | X | H | X | L | L | X | Do | Address Ao Write, Inc. Count |
| n+2 | $X$ | $X$ | H | $X$ | L | L | X | D $0+1$ | Address A0+1 Write, Inc. Count |
| $n+3$ | X | X | H | X | L | L | X | D0+2 | Address A0+2 Write, Inc. Count |
| $\mathrm{n}+4$ | X | X | H | X | L | L | X | D0+3 | Address A0+3 Write, Load A1 |
| $n+5$ | A1 | L | L | L | L | L | X | Do | Address Ao Write, Inc. Count |
| $\mathrm{n}+6$ | X | X | H | X | L | L | X | D1 | Address A1 Write, Inc. Count |
| $\mathrm{n}+7$ | A2 | L | L | L | L | L | X | D1+1 | Address A1+1 Write, Load A2 |

## NOTES:

1. $\mathrm{H}=$ High; $\mathrm{L}=$ Low; $\mathrm{X}=$ Don't Care; $\mathrm{Z}=$ High Impedance.
2. $\overline{\mathrm{CE}} 2$ timing transition is identical to $\overline{\mathrm{CE}}_{1}$ signal. CE 2 timing transition is identical but inverted to the $\overline{\mathrm{CE}}_{1}$ and $\overline{\mathrm{CE}}_{2}$ signals.

IDT71V3557, IDT71V3559, 128K x 36, 256K x 18, 3.3V Synchronous SRAMs with

## Read Operation with Clock Enable Used ${ }^{(1)}$

| Cycle | Address | R/W | ADVILD | $\overline{\mathrm{C}} \mathrm{E}^{(2)}$ | $\overline{C E N}$ | $\overline{\mathrm{BW}} \mathrm{x}$ | $\overline{O E}$ | 1/0 | Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| n | A0 | H | L | L | L | X | X | X | AddressAo and Control meet setup |
| n+1 | X | X | X | X | H | X | X | X | Clock n+1 Ignored |
| n+2 | A1 | H | L | L | L | X | L | Q0 | Address A0 Read out, Load A1 |
| n+3 | X | X | X | X | H | X | L | Q0 | Clock Ignored. Data $\mathrm{Q}_{0}$ is on the bus. |
| n+4 | X | X | X | X | H | X | L | Q0 | Clock Ignored. Data $\mathrm{Q}_{0}$ is on the bus. |
| n+5 | A2 | H | L | L | L | X | L | Q1 | Address A1 Read out, Load A2 |
| n+6 | A3 | H | L | L | L | X | L | Q2 | Address A2 Read out, Load A3 |
| n+7 | A4 | H | L | L | L | X | L | Q3 | Address A3 Read out, Load A4 |

## NOTES:

1. $\mathrm{H}=$ High; $\mathrm{L}=$ Low; $\mathrm{X}=$ Don't Care; $\mathrm{Z}=$ High Impedance.
2. $\overline{\mathrm{CE}}_{2}$ timing transition is identical to $\overline{\mathrm{CE}}_{1}$ signal. CE 2 timing transition is identical but inverted to the $\overline{\mathrm{CE}}_{1}$ and $\overline{\mathrm{CE}}_{2}$ signals.

Write Operation with Clock Enable Used (1)

| Cycle | Address | R/W | ADVILD | $\overline{\mathrm{C}} \mathbf{1}^{(2)}$ | $\overline{\text { CEN }}$ | $\overline{\mathrm{BW}} \mathrm{x}$ | $\overline{\mathrm{OE}}$ | I/0 | Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| n | A0 | L | L | L | L | L | X | X | Address A0 and Control meet setup. |
| n+1 | X | X | X | X | H | X | X | X | Clock n+1 Ignored. |
| n+2 | A1 | L | L | L | L | L | X | Do | Write data Do, Load A1. |
| n+3 | X | X | X | X | H | X | X | X | Clock Ignored. |
| n+4 | X | X | X | X | H | X | X | X | Clock Ignored. |
| n+5 | A2 | L | L | L | L | L | X | D1 | Write Data D1, Load A2 |
| n+6 | A3 | L | L | L | L | L | X | D2 | Write Data D2, Load A3 |
| n+7 | A4 | L | L | L | L | L | X | D3 | Write Data D3, Load A4 |

## NOTES:

1. $\mathrm{H}=$ High; $\mathrm{L}=$ Low; $\mathrm{X}=$ Don't Care; $\mathrm{Z}=$ High Impedance.
2. $\overline{\mathrm{CE}}_{2}$ timing transition is identical to $\overline{\mathrm{CE}}_{1}$ signal. CE 2 timing transition is identical but inverted to the $\overline{\mathrm{CE}}_{1}$ and $\overline{\mathrm{CE}}_{2}$ signals.

IDT71V3557, IDT71V3559, 128K x 36, 256K x 18, 3.3V Synchronous SRAMs with
Read Operation with Chip Enable Used (1)

| Cycle | Address | $\mathrm{R} / \bar{W}$ | ADV/ $\overline{L D}$ | $\overline{\mathrm{C}} \mathrm{E}_{1}{ }^{(2)}$ | CEN | $\overline{\mathrm{BW}} \mathrm{X}$ | $\overline{\mathrm{OE}}$ | $1 / 0^{(3)}$ | Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| n | X | X | L | H | L | X | X | ? | Deselected. |
| $n+1$ | X | X | L | H | L | X | X | Z | Deselected. |
| n+2 | A0 | H | L | L | L | $X$ | X | Z | Address Ao and Control meet setup. |
| n+3 | $X$ | $X$ | L | H | L | $X$ | L | Q0 | Address Ao read out, Deselected. |
| n+4 | A1 | H | L | L | L | X | X | Z | Address $\mathrm{A}_{1}$ and Control meet setup. |
| $n+5$ | $X$ | X | L | H | L | $X$ | L | Q1 | Address A1 read out, Deselected. |
| n+6 | X | $X$ | L | H | L | $X$ | X | Z | Deselected. |
| n+7 | A2 | H | L | L | L | $X$ | X | Z | Address A2 and Control meet setup. |
| n+8 | $X$ | X | L | H | L | X | L | Q2 | Address A2 read out, Deselected. |
| $n+9$ | X | X | L | H | L | X | X | Z | Deselected. |

NOTES:

1. $\mathrm{H}=$ High; $\mathrm{L}=$ Low; $\mathrm{X}=$ Don't Care; ? = Don't Know; $\mathrm{Z}=$ High Impedance.
2. $\overline{\mathrm{CE}}_{2}$ timing transition is identical to $\overline{\mathrm{CE}}_{1}$ signal. CE2 timing transition is identical but inverted to the $\overline{\mathrm{CE}}_{1}$ and $\overline{\mathrm{CE}}_{2}$ signals.
3. Device outputs are ensured to be in High-Z during device power-up.

Write Operation with Chip Enable Used (1)

| Cycle | Address | R/W | ADVILD | $\overline{\mathrm{CE}}{ }^{(2)}$ | $\overline{\mathrm{C} E N}$ | $\overline{\mathrm{B}} \mathrm{W} x$ | $\overline{\mathrm{O}}$ | I/0 | Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| n | X | X | L | H | L | X | X | ? | Deselected. |
| n+1 | X | X | L | H | L | X | X | Z | Deselected. |
| n+2 | A0 | L | L | L | L | L | X | Z | Address Ao and Control meet setup |
| n+3 | X | X | L | H | L | X | X | Do | Data Do Write In, Deselected. |
| n+4 | A1 | L | L | L | L | L | X | Z | Address $\mathrm{A}_{1}$ and Control meet setup |
| n+5 | X | X | L | H | L | X | X | D1 | Data D1 Write In, Deselected. |
| n+6 | X | X | L | H | L | X | X | Z | Deselected. |
| n+7 | A2 | L | L | L | L | L | X | Z | Address A2 and Control meet setup |
| n+8 | X | X | L | H | L | X | X | D2 | Data D2 Write In, Deselected. |
| n+9 | X | X | L | H | L | X | X | Z | Deselected. |

NOTES:

1. $\mathrm{H}=$ High; $\mathrm{L}=$ Low; $\mathrm{X}=$ Don't Care; ? = Don't Know; $\mathrm{Z}=$ High Impedance.
2. $\overline{\mathrm{CE}}=\mathrm{L}$ is defined as $\overline{\mathrm{CE}}_{1}=\mathrm{L}, \overline{\mathrm{CE}}_{2}=\mathrm{L}$ and $\mathrm{CE} 2=\mathrm{H} . \overline{\mathrm{CE}}=\mathrm{H}$ is defined as $\overline{\mathrm{CE}}_{1}=\mathrm{H}, \overline{\mathrm{CE}}_{2}=\mathrm{H}$ or $\mathrm{CE} 2=\mathrm{L}$.

DC Electrical Characteristics Over the Operating
Temperature and Supply Voltage Range (VDD $=3.3 \mathrm{~V}+1-5 \%$ )

| Symbol | Parameter | Test Conditions | Min. | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| \| $ا$ ㄴ | Input Leakage Current | $V_{d D}=M a x ., V_{1 N}=0 V$ to $V_{\text {d }}$ | - | 5 | $\mu \mathrm{A}$ |
| \| $ا$ \| $\mid$ |  | $V_{D D}=M a x ., V_{1 N}=0 V$ to $V_{d D}$ | - | 30 | $\mu \mathrm{A}$ |
| \|LLo| | Output Leakage Current | Vout $=0 \mathrm{~V}$ to Vcc | - | 5 | $\mu \mathrm{A}$ |
| Vol | Output Low Voltage | $\mathrm{lOL}=+8 \mathrm{~mA}, \mathrm{VDD}=\mathrm{Min}$. | - | 0.4 | V |
| Vон | Output High Voltage | $\mathrm{IOH}=-8 \mathrm{~mA}, \mathrm{VDD}=\mathrm{Min}$. | 2.4 | - | V |

NOTE:

1. The $\overline{\mathrm{LBO}}, \mathrm{JTAG}$ and ZZ pins will be internally pulled to VDD and $Z Z$ will be internally pulled to Vss if it is not actively driven in the application.

DC Electrical Characterics Over the Operating
Temperature and Supply Voltage Range ${ }^{(1)}$ (VDD $=3.3 \mathrm{~V}+1-5 \%$ )

| Symbol | Parameter | Test Conditions | 7.5ns | 8 ns |  | 8.5ns |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Com'I Only | Com'l | Ind | Com'l | Ind |  |
| IDD | Operating Power Supply Current | Device Selected, Outputs Open, ADV/LD $=X, ~ V D D=M a x$., <br> $\mathrm{VIN} \geq \mathrm{V}_{\mathbb{H}}$ or $\leq \mathrm{VIL}_{\mathrm{I}}, \mathrm{f}=\mathrm{fmax}^{(2)}$ | 275 | 250 | 260 | 225 | 235 | mA |
| IsB1 | CMOS Standby Power Supply Current | Device Deselected, Outputs Open, VdD $=$ Max., $\operatorname{VIN} \geq$ Vhd or $\leq V L D$, $f=0^{(2,3)}$ | 40 | 40 | 45 | 40 | 45 | mA |
| ISB2 | Clock Running Power <br> Supply Current | Device Deselected, Outputs Open, VdD $=$ Max., VIN $\geq$ VhD or $\leq \operatorname{VLD}$, $f=$ fnax $^{(2,3)}$ | 105 | 100 | 110 | 95 | 105 | mA |
| ISB3 | Idle Power Supply Current | $\begin{aligned} & \text { Device Selected, Outputs Open, } \\ & \overline{C E N} \geq \text { VIH, VDD }=\text { Max., } \\ & V_{I N} \geq \text { VHD or } \leq \operatorname{VLD}, f=\text { fmax }^{(2,3)} \end{aligned}$ | 40 | 40 | 45 | 40 | 45 | mA |

NOTES:
5282 tbl 22

1. All values are maximum guaranteed values.
2. At $f=f m a x$, inputs are cycling at the maximum frequency of read cycles of $1 / t c y c ; f=0$ means no input lines are changing.
3. For I/Os VHD $=$ VdDQ $-0.2 \mathrm{~V}, \mathrm{VLD}=0.2 \mathrm{~V}$. For other inputs $\mathrm{VHD}=\mathrm{V} D \mathrm{D}-0.2 \mathrm{~V}, \mathrm{~V} L \mathrm{D}=0.2 \mathrm{~V}$.


AC Test Conditions (VDDQ = 3.3V)

| Input Pulse Levels | 0 to 3 V |
| :--- | :---: |
| Input Rise/Fall Times | 2 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | Figure 1 |

Figure 2. Lumped Capacitive Load, Typical Derating

## AC Electrical Characteristics

(VDD $=3.3 \mathrm{~V}+l-5 \%$, Commercial and Industrial Temperature Ranges)

| Symbol | Parameter | $7.5 \mathrm{~ns}{ }^{(5)}$ |  | 8ns |  | 8.5ns |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max | Min. | Max. | Min. | Max. |  |
| tcyc | Clock Cycle Time | 10 | - | 10.5 | - | 11 | - | ns |
| tch ${ }^{(1)}$ | Clock High Pulse Width | 2.5 | - | 2.7 | - | 3.0 | - | ns |
| tcL ${ }^{(1)}$ | Clock Low Pulse Width | 2.5 | - | 2.7 | - | 3.0 | - | ns |

## Output Parameters

| tcD | Clock High to Valid Data | - | 7.5 | - | 8 | - | 8.5 | ns |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| toce | Clock High to Data Change | 2 | - | 2 | - | 2 | - | ns |
| taz $z^{(2,3,4)}$ | Clock High to Output Active | 3 | - | 3 | - | 3 | - | ns |
| tchz ${ }^{(2,3,4)}$ | Clock High to Data High-Z | - | 5 | - | 5 | - | 5 | ns |
| toe | Output Enable Access Time | - | 5 | - | 5 | - | 5 | ns |
| tolz z $^{(2,3)}$ | Output Enable Low to Data Active | 0 | - | 0 | - | 0 | - | ns |
| tohz ${ }^{(2,3)}$ | Output Enable High to Data High-Z | - | 5 | - | 5 | - | 5 | ns |

## Set Up Times

| tSE | Clock Enable Setup Time | 2.0 | - | 2.0 | - | 2.0 | - | ns |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tSA | Address Setup Time | 2.0 | - | 2.0 | - | 2.0 | - | ns |
| tsD | Data In Setup Time | 2.0 | - | 2.0 | - | 2.0 | - | ns |
| tsw | Read/Write $(R / \bar{W})$ Setup Time | 2.0 | - | 2.0 | - | 2.0 | - | ns |
| tsadv | Advance/Load (ADV/LD$)$ Setup Time | 2.0 | - | 2.0 | - | 2.0 | - | ns |
| tsC | Chip Enable/Select Setup Time | 2.0 | - | 2.0 | - | 2.0 | - | ns |
| tSB | Byte Write Enable $(\overline{\mathrm{BW}} \mathrm{K})$ Setup Time | 2.0 | - | 2.0 | - | 2.0 | - | ns |

## Hold Times

| the | Clock Enable Hold Time | 0.5 | - | 0.5 | - | 0.5 | - | ns |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tHA | Address Hold Time | 0.5 | - | 0.5 | - | 0.5 | - | ns |
| thD | Data In Hold Time | 0.5 | - | 0.5 | - | 0.5 | - | ns |
| thw | Read/Write (R/产) Hold Time | 0.5 | - | 0.5 | - | 0.5 | - | ns |
| thadv | Advance/Load (ADV/İD) Hold Time | 0.5 | - | 0.5 | - | 0.5 | - | ns |
| thc | Chip Enable/Select Hold Time | 0.5 | - | 0.5 | - | 0.5 | - | ns |
| tHB | Byte Write Enable ( $\overline{\mathrm{BW}} \mathrm{x}$ ) Hold Time | 0.5 | - | 0.5 | - | 0.5 | - | ns |

## NOTES:

1. Measured as HIGH above 0.6 VDDQ and LOW below 0.4 VDDQ .
2. Transition is measured $\pm 200 \mathrm{mV}$ from steady-state.
3. These parameters are guaranteed with the AC load (Figure 1) by device characterization. They are not production tested.
4. To avoid bus contention, the output buffers are designed such that tchz (device turn-off) is about 1ns faster than tclz (device turn-on) at a given temperature and voltage. The specs as shown do not imply bus contention because tclz is a Min. parameter that is worse case at totally different test conditions ( 0 deg. $\mathrm{C}, 3.465 \mathrm{~V}$ ) than tchz, which is a Max. parameter (worse case at 70 deg. $\mathrm{C}, 3.135 \mathrm{~V}$ ).
5. Commercial temperature range only.

Timing Waveform of Read Cycle ${ }^{(1,2,3,4)}$


Timing Waveform of Write Cycles ${ }^{(1,2,3,4,5)}$


Timing Waveform of Combined Read and Write Cycles ${ }^{(1,2,3)}$


NOTES:

1. $Q\left(A_{1}\right)$ represents the first output from the extemal address $A_{1}$. $D\left(A_{2}\right)$ represents the input data to the SRAM corresponding to address $A_{2}$.
2. CE 2 timing transitions are identical but inverted to the $\overline{\mathrm{CE}}_{1}$ and $\overline{\mathrm{CE}}_{2}$ signals. For example, when $\overline{\mathrm{CE}}_{1}$ and $\overline{\mathrm{CE}}_{2}$ are LOW onthis waveform, CE2 is HIGH .
3. Individual ByteWhite signals $(\overline{\mathrm{BW}} \times$ ) mustbevalidonall write and burst-witecycles. A writecycleis initiated whenR $\bar{W}$ signal issampledLOW. The bytewriteinformationcomes inonecycle before
[^0]Timing Waveform of CEN Operation ${ }^{(1,2,3,4)}$


[^1]Timing Waveform of $\overline{\mathbf{C S}}$ Operation ${ }^{(1,2,3,4)}$


NOTES:
$1 . Q\left(A_{1}\right)$ represents the first output from the external address $A_{1}$. $D\left(A_{3}\right)$ represents the input data to the SRAM corresponding to address $A_{3}$ etc. 2. CE2 timing transitions are identical but inverted tothe $\overline{\mathrm{E}}_{1}$ and $\overline{\mathrm{CE}}_{2}$ signals. For example, when $\overline{\mathrm{C}}_{1}$ and $\overline{\mathrm{CE}}_{2}$ are LOW onthis waveform, CE 2 is HIGH . 3. Wheneither one of the Chipenables ( $\overline{C E}_{1}, \mathrm{CE} 2, \overline{\mathrm{CE}}_{2}$ ) is sampledinactive at the rising clockedge, adeselect cycle isinitiated. The data-bustri-states one cycleafter the initiation of the deselect

[^2]
## JTAG Interface Specification (SA Version only)



NOTES:

1. Device inputs $=$ All device inputs except TDI, TMS and TRST.
2. Device outputs = All device outputs except TDO.
3. During power up, $\overline{\text { TRST }}$ could be driven low or not be used since the JTAG circuit resets automatically. $\overline{\mathrm{TRST}}$ is an optional JTAG reset.

## JTAG AC Electrical

Characteristics ${ }^{(1,2,3,4)}$

| Symbol | Parameter |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  | Max. | Units |  |
| tJCYC | JTAG Clock Input Period | 100 | - | ns |
| tJCH | JTAG Clock HIGH | 40 | - | ns |
| tJCL | JTAG Clock Low | 40 | - | ns |
| tJR | JTAG Clock Rise Time | - | $5{ }^{(1)}$ | ns |
| tJF | JTAG Clock Fall Time | - | $5{ }^{(1)}$ | ns |
| tJRST | JTAG Reset | 50 | - | ns |
| tJRSR | JTAG Reset Recovery | 50 | - | ns |
| tJCD | JTAG Data Output | - | 20 | ns |
| tJDC | JTAG Data Output Hold | 0 | - | ns |
| tJJ | JTAG Setup | 25 | - | ns |
| tJH | JTAG Hold | 25 | - | ns |

Scan Register Sizes

| Register Name | Bit Size |
| :--- | :---: |
| Instruction (IR) | 4 |
| Bypass (BYR) | 1 |
| JTAG Identification (JIDR) | 32 |
| Boundary Scan (BSR) | Note (1) |

NOTE:

1. The Boundary Scan Descriptive Language (BSDL) file for this device is available by contacting your local IDT sales representative.

## NOTES:

1. Guaranteed by design.
2. AC Test Load (Fig. 1) on external output signals.
3. Refer to AC Test Conditions stated earlier in this document.
4. JTAG operations occur at one speed $(10 \mathrm{MHz})$. The base device may run at any speed specified in this datasheet.

## JTAG Identification Register Definitions (SA Version only)

| Instruction Field | Value | Description |
| :--- | :---: | :--- |
| Revision Number (31:28) | $0 \times 2$ | Reserved for version number. |
| IDT Device ID (27:12) | $0 \times 209,0 \times 20 B$ | Defines IDT part number 71V3557and 71V3559, respectively. |
| IDT JEDEC ID (11:1) | $0 \times 33$ | Allows unique identification of device vendor as IDT. |
| ID Register Indicator Bit (Bit 0) | 1 | Indicates the presence of an ID register. |

15282 tbl 02

## Available JTAG Instructions

| Instruction | Description | OPCODE |
| :---: | :---: | :---: |
| EXTEST | Forces contents of the boundary scan cells onto the device outputs ${ }^{(1)}$. Places the boundary scan register (BSR) between TDI and TDO. | 0000 |
| SAMPLE/PRELOAD | Places the boundary scan register (BSR) between TDI and TDO. SAMPLE allows data from device inputs ${ }^{(2)}$ and outputs ${ }^{(1)}$ to be captured in the boundary scan cells and shifted serially through TDO. PRELOAD allows data to be input serially into the boundary scan cells via the TDI. | 0001 |
| DEVICE_ID | Loads the JTAG ID register (JIDR) with the vendor ID code and places the register between TDI and TDO. | 0010 |
| HIGHZ | Places the bypass register (BYR) between TDI and TDO. Forces all device output drivers to a High-Z state. | 0011 |
| RESERVED | Several combinations are reserved. Do not use codes other than those identified for EXTEST, SAMPLE/PRELOAD, DEVICE_ID, HIGHZ, CLAMP, VALIDATE and BYPASS instructions. | 0100 |
| RESERVED |  | 0101 |
| RESERVED |  | 0110 |
| RESERVED |  | 0111 |
| CLAMP | Uses BYR. Forces contents of the boundary scan cells onto the device outputs. Places the bypass register (BYR) between TDI and TDO. | 1000 |
| RESERVED | Same as above. | 1001 |
| RESERVED |  | 1010 |
| RESERVED |  | 1011 |
| RESERVED |  | 1100 |
| VALIDATE | Automatically loaded into the instruction register whenever the TAP controller passes through the CAPTURE-IR state. The lower two bits '01' are mand ated by the IEEE std. 1149.1 specification. | 1101 |
| RESERVED | Same as above. | 1110 |
| BYPASS | The BYPASS instruction is used to truncate the boundary scan register as a single bit in length. | 1111 |

15282 tol 04

## NOTES:

1. Device outputs = All device outputs except TDO.
2. Device inputs = All device inputs except TDI, TMS, and TRST.

## 100-Pin Thin Quad Plastic Flatpack (TQFP) Package Diagram Outline



## 119 Ball Grid Array (BGA) Package Diagram Outline



## 165 Fine Pitch Ball Grid Array (fBGA) Package Diagram Outline



## Timing Waveform of $\overline{\text { OE Opration }}{ }^{(1)}$



NOTE:

1. A read operation is assumed to be in progress.

## Ordering Information



## Datasheet Document History

| 6/30/99 |  | Updated to new format |
| :--- | :--- | :--- |
| 8/23/99 | Pg. 5,6 | Added Pin 64 to Note 1 and changed Pins 38,42 , and 43 to DNU |
|  | Pg. 7 | Changed U2-U6 to DNU |

## IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.
(Rev.1.0 Mar 2020)

## Corporate Headquarters

TOYOSU FORESIA, 3-2-24 Toyosu,
Koto-ku, Tokyo 135-0061, Japan
www.renesas.com

## Contact Information

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/

## Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for SRAM category:
Click to view products by Renesas manufacturer:
Other Similar products are found below :
CY6116A-35DMB CY7C1049GN-10VXI GS8161Z36DD-200I GS88237CB-200I RMLV0408EGSB-4S2\#AA0 IDT70V5388S166BG IS64WV3216BLL-15CTLA3 IS66WVE4M16ECLL-70BLI PCF8570P K6F2008V2E-LF70000 K6T4008C1B-GB70 CY7C1353S-100AXC AS6C8016-55BIN AS7C164A-15PCN 515712X IDT71V67603S133BG IS62WV51216EBLL-45BLI IS63WV1288DBLL-10HLI IS66WVE2M16ECLL-70BLI IS66WVE4M16EALL-70BLI IS61WV102416DBLL-10TLI CY7C1381KV33-100AXC CY7C1381KVE33133AXI 8602501XA 5962-3829425MUA 5962-3829430MUA 5962-8866201YA 5962-8866204TA 5962-9062007MXA 59629161705MXA GS882Z18CD-150I 8413202RA 5962-8866208YA 5962-8866203YA IS61WV102416DBLL-10BLI IS66WVC2M16ECLL7010BLI CY7C1380KV33-250AXC AS6C8016-55BINTR GS81284Z18B-250I AS7C34096B-10TIN GS84018CB-200I IS62WV25616EALL-55TLI IS61WV204816BLL-10TLI GS8128418B-167IV CY7C1460KV25-200BZXI CY7C1315KV18-333BZXC CY62157G30-45ZSXI 71V016SA12YG RMLV0416EGBG-4S2\#AC0 CY62126EV18LL-70BVXI


[^0]:    theactual datais presentedtotheSRAM.

[^1]:    Individual Byte Witesignals $(\mathrm{BW} \times$ ) mustbe
    the actual datais presentedtothe SRAM.

[^2]:    cycle. This allows for any pending datatransfers(reads or writes) to be completed.
    4. Individual ByteWhite signals $(\overline{\mathrm{BW}} \times$ ) must bevalidonall wite and burst-wite cycles. Av
    4. Individual ByteWitesignals $(\overline{\mathrm{BW}} \times$ ) mustbevalidonall write andburst-witecycles. Awritecycleis initiatedwhenR $\bar{W}$ signal issampledLOW. The bytewriteinformationcomes in one cydebefore
    theactual datais presentedtotheSRAM.

