

## 3.3 VOLT CMOS SyncBiFIFO™ 64 x 36 x 2

## **FEATURES:**

- Two independent clocked FIFOs (64 x 36 storage capacity each) buffering data in opposite directions
- · Supports clock frequencies up to 83 MHz
- · Fast access times of 8ns
- Free-running CLKA and CLKB can be asynchronous or coincident (simultaneous reading and writing of data on a single clock edge is permitted)
- · Mailbox bypass Register for each FIFO
- · Programmable Almost-Full and Almost-Empty Flags
- Microprocessor interface control logic
- EFA, FFA, AEA, and AFA flags synchronized by CLKA
- EFB , FFB , AEB , and AFB flags synchronized by CLKB

- · Passive parity checking on each port
- · Parity generation can be selected for each port
- Available in space saving 120-pin thin quad flat package (TQFP)
- · Green parts available, see ordering information

## **DESCRIPTION:**

The IDT72V3612 is designed to run off a 3.3V supply for exceptionally low-power consumption. This device is a monolithic high-speed, low-power CMOS bi-directional clocked FIFO memory. It supports clock frequencies up to 83 MHz and has read access times as fast as 8ns. The FIFO operates in IDT Standard mode. Two independent 64 x 36 dual-port SRAM FIFOs on board the chip buffer data in opposite directions. Each FIFO has flags to indicate empty and full conditions and two programmable flags (Almost-Full and Almost-Empty) to

## FUNCTIONAL BLOCK DIAGRAM



COMMERCIAL TEMPERATURE RANGE

indicate when a selected number of words is stored in memory. Communication between each port can bypass the FIFOs via two 36-bit mailbox registers. Each mailbox register has a flag to signal when new mail has been stored. Parity is checked passively on each port and may be ignored if not desired. Parity generation can be selected for data read from each port. Two or more devices can be used in parallel to create wider data paths.

This device is a clocked FIFO, which means each port employs a synchronous interface. All data transfers through a port are gated to the LOW-to-HIGH transition of a port clock by enable signals. The clocks for each port

are independent of one another and can be asynchronous or coincident. The enables for each port are arranged to provide a simple bi-directional interface between microprocessors and/or buses with synchronous control.

The Full Flag (FFA, FFB) and Almost-Full (ĀFA, ĀFB) flag of a FIFO are two-stage synchronized to the port clock that writes data to its array. The Empty Flag (EFA, EFB) and Almost-Empty (ĀEA, ĀEB) flag of a FIFO are two stage synchronized to the port clock that reads data from its array.

The IDT72V3612 is characterized for operation from 0°C to 70°C. This device is fabricated using high speed, submicron CMOS technology.

## **PIN CONFIGURATION**



#### NOTES:

- 1. Pin 1 identifier in corner.
- 2. NC No internal connection.

TQFP (PNG120, order code: PFG)
TOP VIEW

## PIN DESCRIPTION

| Symbol   | Name                        | I/O           | Description                                                                                                                                                                                                                                                                                                                                                        |
|----------|-----------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A0-A35   | Port A Data                 | I/O           | 36-bit bidirectional data port for side A.                                                                                                                                                                                                                                                                                                                         |
| ĀĒĀ      | Port A Almost-Empty<br>Flag | O<br>(Port A) | Programmable Almost-Empty flag synchronized to CLKA. It is LOW when the number of words in the FIFO2 is less than or equal to the value in the offset register, X.                                                                                                                                                                                                 |
| ĀĒB      | Port B Almost-Empty<br>Flag | O<br>(PortB)  | Programmable Almost-Empty flag synchronized to CLKB. It is LOW when the number of words in FIFO1 is less than or equal to the value in the offset register, X.                                                                                                                                                                                                     |
| ĀFĀ      | Port A Almost-Full<br>Flag  | O<br>(Port A) | Programmable Almost-Full flag synchronized to CLKA. It is LOW when the number of empty locations in FIFO1 is less than or equal to the value in the offset register, X.                                                                                                                                                                                            |
| ĀFB      | Port B Almost-Full<br>Flag  | O<br>(Port B) | Programmable Almost-Full flag synchronized to CLKB. It is LOW when the number of empty locations in FIFO2 is less than or equal to the value in the offset register, X.                                                                                                                                                                                            |
| B0-B35   | Port B Data.                | I/O           | 36-bit bidirectional data port for side B.                                                                                                                                                                                                                                                                                                                         |
| CLKA     | Port A Clock                | -             | CLKA is a continuous clock that synchronizes all data transfers through port A and can be asynchronous or coincident to CLKB. EFA, FFA, AFA, and AEA are synchronized to the LOW-to-HIGH transition of CLKA.                                                                                                                                                       |
| CLKB     | Port B Clock                | _             | CLKB is a continuous clock that synchronizes all data transfers through port B and can be asynchronous or coincident to CLKA. $\overline{\text{EFB}}$ , $\overline{\text{FFB}}$ , $\overline{\text{AFB}}$ , and $\overline{\text{AEB}}$ are synchronized to the LOW-to-HIGH transition of CLKB.                                                                    |
| CSA      | Port A Chip Select          | I             | CSA must be LOW to enable a LOW-to-HIGH transition of CLKA to read or write data on port A. The A0-A35 outputs are in the high-impedance state when CSA is HIGH.                                                                                                                                                                                                   |
| CSB      | Port B Chip Select          | I             | $\overline{\text{CSB}}$ must be LOW to enable a LOW-to-HIGH transition of CLKB to read or write data on port B. The B0-B35 outputs are in the high-impedance state when $\overline{\text{CSB}}$ is HIGH.                                                                                                                                                           |
| EFA      | Port A Empty Flag           | O<br>(Port A) | EFA is synchronized to the LOW-to-HIGH transition of CLKA. When EFA is LOW, FIFO2 is empty and reads from its memory are disabled. Data can be read from FIFO2 to the output register when EFA is HIGH. EFA is forced LOW when the device is reset and is set HIGH by the second LOW-to-HIGH transition of CLKA after data is loaded into empty FIFO2 memory.      |
| EFB      | Port B Empty Flag           | O<br>(Port B) | EFB is synchronized to the LOW-to-HIGH transition of CLKB. When EFB is LOW, the FIFO1 is empty, and reads from its memory are disabled. Data can be read from FIFO1 to the output register when EFB is HIGH. EFB is forced LOW when the device is reset and is set HIGH by the second LOW-to-HIGH transition of CLKB after data is loaded into empty FIFO1 memory. |
| ENA      | Port A Enable               | I             | ENA must be HIGH to enable a LOW-to-HIGH transition of CLKA to read or write data on port A.                                                                                                                                                                                                                                                                       |
| ENB      | Port B Enable               | I             | ENB must be HIGH to enable a LOW-to-HIGH transition of CLKB to read or write data on port B.                                                                                                                                                                                                                                                                       |
| FFA      | Port A Full Flag            | O<br>(Port A) | FFA is synchronized to the LOW-to-HIGH transition of CLKA. When FFA is LOW, FIFO1 is full, and writes to its memory are disabled. FFA is forced LOW when the device is reset and is set HIGH by the second LOW-to-HIGH transition of CLKA after reset.                                                                                                             |
| FFB      | Port B Full Flag            | O<br>(Port B) | FFB is synchronized to the LOW-to-HIGH transition of CLKB. When FFB is LOW, FIFO2 is full, and writes to its memory are disabled. FFB is forced LOW when the device is reset and is set HIGH by the second LOW-to-HIGH transition of CLKB after reset.                                                                                                             |
| FS1, FS0 | Flag Offset Selects         | I             | The LOW-to-HIGH transition of $\overline{\text{RST}}$ latches the values of FS0 and FS1, which selects one of four preset values for the Almost-Full flag and Almost-Empty flag.                                                                                                                                                                                   |
| MBA      | Port A Mailbox<br>Select    | Ι             | A HIGH level on MBA chooses a mailbox register for a port A read or write operation. When the A0-A35 outputs are active, a HIGH level on MBA selects data from the mail2 register for output, and a LOW level selects FIFO2 output register data for output.                                                                                                       |
| MBB      | Port B Mailbox<br>Select    | l             | A HIGH level on MBB chooses a mailbox register for a port B read or write operation. When the B0-B35 outputs are active, a HIGH level on MBB selects data from the mail1 register for output, and a LOW level selects FIFO1 output register data for output.                                                                                                       |
| MBF1     | Mail1 Register Flag         | 0             | MBF1 is set LOW by a LOW-to-HIGH transition of CLKA that writes data to the mail1 register. Writes to the mail1 register are inhibited while MBF1 is set LOW. MBF1 is set HIGH by a LOW-to-HIGH transition of CLKB when a port B read is selected and MBB is HIGH. MBF1 is set HIGH when the device is reset.                                                      |

## PIN DESCRIPTION (CONTINUED)

| Symbol       | Name                        | I/O           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|--------------|-----------------------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MBF2         | Mail2 Register Flag         | 0             | MBF2 is set LOW by a LOW-to-HIGH transition of CLKB that writes data to the mail2 register. Writes to the mail2 register are inhibited while MBF2 is set LOW. MBF2 is set HIGH by a LOW-to-HIGH transition of CLKA when a port A read is selected and MBA is HIGH. MBF2 is set HIGH when the device is reset.                                                                                                                                                                                                                                                                                                  |
| ODD/<br>EVEN | Odd/Even Parity<br>Select   | I             | Odd parity is checked on each port when ODD/EVEN is HIGH, and even parity is checked when ODD/EVEN is LOW. ODD/EVEN also selects the type of parity generated for each port if parity generation is enabled for a read operation.                                                                                                                                                                                                                                                                                                                                                                              |
| PEFA         | Port A Parity Error<br>Flag | O<br>(Port A) | When any byte applied to terminals A0-A35 fails parity, PEFA is LOW. Bytes are organized as A0-A8, A9-A17, A18-A26, and A27-A35, with the most significant bit of each byte serving as the parity bit. The type of parity checked is determined by the state of the ODD/EVEN input. The parity trees used to check the A0-A35 inputs are shared by the mail2 register to generate parity if parity generation is selected by PGA. Therefore, if a mail2 read with parity generation is setup by having W/RA LOW, MBA HIGH, and PGA HIGH, the PEFA flag is forced HIGH regardless of the A0-A35 inputs.         |
| PEFB         | Port B Parity Error<br>Flag | O<br>(Port B) | When any byte applied to terminals B0-B35 fails parity, PEFB is LOW. Bytes are organized as B0-B8, B9-B17, B18-B26, B27-B35 with the most significant bit of each byte serving as the parity bit. The type of parity checked is determined by the state of the ODD/EVEN input. The parity trees used to check the B0-B35 inputs are shared by the mail1 register to generate parity if parity generation is selected by PGB. Therefore, if a mail1 read with parity generation is setup by having W/RB LOW, MBB HIGH, and PGB HIGH, the PEFB flag is forced HIGH regardless of the state of the B0-B35 inputs. |
| PGA          | Port A Parity<br>Generation | I             | Parity is generated for data reads from port A when PGA is HIGH. The type of parity generated is selected by the state of the ODD/EVEN input. Bytes are organized as A0-A8, A9-A17, A18-A26, and A27-A35. The generated parity bits are output in the most significant bit of each byte.                                                                                                                                                                                                                                                                                                                       |
| PGB          | Port B Parity<br>Generation | I             | Parity is generated for data reads from port B when PGB is HIGH. The type of parity generated is selected by the state of the ODD/EVEN input. Bytes are organized as B0-B8, B9-B17, B18-B26, and B27-B35. The generated parity bits are output in the most significant bit of each byte.                                                                                                                                                                                                                                                                                                                       |
| RST          | Reset                       | I             | To reset the device, four LOW-to-HIGH transitions of CLKA and four LOW-to-HIGH transitions of CLKB must occur while RST is LOW. This sets the AFA, AFB, MBF1, and MBF2 flags HIGH and the EFA, EFB, AEA, AEB, FFA, and FFB flags LOW. The LOW-to-HIGH transition of RST latches the status of the FS1 and FS0 inputs to select Almost-Full and Almost-Empty flag offset.                                                                                                                                                                                                                                       |
| W/RA         | Port A Write/Read<br>Select | I             | A HIGH selects a write operation and a LOW selects a read operation on port A for a LOW-to-HIGH transition of CLKA. The A0-A35 outputs are in the high-impedance state when $W/\overline{R}A$ is HIGH.                                                                                                                                                                                                                                                                                                                                                                                                         |
| W/RB         | Port B Write/Read<br>Select | I             | A HIGH selects a write operation and a LOW selects a read operation on port B for a LOW-to-HIGH transition of CLKB. The B0-B35 outputs are in the high-impedance state when $W/\overline{R}B$ is HIGH.                                                                                                                                                                                                                                                                                                                                                                                                         |

# ABSOLUTE MAXIMUM RATINGS OVER OPERATING FREE-AIR TEMPERATURE RANGE (Unless otherwise noted)<sup>(2)</sup>

| Symbol            | Rating                                     | Commercial      | Unit |
|-------------------|--------------------------------------------|-----------------|------|
| Vcc               | Supply Voltage Range                       | -0.5 to +4.6    | V    |
| VI <sup>(2)</sup> | Input Voltage Range                        | -0.5 to VCC+0.5 | V    |
| VO <sup>(2)</sup> | Output Voltage Range                       | -0.5 to VCC+0.5 | V    |
| lık               | Input Clamp Current, (VI < 0 or VI > VCC)  | ±20             | mA   |
| Іок               | Output Clamp Current, (Vo < 0 or Vo > Vcc) | ±50             | mA   |
| lout              | Continuous Output Current, (Vo = 0 to Vcc) | ±50             | mA   |
| Icc               | Continuous Current Through Vcc or GND      | ±500            | mA   |
| Tstg              | Storage Temperature Range                  | -65 to 150      | °C   |

#### NOTES:

## RECOMMENDED OPERATING CONDITIONS

| Symbol             | Parameter                         | Min. | Тур. | Max.    | Unit |
|--------------------|-----------------------------------|------|------|---------|------|
| VCC <sup>(1)</sup> | Supply Voltage                    | 3.0  | 3.3  | 3.6     | V    |
| VIH                | HIGH Level Input Voltage          | 2    | _    | Vcc+0.5 | V    |
| VIL                | LOW-Level Input Voltage           | _    | _    | 0.8     | V    |
| Іон                | HIGH-Level Output Current         | _    | _    | -4      | mA   |
| lol                | LOW-Level Output Current          | _    |      | 8       | mA   |
| TA                 | Operating Free-air<br>Temperature | 0    | _    | 70      | °C   |

#### NOTE:

# ELECTRICAL CHARACTERISTICS OVER RECOMMENDED OPERATING FREE-AIR TEMPERATURE RANGE (Unless otherwise noted)

|                    |                                   |                 |                      | IDT72V3612<br>Commercial<br>tclk = 12, 15 ns |         |      |      |
|--------------------|-----------------------------------|-----------------|----------------------|----------------------------------------------|---------|------|------|
| Symbol             | Parameter                         | Test Conditions |                      |                                              | Typ.(1) | Max. | Unit |
| Vон                | Output Logic "1" Voltage          | VCC = 3.0V,     | IOH = -4  mA         | 2.4                                          | _       | _    | V    |
| Vol                | Output Logic "0" Voltage          | VCC = 3.0V,     | IOL = 8 mA           | _                                            | _       | 0.5  | V    |
| ILI                | Input Leakage Current (Any Input) | VCC = 3.6V,     | VI = VCC or 0        | _                                            | _       | ±5   | μA   |
| ILO                | Output Leakage Current            | VCC = 3.6V,     | Vo = Vcc or 0        | -                                            | _       | ±5   | μA   |
| ICC <sup>(2)</sup> | Standby Current                   | VCC = 3.6V,     | VI = VCC - 0.2V or 0 | _                                            | _       | 500  | μA   |
| CIN                | Input Capacitance                 | VI = 0,         | f = 1 MHz            | _                                            | 4       | _    | pF   |
| Соит               | Output Capacitance                | Vo = 0,         | f = 1 MHZ            | _                                            | 8       | _    | pF   |

#### NOTES:

<sup>1.</sup> Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "Recommended Operating Conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>2.</sup> The input and output voltage ratings may be exceeded provided the input and output current ratings are observed.

<sup>1.</sup> For 12ns (83MHz operation), Vcc=3.3V +/-0.15V, JEDEC JESD8-A compliant

<sup>1.</sup> All typical values are at Vcc = 3.3V, Ta = 25°C.

<sup>2.</sup> For additional lcc information, see Figure 1, Typical Characteristics: Supply Current (Icc) vs. Clock Frequency (fs).

### DETERMINING ACTIVE CURRENT CONSUMPTION AND POWER DISSIPATION

The Icc(f) current for the graph in Figure 1 was taken while simultaneously reading and writing the FIFO on the IDT72V3612 with CLKA and CLKB set to fs. All data inputs and data outputs change state during each clock cycle to consume the highest supply current. Data outputs were disconnected to normalize the graph to a zero-capacitance load. Once the capacitance load per data-output channel is known, the power dissipation can be calculated with the equation below.

### **CALCULATING POWER DISSIPATION**

With Icc(f) taken from Figure 1, the maximum power dissipation (PT) of the IDT72V3612 may be calculated by:

PT = VCC x ICC(f) + 
$$\Sigma$$
(CL x (VOH - VOL)<sup>2</sup> x fo)

where:

N = number of outputs = 36 CL = output capacitance load

fo = switching frequency of an output

VOH = output HIGH level voltage VoL = output LOW level voltage

When no reads or writes are occurring on this device, the power dissipated by a single clock (CLKA or CLKB) input running at frequency fs is calculated by:

PT = VCC x fs x 0.025 mA/MHz



Figure 1. Typical Characteristics: Supply Current (Icc) vs. Clock Frequency (fs)

# DC ELECTRICAL CHARACTERISTICS OVER RECOMMENDED RANGES OF SUPPLY VOLTAGE AND OPERATING FREE-AIR TEMPERATURE

Commercial:  $Vcc=3.3V\pm0.30V$ ; for 12ns (83MHz) operation,  $Vcc=3.3V\pm0.15V$ ; TA = 0° C to +70°C; JEDEC JESD8-A compliant

|                         |                                                                                                                                          | IDT72V | 3612L12 | IDT72V3 |      |      |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--------|---------|---------|------|------|
| Symbol                  | Parameter                                                                                                                                | Min.   | Max.    | Min.    | Max. | Unit |
| fs                      | Clock Frequency, CLKA or CLKB                                                                                                            | _      | 83      | _       | 66.7 | MHz  |
| tclk                    | Clock Cycle Time, CLKA or CLKB                                                                                                           | 12     | -       | 15      | _    | ns   |
| tclkh                   | Pulse Duration, CLKA and CLKB HIGH                                                                                                       | 5      | _       | 6       | -    | ns   |
| tclkl                   | Pulse Duration, CLKA and CLKB LOW                                                                                                        | 5      | -       | 6       | _    | ns   |
| tDS                     | Setup Time, A0-A35 before CLKA↑ and B0-B35 before CLKB↑                                                                                  | 4      | -       | 4       | _    | ns   |
| tENS1                   | Setup Time, CSA, W/RA before CLKA↑; CSB, W/RB before CLKB↑                                                                               | 3.5    | -       | 6       | _    | ns   |
| tENS2                   | Setup Time, ENA, before CLKA↑; ENB before CLKB↑                                                                                          | 3.5    | -       | 4       | _    | ns   |
| tENS3                   | Setup Time, MBA before CLKA↑: MBB before CLKB↑                                                                                           | 3.5    | -       | 4       | -    | ns   |
| tpgs                    | Setup Time, ODD/EVEN and PGA before CLKA1; ODD/EVEN and PGB before CLKB1(1)                                                              |        | -       | 4       | -    | ns   |
| trsts                   | Setup Time, RST LOW before CLKA↑ or CLKB↑(2)                                                                                             | 4      | -       | 5       | _    | ns   |
| tFSS                    | Setup Time, FS0/FS1 before RST HIGH                                                                                                      | 4      | -       | 5       | _    | ns   |
| tDH .                   | Hold Time, A0-A35 after CLKA↑ and B0-B35 after CLKB↑                                                                                     | 0.5    | -       | 1       | _    | ns   |
| tENH1                   | Hold Time, CSA W/RA after CLKA↑; CSB, W/RB after CLKB↑                                                                                   | 0.5    | -       | 1       | -    | ns   |
| tENH2                   | Hold Time, ENA, after CLKA↑; ENB after CLKB↑                                                                                             | 1      | -       | 1       | -    | ns   |
| tENH3                   | Hold Time, MBA after CLKA↑; MBB after CLKB↑                                                                                              | 1      | -       | 1       | -    | ns   |
| tpgh                    | Hold Time, ODD/EVEN and PGA after CLKA1; ODD/EVEN and PGB after CLKB1(1)                                                                 | 0      | -       | 1       | -    | ns   |
| trsth                   | Hold Time, RST LOW after CLKA↑ or CLKB↑ <sup>(2)</sup>                                                                                   | 4      | -       | 5       | _    | ns   |
| tfsh                    | Hold Time, FS0 and FS1 after RST HIGH                                                                                                    | 4      | -       | 4       | _    | ns   |
| tskew1 <sup>(3)</sup>   | Skew Time, between CLKA <sup>↑</sup> and CLKB <sup>↑</sup> for EFA, EFB, FFA, and FFB                                                    | 5.5    | -       | 8       | -    | ns   |
| tskew2 <sup>(3,4)</sup> | Skew Time, between CLKA $\uparrow$ and CLKB $\uparrow$ for $\overline{AEA}$ , $\overline{AEB}$ , $\overline{AFA}$ , and $\overline{AFB}$ | 14     | -       | 14      | -    | ns   |

#### NOTES:

- 1. Only applies for a clock edge that does a FIFO read.
- 2. Requirement to count the clock edge as one of at least four needed to reset a FIFO.
- 3. Skew time is not a timing constraint for proper device operation and is only included to illustrate the timing relationship between CLKA cycle and CLKB cycle.
- 4. Design simulated, not tested.

# SWITCHING CHARACTERISTICS OVER RECOMMENDED RANGES OF SUPPLY VOLTAGE AND OPERATING FREE-AIR TEMPERATURE, CL = 30pF

Commercial:  $Vcc=3.3V\pm0.30V$ ; for 12ns (83MHz) operation,  $Vcc=3.3V\pm0.15V$ ; TA = 0°C to +70°C; JEDEC JESD8-A compliant

|                      |                                                                                                                                                      | IDT72V | /3612L12 | IDT72V |      |      |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------|--------|------|------|
| Symbol               | Parameter                                                                                                                                            | Min.   | Max.     | Min.   | Max. | Unit |
| tA                   | Access Time, CLKA↑ to A0-A35 and CLKB↑ to B0-B35                                                                                                     | 1      | 8        | 2      | 10   | ns   |
| twff                 | Propagation Delay Time, CLKA↑ to FFA and CLKB↑ to FFB                                                                                                | 1      | 8        | 2      | 10   | ns   |
| tref                 | Propagation Delay Time, CLKA↑ to EFA and CLKB↑ to EFB                                                                                                | 1      | 8        | 2      | 10   | ns   |
| tpae .               | Propagation Delay Time, CLKA↑ to AEA and CLKB↑ to AEB                                                                                                | 1      | 8        | 2      | 10   | ns   |
| tpaf                 | Propagation Delay Time, CLKA↑ to <del>AFA</del> and CLKB↑ to <del>AFB</del>                                                                          | 1      | 8        | 2      | 10   | ns   |
| tPMF                 | Propagation Delay Time, CLKA to MBF1 LOW or MBF2 HIGH and CLKB to MBF2 LOW or MBF1 HIGH                                                              | 1      | 8        | 1      | 9    | ns   |
| tpmr                 | Propagation Delay Time, CLKA↑ to B0-B35 <sup>(1)</sup> and CLKB↑ to A0-A35 <sup>(2)</sup>                                                            | 2      | 8        | 2      | 10   | ns   |
| tmdv                 | Propagation Delay Time, MBA to A0-A35 valid and MBB to B0-B35 valid                                                                                  | 1      | 8        | 1      | 10   | ns   |
| tPDPE                | Propagation Delay Time, A0-A35 valid to PEFA valid; B0-B35 valid to PEFB valid                                                                       |        | 8        | 2      | 10   | ns   |
| tPOPE                | Propagation Delay Time, ODD/EVEN to PEFA and PEFB                                                                                                    | 2      | 8        | 2      | 10   | ns   |
| tPOPB <sup>(3)</sup> | Propagation Delay Time, ODD/EVEN to parity bits (A8, A17, A26, A35) and (B8, B17, B26, B35)                                                          | 2      | 8        | 2      | 10   | ns   |
| tpepe                | Propagation Delay Time, W/RA, CSA, ENA, MBA or PGA to PEFA; W/RB, CSB, ENB. MBB, PGB to PEFB                                                         | 1      | 8        | 1      | 10   | ns   |
| tPEPB <sup>(3)</sup> | Propagation Delay Time, W/RA, CSA, ENA, MBA or PGA to parity bits (A8, A17, A26, A35); W/RB, CSB, ENB. MBB or PGB to parity bits (B8, B17, B26, B35) | 2      | 8        | 2      | 10   | ns   |
| trsf                 | Propagation Delay Time, RST to (AEA, AEB) LOW and (AFA, AFB, MBF1, MBF2) HIGH                                                                        |        | 10       | 1      | 15   | ns   |
| ten                  | Enable Time, CSA and W/RA LOW to A0-A35 active and CSB LOW and W/RB HIGH to B0-B35 active                                                            | 2      | 6        | 2      | 10   | ns   |
| tdis                 | Disable Time, CSA or W/RA HIGH to A0-A35 at high-impedance and CSB HIGH or W/RB LOW to B0-B35 at high impedance                                      | 1      | 6        | 1      | 8    | ns   |

### NOTES:

- 1. Writing data to the mail1 register when the B0-B35 outputs are active and MBB is HIGH.
- 2. Writing data to the mail2 register when the A0-A35 outputs are active and MBA is HIGH.
- 3. Only applies when reading data from a mail register.

## SIGNAL DESCRIPTIONS

#### RESET

The IDT72V3612 is reset by taking the Reset (RST) input LOW for at least four port A Clock (CLKA) and four port B Clock (CLKB) LOW-to-HIGH transitions. The Reset input can switch asynchronously to the clocks. A device reset initializes the internal read and write pointers of each FIFO and forces the Full Flags (FFA, FFB) LOW, the Empty Flags (EFA, EFB) LOW, the Almost-Empty flags (AEA, AEB) LOW and the Almost-Full flags (AFA, AFB) HIGH. A reset also forces the Mailbox Flags (MBF1, MBF2) HIGH. After a reset, FFA is set HIGH after two LOW-to-HIGH transitions of CLKA and FFB is set HIGH after two LOW-to-HIGH transitions of CLKB. The device must be reset after power up before data is written to its memory.

A LOW-to-HIGH transition on the  $\overline{RST}$  input loads the Almost-Full and Almost-Empty registers (X) with the values selected by the Flag Select (FS0, FS1) inputs. The values that can be loaded into the registers are shown in

TABLE 1 - FLAG PROGRAMMING

| FS1 | FS0 | RST        | ALMOST-FULL AND<br>ALMOST-EMPTY FLAG<br>OFFSET REGISTER (X) |
|-----|-----|------------|-------------------------------------------------------------|
| Н   | Н   | <b>↑</b>   | 16                                                          |
| Н   | L   | $\uparrow$ | 12                                                          |
| L   | Н   | $\uparrow$ | 8                                                           |
| L   | L   | 1          | 4                                                           |

Table 1. For the relevant Reset and preset value loading timing diagram, see Figure 2.

#### FIFO WRITE/READ OPERATION

The state of port A data A0-A35 outputs is controlled by the port A Chip Select ( $\overline{CSA}$ ) and the port A Write/Read select ( $W/\overline{R}A$ ). The A0-A35 outputs are in the high-impedance state when either  $\overline{CSA}$  or  $W/\overline{R}A$  is HIGH. The A0-A35 outputs are active when both  $\overline{CSA}$  and  $W/\overline{R}A$  are LOW.

Data is loaded into FIFO1 from the A0-A35 inputs on a LOW-to-HIGH transition of CLKA when  $\overline{\text{CSA}}$  is LOW, W/ $\overline{\text{RA}}$  is HIGH, ENA is HIGH, MBA is LOW, and  $\overline{\text{FFA}}$  is HIGH. Data is read from FIFO2 to the A0-A35 outputs by a LOW-to-HIGH transition of CLKA when  $\overline{\text{CSA}}$  is LOW, W/ $\overline{\text{RA}}$  is LOW, ENA is HIGH, MBA is LOW, and  $\overline{\text{EFA}}$  is HIGH (see Table 2). Relevant Write and Read timing diagrams for Port A can be found in Figure 3 and Figure 6.

The port B control signals are identical to those of port A. The state of the port B data (B0-B35) outputs is controlled by the port B Chip Select ( $\overline{\text{CSB}}$ ) and the port B Write/Read select ( $\overline{\text{W/RB}}$ ). The B0-B35 outputs are in the high-impedance state when either  $\overline{\text{CSB}}$  or  $\overline{\text{W/RB}}$  is HIGH. The B0-B35 outputs are active when both  $\overline{\text{CSB}}$  and  $\overline{\text{W/RB}}$  are LOW.

Data is loaded into FIFO2 from the B0-B35 inputs on a LOW-to-HIGH transition of CLKB when  $\overline{CSB}$  is LOW, W/ $\overline{R}B$  is HIGH, ENB is HIGH, MBB is LOW, and  $\overline{FFB}$  is HIGH. Data is read from FIFO1 to the B0-B35 outputs by a LOW-to-HIGH transition of CLKB when  $\overline{CSB}$  is LOW, W/ $\overline{R}B$  is LOW, ENB is HIGH, MBB is LOW, and  $\overline{EFB}$  is HIGH (see Table 3). Relevant Write and Read timing diagrams for Port B can be found in Figure 4 and Figure 5.

The setup and hold time constraints to the port clocks for the port Chip Selects  $(\overline{CSA}, \overline{CSB})$  and Write/Read selects  $(W|\overline{R}A, W|\overline{R}B)$  are only for enabling write

## TABLE 2 - PORT-A ENABLE FUNCTION TABLE

| CSA | W/RA | ENA | MBA | CLKA     | Data A (A0-A35) I/O | Port Functions             |
|-----|------|-----|-----|----------|---------------------|----------------------------|
| Н   | Х    | Х   | Х   | Χ        | Input               | None                       |
| L   | Н    | L   | Х   | X Input  |                     | None                       |
| L   | Н    | Н   | L   | 1        | Input               | FIFO1 Write                |
| L   | Н    | Н   | Н   | <b>↑</b> | Input               | Mail1 Write                |
| L   | L    | L   | L   | Х        | Output              | None                       |
| L   | L    | Н   | L   | 1        | Output              | FIFO2 Read                 |
| L   | L    | L   | Н   | Х        | Output              | None                       |
| L   | L    | Н   | Н   | 1        | Output              | Mail2 Read (Set MBF2 HIGH) |

## TABLE 3 - PORT-B ENABLE FUNCTION TABLE

| CSB | W/RB | ENB | MBB | CLKB     | Data B (B0-B35) I/O | Port Functions             |
|-----|------|-----|-----|----------|---------------------|----------------------------|
| Н   | Х    | Х   | Χ   | Х        | Input               | None                       |
| L   | Н    | L   | Х   | X Input  |                     | None                       |
| L   | Н    | Н   | L   | 1        | Input               | FIFO2 Write                |
| L   | Н    | Н   | Н   | 1        | Input               | Mail2 Write                |
| L   | L    | L   | L   | Χ        | Output              | None                       |
| L   | L    | Н   | L   | <b>↑</b> | Output              | FIFO1 read                 |
| L   | L    | L   | Н   | Х        | Output              | None                       |
| L   | L    | Н   | Н   | <b>↑</b> | Output              | Mail1 Read (Set MBF1 HIGH) |

and read operations and are not related to high-impedance control of the data outputs. If a port enable is LOW during a clock cycle, the port chip select and write/read select may change states during the setup and hold time window of the cycle.

## SYNCHRONIZED FIFO FLAGS

Each FIFO is synchronized to its port clock through two flip-flop stages. This is done to improve flag reliability by reducing the probability of metastable events on the output when CLKA and CLKB operate asynchronously to one another.  $\overline{\text{EFA}}$ ,  $\overline{\text{AEA}}$ ,  $\overline{\text{FFA}}$ , and  $\overline{\text{AFA}}$  are synchronized by CLKA.  $\overline{\text{EFB}}$ ,  $\overline{\text{AEB}}$ ,  $\overline{\text{FFB}}$ , and  $\overline{\text{AFB}}$  are synchronized to CLKB. Tables 4 and 5 show the relationship of each port flag to the level of FIFO1 and FIFO2 fill.

## EMPTY FLAGS (EFA, EFB)

The Empty Flag of a FIFO is synchronized to the port clock that reads data from its array. When the Empty Flag is HIGH, new data can be read to the FIFO output register. When the Empty Flag is LOW, the FIFO is empty and attempted FIFO reads are ignored.

The read pointer of a FIFO is incremented each time a new word is clocked to the output register. The state machine that controls an Empty Flag monitors a write-pointer and read-pointer comparator that indicates when the FIFO memory status is empty, empty+1, or empty+2. A word written to a FIFO can be read to the FIFO output register in a minimum of three cycles of the Empty Flag synchronizing clock. Therefore, an Empty Flag is LOW if a word in memory is the next data to be sent to the FIFO output register and two cycles of the port clock that reads data from the FIFO have not elapsed since the time the word was written. The Empty Flag of the FIFO is set HIGH by the second LOW-to-HIGH transition of the synchronizing clock, and the new data word can be read to the FIFO output register in the following cycle.

A LOW-to-HIGH transition on an Empty Flag synchronizing clock begins the first synchronization cycle of a write if the clock transition occurs at time tskew1 or greater after the write. Otherwise, the subsequent clock cycle can be the first synchronization cycle (see Figure 7 and Figure 8).

## FULL FLAG (FFA, FFB)

The Full Flag of a FIFO is synchronized to the port clock that writes data to its array. When the Full Flag is HIGH, a memory location is free in the FIFO to receive new data. No memory locations are free when the Full Flag is LOW and attempted writes to the FIFO are ignored.

Each time a word is written to a FIFO, the write pointer is incremented. The state machine that controls a Full Flag monitors a write-pointer and read pointer comparator that indicates when the FIFO memory status is full, full-1, or full-2.

TABLE 4 - FIFO1 FLAG OPERATION

|                     | Synch      | Synchronized |       | onized |
|---------------------|------------|--------------|-------|--------|
| Number of Words     | to C       | LKB          | to CL | .KA    |
| in the FIFO1(1)     | <b>EFB</b> | ĀĒB          | ĀFĀ   | FFA    |
| 0                   | L          | L            | Н     | Н      |
| 1 to X              | Н          | L            | Н     | Н      |
| (X+1) to [64-(X+1)] | Н          | Н            | Н     | Н      |
| (64-X) to 63        | Н          | Н            | L     | Н      |
| 64                  | Н          | Н            | L     | L      |
|                     |            |              |       | l      |

#### NOTE:

From the time a word is read from a FIFO, the previous memory location is ready to be written in a minimum of three cycles of the Full Flag synchronizing clock. Therefore, a Full Flag is LOW if less than two cycles of the Full Flag synchronizing clock have elapsed since the next memory write location has been read. The second LOW-to-HIGH transition on the Full Flag synchronization clock after the read sets the Full Flag HIGH and the data can be written in the following clock cycle.

A LOW-to-HIGH transition on a Full Flag synchronizing clock begins the first synchronization cycle of a read if the clock transition occurs at time tskew1 or greater after the read. Otherwise, the subsequent clock cycle can be the first synchronization cycle (see Figure 9 and Figure 10).

## ALMOST EMPTY FLAGS (AEA, AEB)

The Almost-Empty flag of a FIFO is synchronized to the port clock that reads data from its array. The state machine that controls an Almost-Empty flag monitors a write-pointer comparator that indicates when the FIFO memory status is almost-empty, almost-empty+1, or almost-empty+2. The almost-empty state is defined by the value of the Almost-Full and Almost-Empty Offset register (X). This register is loaded with one of four preset values during a device reset (see Reset section). An Almost-Empty flag is LOW when the FIFO contains X or less words in memory and is HIGH when the FIFO contains (X+1) or more words.

Two LOW-to-HIGH transitions of the Almost-Empty flag synchronizing clocks are required after a FIFO write for the Almost-Empty flag to reflect the new level of fill. Therefore, the Almost-Empty flag of a FIFO containing (X+1) or more words remains LOW if two cycles of the synchronizing clock have not elapsed since the write that filled the memory to the (X+1) level. An Almost-Empty flag is set HIGH by the second LOW-to-HIGH transition of the synchronizing clock after the FIFO write that fills memory to the (X+1) level. A LOW-to-HIGH transition of an Almost-Empty flag synchronizing clock begins the first synchronization cycle if it occurs at time tskew2 or greater after the write that fills the FIFO to (X+1) words. Otherwise, the subsequent synchronizing clock cycle can be the first synchronization cycle (see Figure 11 and 12).

## ALMOST FULL FLAGS (AFA, AFB)

The Almost-Full flag of a FIFO is synchronized to the port clock that writes data to its array. The state machine that controls an Almost-Full flag monitors a write-pointer and read-pointer comparator that indicates when the FIFO memory status is almost-full, almost-full-1, or almost-full-2. The almost-full state is defined by the value of the Almost-Full and Almost-Empty Offset register (X). This register is loaded with one of four preset values during a device reset (see Reset section). An Almost-Full flag is LOW when the FIFO contains (64-

## TABLE 5 - FIFO2 FLAG OPERATION

|                     | Synch | ronized | Synchronized |     |  |
|---------------------|-------|---------|--------------|-----|--|
| Number of Words     | to C  | LKB     | to CLKA      |     |  |
| in the FIFO2(1)     | EFA   | ĀĒĀ     | ĀFB          | FFB |  |
| 0                   | L     | L       | Н            | Н   |  |
| 1 to X              | Н     | L       | Н            | Н   |  |
| (X+1) to [64-(X+1)] | Н     | Н       | Н            | Н   |  |
| (64-X) to 63        | Н     | Н       | L            | Н   |  |
| 64                  | Н     | Н       | L            | L   |  |

<sup>1.</sup> X is the value in the Almost-Empty flag and Almost-Full flag offset register.

X) or more words in memory and is HIGH when the FIFO contains [64-(X+1)] or less words.

Two LOW-to-HIGH transitions of the Almost-Full flag synchronizing clock are required after a FIFO read for the Almost-Full flag to reflect the new level of fill. Therefore, the Almost-Full flag of a FIFO containing [64-(X+1)] or less words remains LOW if two cycles of the synchronizing clock have not elapsed since the read that reduced the number of words in memory to [64-(X+1)]. An Almost-Full flag is set HIGH by the second LOW-to-HIGH transition of the synchronizing clock after the FIFO read that reduces the number of words in memory to [64-(X+1)]. A second LOW-to-HIGH transition of an Almost-Full flag synchronizing clock begins the first synchronization cycle if it occurs at time tSKEW2 or greater after the read that reduces the number of words in memory to [64-(X+1)]. Otherwise, the subsequent synchronizing clock cycle can be the first synchronization cycle (see Figure 13 and 14).

### **MAILBOX REGISTERS**

Each FIFO has a 36-bit bypass register to pass command and control information between port A and port B without putting it in queue. The Mailbox select (MBA, MBB) inputs choose between a mail register and a FIFO for a port data transfer operation. A LOW-to-HIGH transition on CLKA writes A0-A35 data to the mail1 register when a port A write is selected by  $\overline{\text{CSA}}$ , W/\$\bar{R}\$A, and ENA and MBA HIGH. A LOW-to-HIGH transition on CLKB writes B0-B35 data to the mail2 register when a port B write is selected by \$\overline{\text{CSB}}\$, W/\$\overline{\text{RB}}\$, and ENB and MBB is HIGH. Writing data to a mail register sets the corresponding flag (\$\overline{\text{MBF1}}\$ or \$\overline{\text{MBF2}}\$) LOW. Attempted writes to a mail register are ignored while the mail flag is LOW.

When a port's data outputs are active, the data on the bus comes from the FIFO output register when the port Mailbox select input (MBA, MBB) is LOW and from the mail register when the port mailbox select input is HIGH. The Mail1 register Flag ( $\overline{\text{MBF1}}$ ) is set HIGH by a LOW-to-HIGH transition on CLKB when a port B read is selected by  $\overline{\text{CSB}}$ , W/ $\overline{\text{RB}}$ , and ENB and MBB is HIGH. The Mail2 register Flag ( $\overline{\text{MBF2}}$ ) is set HIGH by a LOW-to-HIGH transition on CLKA when port A read is selected by  $\overline{\text{CSA}}$ , W/ $\overline{\text{RA}}$ , and ENA and MBA is HIGH. The data in a mail register remains intact after it is read and changes only when new data is written to the register. Mail register and Mail Register Flag timing can be found in Figure 15 and Figure 16.

### **PARITY CHECKING**

The port A inputs (A0-A35) and port B inputs (B0-B35) each have four parity trees to check the parity of incoming (or outgoing) data. A parity failure on one or more bytes of the input bus is reported by a LOW level on the port Parity Error Flag (PEFA, PEFB). Odd or even parity checking can be selected, and the Parity Error Flags can be ignored if this feature is not desired.

Parity status is checked on each input bus according to the level of the Odd/Even parity (ODD/EVEN) select input. A parity error on one or more bytes of a port is reported by a LOW level on the corresponding port Parity Error Flag (PEFA, PEFB) output. Port A bytes are arranged as A0-A8, A9-A17, A18-

A26, and A27-A35 with the most significant bit of each byte used as the parity bit. Port B bytes are arranged as B0-B8, B9-B17, B18-B26, and B27-B35, with the most significant bit of each byte used as the parity bit. When odd/even parity is selected, a port Parity Error Flag (PEFA, PEFB) is LOW if any byte on the port has an odd/even number of LOW levels applied to the bits.

The four parity trees used to check the A0-A35 inputs are shared by the mail2 register when parity generation is selected for port Areads (PGA = HIGH). When a port Aread from the mail2 register with parity generation is selected with W/ $\overline{R}A$  LOW,  $\overline{CSA}$  LOW, ENA HIGH, MBA HIGH, and PGA HIGH, the port A Parity Error Flag ( $\overline{PEFA}$ ) is held HIGH regardless of the levels applied to the A0-A35 inputs. Likewise, the parity trees used to check the B0-B35 inputs are shared by the mail1 register when parity generation is selected for port B reads (PGB = HIGH). When a port B readfrom the mail1 register with parity generation is selected with W/ $\overline{R}BLOW$ ,  $\overline{CSB}LOW$ , ENB HIGH, MBB HIGH, and PGB HIGH, the port B Parity Error Flag ( $\overline{PEFB}$ ) is held HIGH regardless of the levels applied to the B0-B35 inputs (see Figure 17 and Figure 18).

### **PARITY GENERATION**

A HIGH level on the port A Parity Generate select (PGA) or port B Parity Generate select (PGB) enables the IDT72V3612 to generate parity bits for port reads from a FIFO or mailbox register. Port A bytes are arranged as A0-A8, A9-A17, A18-26, and A27-A35, with the most significant bit of each byte used as the parity bit. Port B bytes are arranged as B0-B8, B9-B17, B18-B26, and B27-B35, with the most significant bit of each byte used as the parity bit. A write to a FIFO or mail register stores the levels applied to all thirty-six inputs regardless of the state of the Parity Generate select (PGA, PGB) inputs. When data is read from a port with parity generation selected, the lower eight bits of each byte are used to generate a parity bit according to the level on the ODD/EVEN select. The generated parity bits are substituted for the levels originally written to the most significant bits of each byte as the word is read to the data outputs.

Parity bits for FIFO data are generated after the data is read from SRAM and before the data is written to the output register. Therefore, the port A Parity Generate select (PGA) and Odd/Even parity select (ODD/EVEN) have setup and hold time constraints to the port A Clock (CLKA) and the port B Parity Generate select (PGB) and ODD/EVEN have setup and hold-time constraints to the port B Clock (CLKB). These timing constraints only apply for a rising clock edge used to read a new word to the FIFO output register.

The circuit used to generate parity for the mail1 data is shared by the port B bus (B0-B35) to check parity and the circuit used to generate parity for the mail2 data is shared by the port A bus (A0-A35) to check parity. The shared parity trees of a port are used to generate parity bits for the data in a mail register when the port Write/Read select (W/RA, W/RB) input is LOW, the port Mail select (MBA, MBB) input is HIGH, Chip Select ( $\overline{CSA}$ ,  $\overline{CSB}$ ) is LOW, Enable (ENA, ENB) is HIGH, and port Parity Generate select (PGA, PGB) is HIGH. Generating parity for mail register data does not change the contents of the register (see Figure 19 and Figure 20).

Figure 2. Device Reset and Loading the X Register with the Value of Eight

4659 drw 05



1. Written to FIFO1.

Figure 3. Port A Write Cycle Timing for FIFO1



NOTE:

1. Written to FIFO2.

Figure 4. Port B Write Cycle Timing for FIFO2



1. Read from FIFO1.

Figure 5. Port B Read Cycle Timing for FIFO1



Figure 6. Port A Read Cycle Timing for FIFO2



1. tskew1 is the minimum time between a rising CLKA edge and a rising CLKB edge for EFB to transition HIGH in the next CLKB cycle. If the time between the rising CLKA edge and rising CLKB edge is less than tskew1, then the transition of EFB HIGH may occur one CLKB cycle later than shown.

Figure 7. **EFB** Flag Timing and First Data Read when FIFO1 is Empty



Figure 8. EFA Flag Timing and First Data Read when FIFO2 is Empty

<sup>1.</sup> tskew1 is the minimum time between a rising CLKB edge and a rising CLKA edge for EFA to transition HIGH in the next CLKA cycle. If the time between the rising CLKB edge and rising CLKA edge is less than tskew1, then the transition of EFA HIGH may occur one CLKA cycle later than shown.



Figure 9. FFA Flag Timing and First Available Write when FIFO1 is Full.

<sup>1.</sup> tskew1 is the minimum time between a rising CLKB edge and a rising CLKA edge for FFA to transition HIGH in the next CLKA cycle. If the time between the rising CLKB edge and rising CLKA edge is less than tskew1, then FFA may transition HIGH one CLKA cycle later than shown.



1. tskew1 is the minimum time between a rising CLKA edge and a rising CLKB edge for FFB to transition HIGH in the next CLKB cycle. If the time between the rising CLKA edge and rising CLKB edge is less than tskew1, then FFB may transition HIGH one CLKB cycle later than shown.

Figure 10. FFB Flag Timing and First Available Write when FIFO2 is Full



#### NOTES

- 1. tskewz is the minimum time between a rising CLKA edge and a rising CLKB edge for AEB to transition HIGH in the next CLKB cycle. If the time between the rising CLKA edge and rising CLKB edge is less than tskewz, then AEB may transition HIGH one CLKB cycle later than shown.
- 2. FIFO1 Write (CSA = LOW, W/RA = HIGH, MBA = LOW), FIFO1 read (CSB = LOW, W/RB = LOW, MBB = LOW).

Figure 11. Timing for AEB when FIFO1 is Almost Empty

**ENA** 

- 1. tskewz is the minimum time between a rising CLKB edge and a rising CLKA edge for AEA to transition HIGH in the next CLKA cycle. If the time between the rising CLKB edge and rising CLKA edge is less than tskewz, then AEA may transition HIGH one CLKA cycle later than shown.
- 2. FIFO2 Write (CSB = LOW, W/RB = HIGH, MBB = LOW), FIFO2 read (CSA = LOW, W/RA = LOW, MBA = LOW).

Figure 12. Timing for AEA when FIFO2 is Almost Empty



#### NOTES:

- 1. tskewz is the minimum time between a rising CLKA edge and a rising CLKB edge for AFA to transition HIGH in the next CLKA cycle. If the time between the rising CLKB edge and rising CLKB edge is less than tskewz, then AFA may transition HIGH one CLKA cycle later than shown.
- 2. FIFO1 Write (CSA = LOW, W/RA = HIGH, MBA = LOW), FIFO1 read (CSB = LOW, W/RB = LOW, MBB = LOW).

Figure 13. Timing for AFA when FIFO1 is Almost Full



#### NOTES:

- 1. tskewz is the minimum time between a rising CLKB edge and a rising CLKA edge for AFB to transition HIGH in the next CLKB cycle. If the time between the rising CLKB edge and rising CLKA edge is less than tskewz, then AFB may transition HIGH one CLKB cycle later than shown.
- 2. FIFO2 Write (CSB = LOW, W/RB = HIGH, MBB = LOW), FIFO2 read (CSA = LOW, W/RA = LOW, MBA = LOW).

Figure 14. Timing for AFB when FIFO2 is Almost Full

 $W/\overline{R}B$ 

**MBB** 

**ENB** 

B0 - B35

1. Port B parity generation off (PGB = LOW).

ten 👆

Figure 15. Timing for Mail1 Register and MBF1 Flag

-tPMR—►

<u></u>tmDV

FIFO1 Output Register

tENH2

W1 (Remains valid in Mail1 Register after read)

◆ tDIS →

4659 drw 18

**◆** tENS2-▶



Port A parity generation off (PGA = LOW).

Figure 16. Timing for Mail2 Register and MBF2 Flag



1. ENA is HIGH, and  $\overline{CSA}$  is LOW.

Figure 17. ODD/EVEN W/RA, MBA, and PGA to PEFA Timing



Figure 18. ODD/EVEN WRB, MBB, and PGB to PEFB Timing



Figure 19. Parity Generation Timing when Reading from Mail2 Register



Figure 20. Parity Generation Timing when Reading from Mail1 Register

1.5 V

**VOLTAGE WAVEFORMS** 

**PROPAGATION DELAY TIMES** 

 $v_{\mathsf{OL}}$ 

4659 drw 24

## PARAMETER MEASUREMENT INFORMATION



## NOTE:

1. Includes probe and jig capacitance

High-Level

Output

**t**PHZ

**VOLTAGE WAVEFORMS** 

**ENABLE AND DISABLE TIMES** 

Figure 21. Load Circuit and Voltage Waveforms

 $\approx OV$ 

Output

1.5 V

## ORDERING INFORMATION



## ORDERABLE PART INFORMATION

| Speed | Orderable Part ID | Pkg.   | Pkg. | Temp. |
|-------|-------------------|--------|------|-------|
| (ns)  |                   | Code   | Type | Grade |
| 12    | 72V3612L12PFG     | PNG120 | TQFP | С     |

## DATASHEET DOCUMENT HISTORY

07/10/2000 pg. 1. 05/27/2003 pg. 6. 06/08/2005 pgs. 1, 2, 3 and 25. 02/12/2009 pg. 25. 11/11/2013 pgs. 1, 2, 5, 7, 8, 10, 11 and 24. 01/09/2014 pg. 2. 08/22/2019 pgs. 2 and 24.

pgs. 1-25.

02/19/2020

#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

## **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:

www.renesas.com/contact/

## **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for FIFO category:

Click to view products by Renesas manufacturer:

Other Similar products are found below:

CY7C425-25LMB IDT7202LA50J CY7C464A-10JI 5962-8866905XA 5962-8986305ZA 72241L10JG CY7C433-10AXC

SN74V293PZAEP CY7C429-20JC 7200L25JI 7202LA12TPG 7204L25SO 72125L25SOG 72V04L35J IDT72231L25PF 72265LA10PFG

72V293L7-5PFGI 72V241L10PF 7203L50P 72T1845L5BB SN74ACT7806-20DL SN74ACT2229DW SN74ACT7804-20DL

SN74ACT7814-20DL SN74ALVC7804-40DL SN74V245-10PAG 72210L10TPG 72V03L15JG CY7C425-20JXCT CY7C425-20JXC

7282L12PAG SN74ACT7802-25FN SN74V215-7PAG SN74V235-7PAG SN74V293-10PZA SN74V293-6PZA SN74V293-7PZA

SN74V3690-6PEU