

#### 25-BIT CONFIGURABLE REGISTERED BUFFER FOR DDR2

#### IDT74SSTUBF32866B

### **Description**

This 25-bit 1:1 or 14-bit 1:2 configurable registered buffer is designed for 1.7-V to 1.9-V VDD operation.

All clock and data inputs are compatible with the JEDEC standard for SSTL\_18. The control inputs are LVCMOS. All outputs are 1.8-V CMOS drivers that have been optimized to drive the DDR-II DIMM load. IDT74SSTUBF32866B operates from a differential clock (CLK and  $\overline{\text{CLK}}$ ). Data are registered at the crossing of CLK going high, and  $\overline{\text{CLK}}$  going low.

The C0 input controls the pinout configuration of the 1:2 pinout from A configuration (when low) to B configuration (when high). The C1 input controls the pinout configuration from 25-bit 1:1 (when low) to 14-bit 1:2 (when high).

# A - Pair Configuration (C01 = 0, C11 = 1 and C02 = 0, C12 = 1)

Parity that arrives one cycle after the data input to which it applies is checked on the PAR\_IN of the first register. The second register produces to PPO and  $\overline{\text{QERR}}$  signals. The  $\overline{\text{QERR}}$  of the first register is left floating. The valid error information is latched on the  $\overline{\text{QERR}}$  output of the second register. If an error occurs  $\overline{\text{QERR}}$  is latched low for two cycles or until  $\overline{\text{RESET}}$  is low.

#### B - Single Configuration (C0 = 0, C1 = 0)

The device supports low-power standby operation. When the RESET input (RESET) is low, the differential input receivers are disabled, and undriven (floating) data, clock and reference voltage (VREF) inputs are allowed. In addition, when RESET is low all registers are reset, and all outputs are forced low. The LVCMOS RESET and Cn inputs must always be held at a valid logic high or low level. To ensure defined outputs from the register before a stable clock has been supplied, RESET must be held in the low state during power up.

In the DDR-II RDIMM application,  $\overline{\text{RESET}}$  is specified to be completely asynchronous with respect to CLK and  $\overline{\text{CLK}}$ . Therefore, no timing relationship can be guaranteed between the two. When entering reset, the register will be cleared and the outputs will be driven low quickly, relative to the time to disable the differential input receivers. However, when coming out of reset, the register will become active quickly, relative to the time to enable the differential input receivers. As long as the data inputs are low, and the clock is stable during the time from the low-to-high transition of  $\overline{\text{RESET}}$  until the input receivers are fully enabled, the

design of the IDT74SSTUBF32866B must ensure that the outputs will remain low, thus ensuring no glitches on the output.

The device monitors both  $\overline{DCS}$  and  $\overline{CSR}$  inputs and will gate the Qn outputs from changing states when both  $\overline{DCS}$  and  $\overline{CSR}$  inputs are high. If either  $\overline{DCS}$  and  $\overline{CSR}$  input is low, the Qn outputs will function normally. The  $\overline{RESET}$  input has priority over the  $\overline{DCS}$  and  $\overline{CSR}$  control and will force the outputs low. If the  $\overline{DCS}$ -control functionality is not desired, then the  $\overline{CSR}$  input can be hardwired to ground, in which case, the setup-time requirement for  $\overline{DCS}$  would be the same as for the other D data inputs. Package options include 96-ball LFBGA (MO-205CC).

### **Features**

- 25-bit 1:1 or 14-bit 1:2 registered buffer with parity check functionality
- Supports SSTL\_18 JEDEC specification on data inputs and outputs
- Supports LVCMOS switching levels on C0, C1, and RESET inputs
- Low voltage operation: VDD = 1.7V to 1.9V
- Available in 96-ball LFBGA package

### **Applications**

- DDR2 Memory Modules
- Provides complete DDR DIMM solution with ICS98ULPA877A or IDTCSPUA877A
- Ideal for DDR2 667 and 800

# Functional Block Diagram for 1:1 Mode (Positive Logic)



NOTE:

Disabled in 1:1 configuration.

# Functional Block Diagram for 1:2 Mode (Positive Logic)



TO 10 OTHER CHANNELS (D2-D6, D8-D10, D12-D13)

NOTE:

1. Disabled in 1:1 configuration.

# **Pin Configurations**

### 14 BIT 1:2 REGISTERS

|   | 1      | 2     | 3    | 4   | 5     | 6     |
|---|--------|-------|------|-----|-------|-------|
| Α | DCKE   | PPO   | VREF | VDD | QCKEA | QCKEB |
| В | D2     | NC    | GND  | GND | Q2A   | Q2B   |
| С | D3     | NC    | VDD  | VDD | Q3A   | Q3B   |
| D | DODT   | QERR  | GND  | GND | QODTA | QODTB |
| Е | D5     | NC    | VDD  | VDD | Q5A   | Q5B   |
| F | D6     | NC    | GND  | GND | Q6A   | Q6B   |
| G | PAR_IN | RESET | VDD  | VDD | C1    | C0    |
| Н | CLK    | DCS   | GND  | GND | QCSA  | QCSB  |
| J | CLK    | CSR   | VDD  | VDD | Zон   | ZOL   |
| K | D8     | NC    | GND  | GND | Q8A   | Q8B   |
| L | D9     | NC    | VDD  | VDD | Q9A   | Q9B   |
| М | D10    | NC    | GND  | GND | Q10A  | Q10B  |
| Ν | D11    | NC    | VDD  | VDD | Q11A  | Q11B  |
| Р | D12    | NC    | GND  | GND | Q12A  | Q12B  |
| R | D13    | NC    | VDD  | VDD | Q13A  | Q13B  |
| Т | D14    | NC    | VREF | VDD | Q14A  | Q14B  |

# REGISTER A (C0 = 0, C1 = 1)

### 25 BIT 1:1 REGISTER

|   | 1      | 2     | 3    | 4   | 5    | 6   |
|---|--------|-------|------|-----|------|-----|
| Α | DCKE   | PPO   | VREF | VDD | QCKE | NC  |
| В | D2     | D15   | GND  | GND | Q2   | Q15 |
| С | D3     | D16   | VDD  | VDD | Q3   | Q16 |
| D | DODT   | QERR  | GND  | GND | QODT | NC  |
| Ε | D5     | D17   | VDD  | VDD | Q5   | Q17 |
| F | D6     | D18   | GND  | GND | Q6   | Q18 |
| G | PAR_IN | RESET | VDD  | VDD | C1   | C0  |
| Н | CLK    | DCS   | GND  | GND | QCS  | NC  |
| J | CLK    | CSR   | VDD  | VDD | Zон  | ZOL |
| K | D8     | D19   | GND  | GND | Q8   | Q19 |
| L | D9     | D20   | VDD  | VDD | Q9   | Q20 |
| М | D10    | D21   | GND  | GND | Q10  | Q21 |
| Ν | D11    | D22   | VDD  | VDD | Q11  | Q22 |
| Р | D12    | D23   | GND  | GND | Q12  | Q23 |
| R | D13    | D24   | VDD  | VDD | Q13  | Q24 |
| Т | D14    | D25   | VREF | VDD | Q14  | Q25 |

$$C0 = 0, C1 = 0$$

|   | 1      | 2     | 3    | 4   | 5     | 6     |
|---|--------|-------|------|-----|-------|-------|
| Α | D1     | PPO   | VREF | VDD | Q1A   | Q1B   |
| В | D2     | NC    | GND  | GND | Q2A   | Q2B   |
| С | D3     | NC    | VDD  | VDD | Q3A   | Q3B   |
| D | D4     | QERR  | GND  | GND | Q4A   | Q4B   |
| Ε | D5     | NC    | VDD  | VDD | Q5A   | Q5B   |
| F | D6     | NC    | GND  | GND | Q6A   | Q6B   |
| G | PAR_IN | RESET | VDD  | VDD | C1    | C0    |
| Н | CLK    | DCS   | GND  | GND | QCSA  | QCSB  |
| J | CLK    | CSR   | VDD  | VDD | Zон   | Zol   |
| K | D8     | NC    | GND  | GND | Q8A   | Q8B   |
| L | D9     | NC    | VDD  | VDD | Q9A   | Q9B   |
| M | D10    | NC    | GND  | GND | Q10A  | Q10B  |
| Ν | DODT   | NC    | VDD  | VDD | QODTA | QODTB |
| Р | D12    | NC    | GND  | GND | Q12A  | Q12B  |
| R | D13    | NC    | VDD  | VDD | Q13A  | Q13B  |
| Т | DCKE   | NC    | VREF | VDD | QCKEA | QCKEB |

# REGISTER B (C0 = 1, C1 = 1)

## 96 Ball LFBGA Package Attributes



**TOP VIEW** 



**BOTTOM VIEW** 



SIDE VIEW

### **Function Table**

|       | Inputs <sup>1</sup> |                  |                  |                  |                   |         | Output  | S             |
|-------|---------------------|------------------|------------------|------------------|-------------------|---------|---------|---------------|
| RESET | DCS                 | CSR              | CLK              | CLK              | Dn, DODT,<br>DCKE | Qn      | QCS     | QODT,<br>QCKE |
| Н     | L                   | L                | 1                | <b>\</b>         | L                 | L       | L       | L             |
| Н     | L                   | L                | 1                | $\downarrow$     | Н                 | Н       | L       | Н             |
| Н     | L                   | L                | L or H           | L or H           | Х                 | $Q_0^2$ | $Q_0^2$ | $Q_0^2$       |
| Н     | L                   | Н                | 1                | $\downarrow$     | L                 | L       | L       | L             |
| Н     | L                   | Н                | 1                | $\downarrow$     | Н                 | Н       | L       | Н             |
| Н     | L                   | Н                | L or H           | L or H           | Х                 | $Q_0^2$ | $Q_0^2$ | $Q_0^2$       |
| Н     | Н                   | L                | 1                | $\downarrow$     | L                 | L       | Н       | L             |
| Н     | Н                   | L                | 1                | $\downarrow$     | Н                 | Н       | Н       | Н             |
| Н     | Н                   | L                | L or H           | L or H           | Х                 | $Q_0^2$ | $Q_0^2$ | $Q_0^2$       |
| Н     | Н                   | Н                | 1                | $\downarrow$     | L                 | $Q_0^2$ | Н       | L             |
| Н     | Н                   | Н                | 1                | $\downarrow$     | Н                 | $Q_0^2$ | Н       | Н             |
| Н     | Н                   | Н                | L or H           | L or H           | X                 | $Q_0^2$ | $Q_0^2$ | $Q_0^2$       |
| L     | X or<br>Floating    | X or<br>Floating | X or<br>Floating | X or<br>Floating | X or Floating     | L       | L       | L             |

<sup>1</sup> H = HIGH Voltage Level

L = LOW Voltage Level

X = Don't Care

 $\uparrow$  = LOW to HIGH

 $\downarrow$  = HIGH to LOW

2 Output level before the indicated steady-state conditions were established.

### **Parity and Standby Function Table**

|       | Inputs <sup>1</sup> |                  |                  |               |                                   |                     | Out              | puts              |
|-------|---------------------|------------------|------------------|---------------|-----------------------------------|---------------------|------------------|-------------------|
| RESET | DCS                 | CSR              | CLK              | CLK           | $\Sigma$ of Inputs = H (D1 - D25) | PAR_IN <sup>2</sup> | PPO              | QERR <sup>3</sup> |
| Н     | L                   | Х                | 1                | $\downarrow$  | Even                              | L                   | L                | Н                 |
| Н     | L                   | Х                | 1                | $\downarrow$  | Odd                               | L                   | Н                | L                 |
| Н     | L                   | Х                | 1                | $\downarrow$  | Even                              | Н                   | Н                | L                 |
| Н     | L                   | Х                | 1                | $\downarrow$  | Odd                               | Н                   | L                | Н                 |
| Н     | Х                   | L                | 1                | $\downarrow$  | Even                              | L                   | L                | Н                 |
| Н     | Х                   | L                | 1                | $\downarrow$  | Odd                               | L                   | Н                | L                 |
| Н     | Х                   | L                | 1                | $\downarrow$  | Even                              | Н                   | Н                | L                 |
| Н     | Х                   | L                | 1                | $\downarrow$  | Odd                               | Н                   | L                | Н                 |
| Н     | Н                   | Н                | 1                | $\downarrow$  | X                                 | Х                   | PPO <sub>0</sub> | QERR <sub>0</sub> |
| Н     | Х                   | Х                | L or H           | L or H        | X                                 | Х                   | PPO <sub>0</sub> | QERR <sub>0</sub> |
| L     | X or<br>Floating    | X or<br>Floating | X or<br>Floating | X or Floating | X or Floating                     | X or Floating       | L                | Н                 |

<sup>1</sup> H = HIGH Voltage Level

L = LOW Voltage Level

X = Don't Care

↑ = LOW to HIGH

 $\downarrow$  = HIGH to LOW

Data Inputs = D2, D3, D5, D6, D8 - D25 when C0 = 0 and C1 = 0.

Data Inputs = D2, D3, D5, D6, D8 - D14 when C0 = 0 and C1 = 1.

Data Inputs = D1 - D6, D8 - D10, D12, D13 when C0 = 1 and C1 = 1.

- 2 PAR\_IN arrives one clock cycle after the data to which it applies when C0 = 0, and two clock cycles when C0 = 1.
- 3 This transition assumes QERR is HIGH at the crossing of CLK going HIGH and CLK going LOW. If QERR is LOW, it stays latched LOW for two clock cycles or until RESET is driven LOW.

# Logic Diagram (1:1)



Parity Logic Diagram for 1:1 Register Configuration (Positive Logic); C0 = 0, C1 = 0

# Logic Diagram (1:2)



Parity Logic Diagram for 1:2 Register - A Configuration (Positive Logic); C0 = 0, C1 = 1

# Logic Diagram (1:2)



Parity Logic Diagram for 1:2 Register - B Configuration (Positive Logic); C0 = 1, C1 = 1

### **Absolute Maximum Ratings**

Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

| Item                                         | Rating       |                     |
|----------------------------------------------|--------------|---------------------|
| Supply Voltage, VDD                          |              | -0.5V to 2.5V       |
| Input Voltage Range, Vi <sup>1</sup>         |              | -0.5V to 2.5V       |
| Output Voltage Range, Vo <sup>1,2</sup>      |              | -0.5V to VDD + 0.5V |
| Input Clamp Current, Іік                     |              | ±50mA               |
| Output Clamp Current, IOK                    |              | ±50mA               |
| Continuous Output Clamp Current, Io          |              | ±50mA               |
| Continuous Current through each VDD o        | or GND       | ±100mA              |
| Package Thermal Impedance (θja) <sup>3</sup> | 0m/s Airflow | 70.9° C/W           |
| Fackage Thermal impedance (6ja)              | 1m/s Airflow | 65° C/W             |
| Storage Temperature, TSTG                    |              | -65 to +150° C      |

1 The input and output negative voltage ratings may be exceeded if the ratings of the I/P and O/P clamp current are observed.

11

- 2 This current will flow only when the output is in the high state level VO > VDDQ.
- 3 The package thermal impedance is calculated in accordance with JESD 51.

### **Terminal Functions**

| Terminal Name | Electrical<br>Characteristics | Description                                                                                               |
|---------------|-------------------------------|-----------------------------------------------------------------------------------------------------------|
| GND           | Ground Input                  | Ground                                                                                                    |
| VDD           | 1.8V nominal                  | Power Supply Voltage                                                                                      |
| VREF          | 0.9V nominal                  | Input Reference Clock                                                                                     |
| Zон           | Input                         | Reserved for future use                                                                                   |
| ZoL           | Input                         | Reserved for future use                                                                                   |
| CLK           | Differential Input            | Positive Master Clock Input                                                                               |
| CLK           | Differential Input            | Negative Master Clock Input                                                                               |
| C0, C1        | LVCMOS Input                  | Configuration Control Inputs                                                                              |
| RESET         | LVCMOS Input                  | Asynchronous Reset Input. Resets registers and disables VREF data and clock differential-input receivers. |
| CSR, DCS      | SSTL_18 Input                 | Chip Select Inputs. Disables outputs D1 - D24 output switching when both inputs are HIGH.                 |
| D1 - D25      | SSTL_18 Input                 | Data Input. Clocked in on the crossing of the rising edge of CLK and the falling edge of CLK.             |
| DODT          | SSTL_18 Input                 | The outputs of this register bit will not be suspended by the DCS and CSR controls                        |
| DCKE          | SSTL_18 Input                 | The outputs of this register bit will not be suspended by the DCS and CSR controls                        |
| Q1 - Q25      | 1.8V CMOS                     | Data Outputs that are suspended by the DCS and CSR controls                                               |
| QCS           | 1.8V CMOS                     | Data Output that will not be suspended by the $\overline{\rm DCS}$ and $\overline{\rm CSR}$ controls      |
| QODT          | 1.8V CMOS                     | Data Output that will not be suspended by the DCS and CSR controls                                        |
| QCKE          | 1.8V CMOS                     | Data Output that will not be suspended by the DCS and CSR controls                                        |
| PPO           | 1.8V CMOS                     | Partial Parity Output. Indicates off parity of D1 - D25                                                   |
| PAR_IN        | SSTL_18 Input                 | Parity Input arrives one cycle after corresponding data input                                             |
| QERR          | Open Drain Output             | Output Error bit, generated one cycle after the corresponding data output                                 |

# **Operating Characteristics**

The RESET and Cn inputs of the device must be held at valid levels (not floating) to ensure proper device operation. The differential inputs must not be floating unless RESET is LOW.

| Symbol | Parameter                    |            | Min.         | Тур.      | Max.         | Units |
|--------|------------------------------|------------|--------------|-----------|--------------|-------|
| Vddq   | I/O Supply Voltage           |            | 1.7          |           | 1.9          | V     |
| VREF   | Reference Voltage            |            | 0.49 * VDD   | 0.5 * VDD | 0.51 * VDD   | V     |
| VTT    | Termination Voltage          |            | VREF - 0.04  | VREF      | VREF + 0.04  | V     |
| Vı     | Input Voltage                |            | 0            |           | VDD          | V     |
| VIH    | AC High-Level Input Voltage  | Data, CSR, | VREF + 0.25  |           |              |       |
| VIL    | AC Low-Level Input Voltage   | and        |              |           | VREF - 0.25  | \ /   |
| VIH    | DC High-Level Input Voltage  | PAR_IN     | VREF + 0.125 |           |              | V     |
| VIL    | DC Low-Level Input Voltage   | inputs     |              |           | VREF - 0.125 |       |
| VIH    | High-Level Input Voltage     | RESET,     | 0.65 * VDDQ  |           |              | V     |
| VIL    | Low-Level Input Voltage      | C0, C1     |              |           | 0.35 * VDDQ  | V     |
| VICR   | Common Mode Input Range      | CLK, CLK   | 0.675        |           | 1.125        | V     |
| VID    | Differential Input Voltage   | CLN, CLN   | 600          |           |              | mV    |
| Іон    | High-Level Output Current    |            |              |           | -8           | m Λ   |
| lol    | Low-Level Output Current     |            |              |           | 8            | mA    |
| IERROL | QERR LOW Level Output Cu     | rrent      | 25           |           |              | mA    |
| TA     | Operating Free-Air Temperatu | ıre        | 0            |           | +70          | °C    |

# **DC Electrical Characteristics Over Operating Range**

Following Conditions Apply Unless Otherwise Specified:

Operating Condition:  $TA = 0^{\circ}C$  to  $+70^{\circ}C$ , VDD = 1.7V to 1.9V.

| Symbol | Parameter                               | Test Conditions                                                                                                           |                                                                                | Min. | Тур. | Max. | Units                 |
|--------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|------|------|------|-----------------------|
| VIK    |                                         | II = -18mA                                                                                                                |                                                                                |      |      | -1.2 | V                     |
| Voн    | Output HIGH Voltage                     | IOH = -6mA                                                                                                                |                                                                                | 1.2  |      |      | V                     |
| Vol    | Output LOW Voltage                      | IOL = 6mA                                                                                                                 |                                                                                |      |      | 0.5  | V                     |
| VERROL | QERR Output LOW Voltage                 | IERROL = 25mA, VDD = 1.7V                                                                                                 |                                                                                |      |      | 0.5  | V                     |
| lıL    | All Inputs                              | VI = VDD or GND; VDD = 1.9V                                                                                               |                                                                                | -5   |      | +5   | μΑ                    |
|        | Static Standby                          | $IO = 0$ , $VDD = 1.9V$ , $\overline{RESET} = GN$                                                                         | D                                                                              |      |      | 100  | μΑ                    |
| ldd    | Outin Out office                        | IO = 0, VDD = 1.9V, $\overline{RESET} = VDE$<br>VIH(AC) or VIL(AC), $\overline{CLK} = \overline{CLK} = VDE$<br>or VIL(AC) |                                                                                |      |      | 20   |                       |
|        | Static Operating                        |                                                                                                                           | IO = 0, VDD = 1.9V, RESET = VDD, VI = VIH(AC) or VIL(AC), CLK = VIH(AC), CLK = |      |      |      | - mA                  |
|        | Dynamic Operating (clock only)          | IO = 0, VDD = 1.8V, RESET = VDD<br>VIH(AC) or VIL(AC), CLK and CLK<br>switching 50% duty cycle                            |                                                                                |      | 210  |      | μΑ/Clock<br>MHz       |
| IDDD   |                                         | IO = 0, VDD = 1.8V, $\overline{RESET}$ = VDD, VI = $\overline{VIH}$ (AC) or VIL(AC),                                      | 1:1<br>mode                                                                    |      | 70   |      | μΑ/Clock              |
|        | Dynamic Operating (per each data input) | CLK and CLK switching 50% duty cycle. One data input switching at half clock frequency, 50% duty cycle.                   | 1:2<br>mode                                                                    |      | 120  |      | MHz/<br>Data<br>Input |
|        | Data Inputs                             | VI = VREF ± 350mV                                                                                                         | ı                                                                              | 2    |      | 3    |                       |
| CIN    | CLK and CLK                             | VICR = 1.25V, VIPP = 360mV                                                                                                |                                                                                | 2    |      | 3    | pF                    |
|        | RESET                                   | VI = VDD or GND                                                                                                           |                                                                                |      | 5    |      |                       |

# Timing Requirements Over Recommended Operating Free-Air Temperature Range

|                     |               |                                                                                                                                                                                                                    | VDD = 1.8 | 8V ± 0.1V |       |
|---------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------|-------|
| Symbol              | Parame        | eter                                                                                                                                                                                                               | Min.      | Max.      | Units |
| fclock              | Clock Fre     | equency                                                                                                                                                                                                            |           | 410       | MHz   |
| tw                  | Pulse Du      | uration, CLK, CLK HIGH or LOW                                                                                                                                                                                      | 1         |           | ns    |
| tACT <sup>1</sup>   | Different     | ial Inputs Active Time                                                                                                                                                                                             |           | 10        | ns    |
| tinact <sup>2</sup> | Different     | ial Inputs Inactive Time                                                                                                                                                                                           |           | 15        | ns    |
|                     |               | $\overline{\rm DCS}$ before CLK $\uparrow$ , $\overline{\rm CLK} \downarrow$ , $\overline{\rm CSR}$ HIGH; $\overline{\rm CSR}$ before CLK $\uparrow$ , $\overline{\rm CLK} \downarrow$ , $\overline{\rm DCS}$ HIGH | 0.6       |           |       |
| tsu                 | Setup<br>Time | DCS before CLK↑, CLK↓, CSR LOW                                                                                                                                                                                     | 0.5       |           | ns    |
|                     | Tille         | DODT, DOCKE, and data before CLK↑, CLK↓                                                                                                                                                                            | 0.5       |           |       |
|                     |               | PAR_IN before CLK↑ , CLK↓                                                                                                                                                                                          | 0.5       |           |       |
| tH                  | Hold          | $\overline{ m DCS}$ , DODT, DCKE, and data after CLK $\uparrow$ , $\overline{ m CLK} \downarrow$                                                                                                                   | 0.4       |           | nc    |
| LH                  | Time          | PAR_IN after CLK↑, CLK↓                                                                                                                                                                                            | 0.4       |           | ns    |

<sup>1</sup> VREF must be held at a valid input voltage level and data inputs must be held at valid logic levels for a minimum time of tACT(max) after RESET is taken HIGH.

# Switching Characteristics Over Recommended Free Air Operating Range (unless otherwise noted)

|                     |                                                             | $VDD = 1.8V \pm 0.1V$ |      |       |
|---------------------|-------------------------------------------------------------|-----------------------|------|-------|
| Symbol              | Parameter                                                   | Min.                  | Max. | Units |
| fMAX                | Max Input Clock Frequency                                   | 410                   |      | MHz   |
| tPDM <sup>1</sup>   | Propagation Delay, single bit switching, CLK↑ / CLK↓to Qn   | 1.1                   | 1.5  | ns    |
| tpdq <sup>2</sup>   | Propagation Delay, single-bit switching, CLK↑ / CLK↓to Qn   | 0.4                   | 0.8  | ns    |
| tpdmss <sup>1</sup> | Propagation Delay, simultaneous switching, CLK↑ / CLK↓to Qn |                       | 1.6  | ns    |
| tPD                 | Propagation Delay, CLK↑ / CLK↓to PPO                        | 0.5                   | 1.7  | ns    |
| tLH                 | LOW to HIGH Propagation Delay, CLK↑ / CLK↓to QERR           | 1                     | 3    | ns    |
| tHL                 | HIGH to LOW Propagation Delay, CLK↑ / CLK↓to QERR           | 0.9                   | 2.4  | ns    |
| tPHL                | HIGH to LOW Propagation Delay, RESET ↓ to PPO to Qn ↓       |                       | 3    | ns    |
| tPLH                | LOW to HIGH Propagation Delay, RESET↓to QERR↑               |                       | 3    | ns    |

<sup>1</sup> Design target as per JEDEC specifications.

<sup>2</sup> VREF, data, and clock inputs must be held at a valid input voltage levels (not floating) for a minimum time of tinact(max) after RESET is taken LOW.

<sup>2</sup> Production Test. (See Production Test Circuit in TEST CIRCUIT AND WAVEFORM section.)

# **Output Buffer Characteristics**

Output edge rates over recommended operating free-air temperature range

|                   | <b>V</b> DD = 1. | $VDD = 1.8V \pm 0.1V$ |       |  |  |
|-------------------|------------------|-----------------------|-------|--|--|
| Parameter         | Min.             | Max.                  | Units |  |  |
| dV/dt_r           | 1                | 4                     | V/ns  |  |  |
| dV/dt_f           | 1                | 4                     | V/ns  |  |  |
| $dV/dt\_\Delta^1$ |                  | 1                     | V/ns  |  |  |

<sup>1</sup> Difference between dV/dt\_r (rising edge rate) and dV/dt\_f (falling edge rate).



Timing Diagram for SSTUBF32866B Used as a Single Device; C0 = 0, C1 = 0, RESET Switches from L to H

NOTES:

2.If the data is clocked in on the n clock pulse, the QERR output signal will be generated on the n+2 clock pulse, and it will be valid on the n+3 clock pulse.

<sup>1.</sup>After RESET is switched from LOW to HIGH, all data and PAR\_IN inputs signals must be set and held low for a minimum time of tACTMAX, to avoid false error.



Timing Diagram for the First SSTUBF32866B Used as a Single Device; C0 = 0, C1 = 0, RESET Held HIGH

#### NOTE:

1.If the data is clocked in on the n clock pulse, the QERR output signal will be generated on the n+2 clock pulse, and it will be valid on the n+3 clock pulse. If an error occurs and the QERR output is driven low, it stays latched low for a minimum of two clock cycles or until RESET is driven low.



Timing Diagram for SSTUBF32866B Used as a Single Device; C0 = 0, C1 = 0, RESET Switches from H to L

NOTE:

1.After RESET is switched from HIGH to LOW, all data and clock inputs signals must be set and held at valid logic levels (not floating) for a minimum time of tinactmax.



Timing Diagram for the First SSTUBF32866B (1:2 Register-A Configuration) Device Used in a Pair; C0 = 0, C1 = 1, RESET Switches from Lto H

#### NOTES:

1.After RESET is switched from LOW to HIGH, all data and PAR\_IN inputs signals must be set and held low for a minimum time of tACTMAX, to avoid false error.

2.If the data is clocked in on the n clock pulse, the QERR output signal will be generated on the n+1 clock pulse, and it will be valid on the n+2 clock pulse.



Timing Diagram for the First SSTUBF32866B (1:2 Register-A Configuration) Device Used in a Pair; C0 = 0, C1 = 1, RESET Held HIGH

#### NOTE:

1.If the data is clocked in on the n clock pulse, the QERR output signal will be generated on the n+1 clock pulse, and it will be valid on the n+2 clock pulse. If an error occurs and the QERR output is driven low, it stays latched low for a minimum of two clock cycles or until RESET is driven low.



Timing Diagram for the First SSTUBF32866B (1:2 Register-A Configuration) Device Used in a Pair; C0 = 1, C1 = 1; RESET Switches from H to L

#### NOTE:

1.After RESET is switched from HIGH to LOW, all data and clock inputs signals must be set and held at valid logic levels (not floating) for a minimum time of tINACTMAX.



Timing Diagram for the Second SSTUBF32866B (1:2 Register-B Configuration) Device Used in a Pair; C0 = 1, C1 = 1, RESET Switches from L to H

#### NOTES:

- 1.After RESET is switched from LOW to HIGH, all data and PAR\_IN inputs signals must be set and held low for a minimum time of tactmax, to avoid false error.
- 2.PAR\_IN is driven from PPO of the first SSTUAF32866 device.
- 3.If the data is clocked in on the n clock pulse, the QERR output signal will be generated on the n+2 clock pulse, and it will be valid on the n+3 clock pulse.



# Timing Diagram for the Second SSTUBF32866B (1:2 Register-B Configuration) Device Used in a Pair; C0 = 1, C1 = 1, RESET Held HIGH

#### NOTES:

1.If the data is clocked in on the n clock pulse, the QERR output signal will be generated on the n+1 clock pulse, and it will be valid on the n+2 clock pulse. If an error occurs and the QERR output is driven low, it stays latched low for a minimum of two clock cycles or until RESET is driven low. 2.PAR\_IN is driven from PPO of the first SSTUAF32866 device.



Timing Diagram for the First SSTUBF32866B (1:2 Register-A Configuration) Device Used in a Pair; C0 = 1, C1 = 1; RESET Switches from H to L

#### NOTE:

1.After RESET is switched from HIGH to LOW, all data and clock inputs signals must be set and held at valid logic levels (not floating) for a minimum time of tINACTMAX.

### Test Circuits and Waveforms (VDD = 1.8V ± 0.1V)



**Simulation Load Circuit** 



Voltage and Current Waveforms Inputs Active and Inactive
Times



**Voltage Waveforms - Pulse Duration** 



**Voltage Waveforms - Setup and Hold Times** 



**Production-Test Load Circuit** 



**Voltage Waveforms - Propagation Delay Times** 



**Voltage Waveforms - Propagation Delay Times** 

#### NOTES:

- 1. CL includes probe and jig capacitance.
- 2. IDD tested with clock and data inputs held at VDD or GND, and Io = 0mA
- 3. All input pulses are supplied by generators having the following characteristics: PRR  $\le 0$ MHz, Zo =  $50\Omega$  input slew rate = 1 V/ns  $\pm 20\%$  (unless otherwise specified).
- 4. The outputs are measured one at a time with one transition per measurement.
- 5. VTT = VREF = VDD/2
- 6. VIH = VREF + 250mV (AC voltage levels) for differential inputs. VIH = VDD for LVCMOS input.
- 7. VIL = VREF 250mV (AC voltage levels) for differential inputs. VIL = GND for LVCMOS input.
- 8. VID = 600mV.
- 9. tplh and tphl are the same as tppm.

### Test Circuits and Waveforms (VDD = 1.8V ± 0.1V)



Load Circuit: High-to-Low Slew-Rate Adjustment



Voltage Waveforms: High-to-Low Slew-Rate Adjustment



Load Circuit: Low-to-High Slew-Rate Adjustment



Voltage Waveforms: Low-to-High Slew-Rate Adjustment



**Load Circuit: Error Output Measurements** 



Voltage Waveforms: Open Drain Output Low-to-High Transition Time (with respect to RESET input)



Voltage Waveforms: Open Drain Output High-to-Low Transition Time (with respect to clock inputs)



Voltage Waveforms: Open Drain Output Low-to-High Transition Time (with respect to clock inputs)

#### NOTES:

- 1. CL includes probe and jig capacitance.
- 2. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  0MHz, Zo = 50 $\Omega$  input slew rate = 1 V/ns  $\pm$ 20% (unless otherwise specified).

# Test Circuits and Waveforms (VDD = $1.8V \pm 0.1V$ )



Load Circuit: Partial-Parity-Out Load Circuit



Load Circuit: Partial-Parity-Out Voltage Waveforms Propagation Delay Times (with respect to clock inputs)



Load Circuit: Partial-Parity-Out Voltage Waveforms Propagation Delay Times (with respect to RESET input)

#### 25-BIT CONFIGURABLE REGISTERED BUFFER FOR DDR2

### **Ordering Information**



IDT74SSTUBF32866B 25-BIT CONFIGURABLE REGISTERED BUFFER FOR DDR2

COMMERCIAL TEMPERATURE GRADE

#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:

www.renesas.com/contact/

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Registers category:

Click to view products by Renesas manufacturer:

Other Similar products are found below:

31-5369 74SSTUBF32869ABKG8 74HC40105D.652 74HC595D 74FCT162374ATPAG 74FCT162374ATPVG8 74FCT162374CTPAG
74FCT162374ETPAG 74FCT16374ATPVG 74FCT374CTSOG 74FCT574ATQG 74HC670N SY100E452JY SY10E143JZ
74HC40105D,653 PCA8550PW,118 MC14549BDWR2G MC14559BDWR2G MC100E143FNG MC10E143FNR2G MC14559BCPG
CD74HC670E 5962-9221802MRA PCA8550DB,118 74FCT16374ATPAG 74HC670D,652 5962-9221806M2A 74HC7030N 74HCT280N
74HC40105N CD40105BE CD74HC40105E CD74HC40105M96 CD74HC670M96 CD74HCT40105E CD74HCT40105M CD74HCT670E
CD74HCT670M SN74LS670NSR