## **General Description**

The 83021I is a 1-to-1 Differential-to-LVCMOS/ LVTTL Translator and a member of the family of High Performance Clock Solutions from IDT. The differential input is highly flexible and can accept the following input types: LVPECL, LVDS, LVHSTL, SSTL, and HCSL. The small 8-lead SOIC footprint makes this device ideal for use in applications with limited board space.

#### **Features**

- One LVCMOS/LVTTL output
- Differential CLK/nCLK input pair
- CLK/nCLK pair can accept the following differential input levels: LVPECL, LVDS, LVHSTL, SSTL, HCSL
- Output frequency: 350MHz (typical)
- Part-to-part skew: 500ps (maximum)
- Additive phase jitter, RMS: 0.21ps (typical), 3.3V output
- Full 3.3V and 2.5V operating supply
- -40°C to 85°C ambient operating temperature

# **Block Diagram**



## Pin Assignment

1



83021I

8-Lead SOIC, 150Mil 3.9mm x 4.9mm x 1.375mm package body M Package Top View



**Table 1. Pin Descriptions** 

| Number  | Name     | Туре   |          | Description                                               |
|---------|----------|--------|----------|-----------------------------------------------------------|
| 1, 4, 6 | nc       | Unused |          | No connect.                                               |
| 2       | CLK      | Input  | Pulldown | Non-inverting differential clock input.                   |
| 3       | nCLK     | Input  | Pullup   | Inverting differential clock input.                       |
| 5       | GND      | Power  |          | Power supply ground.                                      |
| 7       | Q0       | Output |          | Single-ended clock output. LVCMOS/LVTTL interface levels. |
| 8       | $V_{DD}$ | Power  |          | Positive supply pin.                                      |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

## **Table 2. Pin Characteristics**

| Symbol                | Parameter                     | Test Conditions        | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------------|------------------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance             |                        |         | 4       |         | pF    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor         |                        |         | 51      |         | kΩ    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor       |                        |         | 51      |         | kΩ    |
| C <sub>PD</sub>       | Power Dissipation Capacitance | V <sub>DD</sub> = 3.6V |         | 23      |         | pF    |
| R <sub>OUT</sub>      | Output Impedance              |                        | 5       | 7       | 12      | Ω     |



## **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item                                     | Rating                          |
|------------------------------------------|---------------------------------|
| Supply Voltage, V <sub>DD</sub>          | 4.6V                            |
| Inputs, V <sub>I</sub>                   | -0.5V to V <sub>DD</sub> + 0.5V |
| Outputs, V <sub>O</sub>                  | -0.5V to V <sub>DD</sub> + 0.5V |
| Package Thermal Impedance, $\theta_{JA}$ | 103°C/W (0 lfpm)                |
| Storage Temperature, T <sub>STG</sub>    | -65°C to 150°C                  |

### **DC Electrical Characteristics**

Table 3A. Power Supply DC Characteristics,  $V_{DD} = 3.3V \pm 0.3V$  or  $2.5V \pm 5\%$ ,  $T_A = -40$ °C to 85°C

| Symbol                     | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|----------------------------|-------------------------|-----------------|---------|---------|---------|-------|
| V Basitiva Cumulu Valta sa |                         | 3.0             | 3.3     | 3.6     | V       |       |
| $V_{DD}$                   | Positive Supply Voltage |                 | 2.375   | 2.5     | 2.625   | V     |
| I <sub>DD</sub>            | Power Supply Current    |                 |         |         | 20      | mA    |

Table 3B. LVCMOS/LVTTL DC Characteristics,  $V_{DD} = 3.3V \pm 0.3V$  or  $2.5V \pm 5\%$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ 

| Symbol                       | Parameter                   | Test Conditions                  | Minimum | Typical | Maximum | Units |
|------------------------------|-----------------------------|----------------------------------|---------|---------|---------|-------|
| V Output High Valtage NOTE 1 | $V_{DD} = 3.6V$             | 2.6                              |         |         | V       |       |
| V <sub>OH</sub>              | Output High Voltage; NOTE 1 | V <sub>DD</sub> = 2.625V         | 00      |         | V       |       |
| V <sub>OL</sub>              | Output Low Voltage; NOTE 1  | V <sub>DD</sub> = 3.6V or 2.625V |         |         | 0.5     | V     |

NOTE 1: Outputs terminated with 50 $\Omega$  to  $V_{DD}/2$ . See Parameter Measurement Information, Output Load Test Circuit Diagrams.

Table 3C. Differential DC Characteristics,  $V_{DD} = 3.3V \pm 0.3V$  or  $2.5V \pm 5\%$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ 

| Symbol           | Parameter                      |          | Test Conditions                                 | Minimum                         | Typical | Maximum                | Units |
|------------------|--------------------------------|----------|-------------------------------------------------|---------------------------------|---------|------------------------|-------|
|                  | Input High Current             | nCLK     | $V_{IN} = V_{DD} = 3.6V \text{ or } 2.625V$     |                                 |         | 5                      | μΑ    |
| 'IH              | input riigii Current           | CLK      | $V_{IN} = V_{DD} = 3.6V \text{ or } 2.625V$     | -150<br>-5<br>0.15<br>GND + 0.5 |         | 150                    | μΑ    |
|                  | Input Low Cursont              | nCLK     | $V_{IN} = 0V, V_{DD} = 3.6V \text{ or } 2.625V$ | -150                            |         |                        | μΑ    |
| IIL.             | Input Low Cureent              | CLK      | $V_{IN} = 0V, V_{DD} = 3.6V \text{ or } 2.625V$ | -5                              |         |                        | μΑ    |
| $V_{PP}$         | Peak-to-Peak Input V           | oltage   |                                                 | 0.15                            |         | 1.3                    | V     |
| V <sub>CMR</sub> | Common Mode Input<br>NOTE 1, 2 | Voltage; |                                                 | GND + 0.5                       |         | V <sub>DD</sub> – 0.85 | V     |

NOTE 1: For single ended applications, the maximum input voltage for CLK, nCLK is  $V_{DD}$  + 0.3V.

NOTE 2: Common mode voltage is defined as  $V_{IH}$ .



### **AC Electrical Characteristics**

Table 4A. AC Characteristics,  $V_{DD} = 3.3V \pm 0.3V$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ 

| Parameter                       | Symbol                                                                    | Test Conditions                               | Minimum | Typical | Maximum | Units |
|---------------------------------|---------------------------------------------------------------------------|-----------------------------------------------|---------|---------|---------|-------|
| f <sub>MAX</sub>                | Output Frequency                                                          |                                               |         | 350     |         | MHz   |
| t <sub>PD</sub>                 | Propagation Delay, NOTE 1                                                 | <i>f</i> ≤ 350MHz                             | 1.7     | 2.0     | 2.3     | ns    |
| tsk(pp)                         | Part-to-Part Skew; NOTE 2, 3                                              |                                               |         |         | 500     | ps    |
| fjit                            | Buffer Additive Phase Jitter, RMS; refer to Additive Phase Jitter Section | 100MHz, Integration Range<br>(637kHz – 10MHz) |         | 0.21    |         | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                                                     | 0.8V to 2V                                    | 100     | 250     | 400     | ps    |
| odo                             | Output Duty Cycle                                                         | <i>f</i> ≤ 166MHz                             | 45      | 50      | 55      | %     |
| odc                             | Output Duty Cycle                                                         | 166MHz < <i>f</i> ≤ 350MHz                    | 40      | 50      | 60      | %     |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

All parameters measured at f<sub>MAX</sub> unless noted otherwise.

NOTE 1: Measured from the differential input crossing point to the output at V<sub>DD</sub>/2.

NOTE 2: Defined as skew between outputs on different devices operating at the same supply voltage and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at  $V_{DD}/2$ .

NOTE 3: This parameter is defined in accordance with JEDEC Standard 65.

Table 4B. AC Characteristics,  $V_{DD}$  = 2.5V  $\pm$  5%,  $T_A$  = -40°C to 85°C

| Parameter                       | Symbol                                                                    | Test Conditions                               | Minimum | Typical | Maximum | Units |
|---------------------------------|---------------------------------------------------------------------------|-----------------------------------------------|---------|---------|---------|-------|
| f <sub>MAX</sub>                | Output Frequency                                                          |                                               |         | 350     |         | MHz   |
| t <sub>PD</sub>                 | Propagation Delay, NOTE 1                                                 | <i>f</i> ≤ 350MHz                             | 1.9     | 2.2     | 2.5     | ns    |
| tsk(pp)                         | Part-to-Part Skew; NOTE 2, 3                                              |                                               |         |         | 500     | ps    |
| fjit                            | Buffer Additive Phase Jitter, RMS; refer to Additive Phase Jitter Section | 100MHz, Integration Range<br>(637kHz – 10MHz) |         | 0.21    |         | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                                                     | 20% to 80%                                    | 250     |         | 550     | ps    |
| odc                             | Output Duty Cycle                                                         | <i>f</i> ≤ 250MHz                             | 45      | 50      | 55      | %     |
| oac                             | Output Duty Cycle                                                         | 250MHz < <i>f</i> ≤ 350MHz                    | 40      | 50      | 60      | %     |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

All parameters measured at f<sub>MAX</sub> unless noted otherwise.

NOTE 1: Measured from the differential input crossing point to the output at  $V_{DD}/2$ .

NOTE 2: Defined as skew between outputs on different devices operating at the same supply voltage and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at  $V_{DD}/2$ .

NOTE 3: This parameter is defined in accordance with JEDEC Standard 65.



### **Additive Phase Jitter**

The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio of the power in the 1Hz band

to the power in the fundamental. When the required offset is specified, the phase noise is called a *dBc* value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot.



As with most timing specifications, phase noise measurements has issues relating to the limitations of the equipment. Often the noise floor of the equipment is higher than the noise floor of the

device. This is illustrated above. The device meets the noise floor of what is shown, but can actually be lower. The phase noise is dependent on the input source and measurement equipment.



## **Parameter Measurement Information**



3.3V Core/3.3V LVCMOS Output Load AC Test Circuit



2.5V Core/2.5V LVCMOS Output Load AC Test Circuit



**Differential Input Level** 



**Part-to-Part Skew** 



3.3V Output Rise/Fall Time



2.5V Output Rise/Fall Time



## **Parameter Measurement Information, continued**





**Propagation Delay** 

**Output Duty Cycle/Pulse Width/Period** 

# **Application Information**

## Wiring the Differential Input to Accept Single Ended Levels

Figure 1 shows how the differential input can be wired to accept single ended levels. The reference voltage  $V_REF = V_{DD}/2$  is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the  $V_REF$  in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and  $V_{DD} = 3.3V$ ,  $V_REF$  should be 1.25V and R2/R1 = 0.609.



Figure 1. Single-Ended Signal Driving Differential Input



### **Differential Clock Input Interface**

The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both signals must meet the  $V_{PP}$  and  $V_{CMR}$  input requirements. Figures 2A to 2F show interface examples for the HiPerClockS CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver

component to confirm the driver termination requirements. For example, in Figure 2A, the input termination applies for IDT HiPerClockS open emitter LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation.



Figure 2A. HiPerClockS CLK/nCLK Input
Driven by an IDT Open Emitter
HiPerClockS LVHSTL Driver



Figure 2B. HiPerClockS CLK/nCLK Input Driven by a 3.3V LVPECL Driver



Figure 2C. HiPerClockS CLK/nCLK Input Driven by a 3.3V LVPECL Driver



Figure 2D. HiPerClockS CLK/nCLK Input Driven by a 3.3V LVDS Driver



Figure 2E. HiPerClockS CLK/nCLK Input Driven by a 3.3V HCSL Driver



Figure 2F. HiPerClockS CLK/nCLK Input Driven by a 2.5V SSTL Driver



## **Reliability Information**

Table 5.  $\theta_{JA}$  vs. Air Flow Table for an 8 Lead SOIC

| $\theta_{JA}$ by Velocity                    |         |         |        |  |  |
|----------------------------------------------|---------|---------|--------|--|--|
| Linear Feet per Minute                       | 0       | 200     | 500    |  |  |
| Single-Layer PCB, JEDEC Standard Test Boards | 123°C/W | 110°C/W | 99°C/W |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards  | 103°C/W | 94°C/W  | 89°C/W |  |  |

### **Transistor Count**

The transistor count for 83021I is: 416 Pin-to-pin compatible with the MC100EPT21

## **Package Outline and Package Dimensions**

Package Outline - M Suffix for 8 Lead SOIC





**Table 6. Package Dimensions** 

| All Dim    | All Dimensions in Millimeters |       |  |  |  |  |  |
|------------|-------------------------------|-------|--|--|--|--|--|
| Symbol     | Minimum Maximum               |       |  |  |  |  |  |
| N          |                               | 3     |  |  |  |  |  |
| Α          | 1.35                          | 1.75  |  |  |  |  |  |
| <b>A</b> 1 | 0.10                          | 0.25  |  |  |  |  |  |
| В          | 0.33                          | 0.51  |  |  |  |  |  |
| С          | 0.19                          | 0.25  |  |  |  |  |  |
| D          | 4.80                          | 5.00  |  |  |  |  |  |
| E          | 3.80                          | 4.00  |  |  |  |  |  |
| е          | 1.27                          | Basic |  |  |  |  |  |
| Н          | 5.80                          | 6.20  |  |  |  |  |  |
| h          | 0.25                          | 0.50  |  |  |  |  |  |
| L          | 0.40 1.27                     |       |  |  |  |  |  |
| α          | 0°                            | 8°    |  |  |  |  |  |

Reference Document: JEDEC Publication 95, MS-012



# **Ordering Information**

## **Table 7. Ordering Information**

| Part/Order Number | Marking  | Package                 | Shipping Packaging | Temperature   |
|-------------------|----------|-------------------------|--------------------|---------------|
| 83021AMILF        | 83021AIL | "Lead-Free" 8 Lead SOIC | Tube               | -40°C to 85°C |
| 83021AMILFT       | 83021AIL | "Lead-Free" 8 Lead SOIC | Tape & Reel        | -40°C to 85°C |



# **Revision History Sheet**

| Rev | Table                          | Page                  | Description of Change                                                                                                                                                                                                                                                                                                                                                         | Date     |
|-----|--------------------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| В   | T2<br>T3B<br>T3C<br>T3D<br>T4B | 2<br>3<br>3<br>4<br>5 | Pin Characteristics table - added 2.5V C <sub>PD</sub> .  Added 2.5V Power Supply table.  LVCMOS table - added 2.5V V <sub>OH</sub> .  Differential table - added 2.5V.  Added 2.5V AC Characteristics table.  Added 2.5V Output Load AC Test Circuit Diagram, and 2.5V Output Rise/Fall Time Diagrams.  Updated Figure 1.  Added Differential Clock Input Interface section. | 6/3/04   |
| В   | T4A                            | 2<br>4                | Pin Characteristics Table - changed C <sub>IN</sub> 4pF max. to 4pF typical.  3.3V AC Characteristics Table - changed odc Test Conditions.                                                                                                                                                                                                                                    | 6/30/04  |
| В   | T7                             | 1<br>10               | Features Section - added Lead-Free bullet. Ordering Information Table - Added Lead-Free part number.                                                                                                                                                                                                                                                                          | 3/21/05  |
| С   | T4A, T4B<br>T7                 | 1<br>4<br>5<br>11     | Features Section - added Additive Phase Jitter bullet. AC Characteristics Tables - added Additive Phase Jitter row. Added Additive Phase Jitter Plot. Added Lead-Free Note.                                                                                                                                                                                                   | 12/12/05 |
| С   |                                | 1<br>8<br>9           | Pin Assignment - corrected package body measurements. Updated Differential Clock Input Interface. Updated Reliability Information. Updated datasheet format.                                                                                                                                                                                                                  | 6/18/08  |
| С   | T4A, T4B                       | 1<br>4                | Corrected typo in Header from 1-to-2 to 1-to-1 AC Tables - added Temperature NOTE.                                                                                                                                                                                                                                                                                            | 10/31/08 |
| D   | T7                             | 10                    | Remove leaded orderable parts from Ordering Information table                                                                                                                                                                                                                                                                                                                 | 11/14/12 |
| D   |                                | 1                     | Features section - removed leaded part note. Description - removed chip                                                                                                                                                                                                                                                                                                       | 4/23/14  |
| D   | T7                             | 1<br>10               | Removed HiPerClockS from General Description. Ordering Information - removed 2500 from Tape and Reel. Updated Datasheet header and footer.                                                                                                                                                                                                                                    | 12/14/15 |



#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:

www.renesas.com/contact/

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Translation - Voltage Levels category:

Click to view products by Renesas manufacturer:

Other Similar products are found below:

NLSX4373DMR2G NLSX5012MUTAG NLSX0102FCT2G NLSX4302EBMUTCG PCA9306FMUTAG MC100EPT622MNG
NLSX3014MUTAG NLSV4T244EMUTAG NLSX5011MUTCG NLV9306USG NLVSX4014MUTAG NLSV4T3144MUTAG
NLVSX4373MUTAG NB3U23CMNTAG MAX3371ELT+T NLSX3013BFCT1G NLV7WBD3125USG NLSX3012DMR2G
74AVCH1T45FZ4-7 NLVSV1T244MUTBG 74AVC1T45GS-Q100H CLVC16T245MDGGREP MC10H124FNG
CAVCB164245MDGGREP CD40109BPWR MC10H350FNG MC10H125FNG MC100EPT21MNR4G MC100EP91DWG
NLSV2T244MUTAG NLSX3013FCT1G NLSX5011AMX1TCG PCA9306USG SN74AVCA406LZQSR NLSX4014DTR2G
NLSX3018DTR2G LTC1045CSW#PBF LTC1045CN#PBF SY100EL92ZG 74AXP1T34GMH 74AXP1T34GNH PI4ULS3V204LE
ADG3245BRUZ-REEL7 ADG3123BRUZ ADG3245BRUZ ADG3246BCPZ ADG3308BCPZ-REEL ADG3223BRJZ-REEL7
ADG3233BRMZ ADG3241BKSZ-500RL7