# RENESAS Low Skew, 1-to-4 Multiplexed Differential/ LVCMOS-to-LVCMOS/LVTTL Fanout Buffer

DATA SHEET

ICS8305

### **General Description**

**Block Diagram** 

The ICS8305 is a low skew, 1-to-4, Differential/ LVCMOS-to-LVCMOS/LVTTL Fanout Buffer. The ICS8305 has selectable clock inputs that accept either differential or single ended input levels. The clock enable is internally synchronized to eliminate runt pulses on the outputs during asynchronous assertion/deassertion of the clock enable pin. Outputs are forced LOW when the clock is disabled. A separate output enable pin controls whether the outputs are in the active or high impedance state.

Guaranteed output and part-to-part skew characteristics make the ICS8305 ideal for those applications demanding well defined performance and repeatability.

### Features

- Four LVCMOS / LVTTL outputs, 7Ω output impedance
- Selectable differential or LVCMOS / LVTTL clock inputs
- CLK, nCLK pair can accept the following differential input levels: LVPECL, LVDS, LVHSTL, HCSL, SSTL •
- LVCMOS\_CLK supports the following input types: LVCMOS, LVTTL
- Maximum output frequency: 350MHz
- Output skew: 35ps (maximum)
- Part-to-part skew: 700ps (maximum) ٠
- Additive phase jitter, RMS: 0.04ps (typical)
- Power supply modes: Core/Output 3.3V/3.3V 3.3V/2.5V 3.3V/1.8V 3.3V/1.5V
- 0°C to 70°C ambient operating temperature
- Available in lead-free (RoHS 6) package

#### CLK\_EN Pullup D Q LE LVCMOS\_CLK Pulldown 0 Q0 CLK Pulldown nCLK Pullup/ Pulldowr Q1 CLK\_SEL Pullup 02 Q3 OE Pullup

### **Pin Assignment**

| GND<br>OE<br>VDD<br>CLK_EN<br>CLK<br>NCLK | 1<br>2<br>3<br>4<br>5<br>6<br>7 | 16<br>15<br>14<br>13<br>12<br>11<br>10 | Q0<br>VDD0<br>Q1<br>GND<br>Q2<br>VDD0 |
|-------------------------------------------|---------------------------------|----------------------------------------|---------------------------------------|
| CLK_SEL□<br>LVCMOS_CLK□                   | 6<br>7<br>8                     | 10<br>9                                |                                       |

#### **ICS8305**

16-Lead TSSOP 4.4mm x 3.0mm x 0.925mm package body G Package **Top View** 

## Table 1. Pin Descriptions

| Number         | Name             | Ту     | ре                  | Description                                                                                                                                |
|----------------|------------------|--------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 9, 13       | GND              | Power  |                     | Power supply ground                                                                                                                        |
| 2              | OE               | Input  | Pullup              | Output enable. When LOW, outputs are in HIGH impedance state.<br>When HIGH, outputs are active. LVCMOS/LVTTL interface levels.             |
| 3              | V <sub>DD</sub>  | Power  |                     | Power supply pin.                                                                                                                          |
| 4              | CLK_EN           | Input  | Pullup              | Synchronizing clock enable. When LOW, the output clocks are disabled. When HIGH, output clocks are enabled. LVCMOS/LVTTL interface levels. |
| 5              | CLK              | Input  | Pulldown            | Non-inverting differential clock input.                                                                                                    |
| 6              | nCLK             | Input  | Pullup/<br>Pulldown | Inverting differential clock input. VDD/2 default when left floating.                                                                      |
| 7              | CLK_SEL          | Input  | Pullup              | Clock select input. When HIGH, selects CLK, nCLK inputs. When LOW, selects LVCMOS_CLK input. LVCMOS/LVTTL interface levels.                |
| 8              | LVCMOS_CLK       | Input  | Pulldown            | Single-ended clock input. LVCMOS/LVTTL interface levels.                                                                                   |
| 10, 12, 14, 16 | Q3, Q2, Q1, Q0   | Output |                     | Single-ended clock outputs. $7\Omega$ output impedance. LVCMOS/LVTTL interface levels.                                                     |
| 11, 15         | V <sub>DDO</sub> | Power  |                     | Output supply pins.                                                                                                                        |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

### **Table 2. Pin Characteristics**

| Symbol                | Parameter                                  | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|--------------------------------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance                          |                 |         | 4       |         | pF    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor                      |                 |         | 51      |         | kΩ    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor                    |                 |         | 51      |         | kΩ    |
| C <sub>PD</sub>       | Power Dissipation Capacitance (per output) |                 |         | 11      |         | pF    |
| R <sub>OUT</sub>      | Output Impedance                           |                 |         | 7       |         | Ω     |

### **Function Tables**

Table 3. Control Input Function Table

|    | Outputs |         |                 |               |
|----|---------|---------|-----------------|---------------|
| OE | CLK_EN  | CLK_SEL | Selected Source | Q0:Q3         |
| 1  | 0       | 0       | LVCMOS_CLK      | Disabled; Low |
| 1  | 0       | 1       | CLK/nCLK        | Disabled; Low |
| 1  | 1       | 0       | LVCMOS_CLK      | Enabled       |
| 1  | 1       | 1       | CLK/nCLK        | Enabled       |
| 0  | Х       | Х       |                 | Hi-Z          |

After CLK\_EN switches, the clock outputs are disabled or enabled following a rising and falling input clock edge as shown in Figure 1.



Figure 1. CLK\_EN Timing Diagram

### **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics or AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item                                     | Rating                           |
|------------------------------------------|----------------------------------|
| Supply Voltage, V <sub>DD</sub>          | 4.6V                             |
| Inputs, V <sub>I</sub>                   | -0.5V to V <sub>DD</sub> + 0.5V  |
| Outputs, V <sub>O</sub>                  | -0.5V to V <sub>DDO</sub> + 0.5V |
| Package Thermal Impedance, $\theta_{JA}$ | 89°C/W (0 lfpm)                  |
| Storage Temperature, T <sub>STG</sub>    | -65°C to 150°C                   |

### **DC Electrical Characteristics**

Table 4A. Power Supply DC Characteristics,  $V_{DD} = 3.3V \pm 5\%$ ,  $V_{DDO} = 3.3V \pm 5\%$  or  $2.5V \pm 5\%$  or  $1.8V \pm 0.5V$  or  $1.5V \pm 5\%$ ,  $T_A = 0^{\circ}C$  to  $70^{\circ}C$ 

| Symbol           | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|-------------------------|-----------------|---------|---------|---------|-------|
| V <sub>DD</sub>  | Positive Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
| .,               |                         |                 | 3.135   | 3.3     | 3.465   | V     |
|                  | Output Supply Voltage   |                 | 2.375   | 2.5     | 2.625   | V     |
| ♥ DDO            |                         |                 | 1.65    | 1.8     | 1.95    | V     |
|                  |                         |                 | 1.425   | 1.5     | 1.575   | V     |
| I <sub>DD</sub>  | Power Supply Current    |                 |         |         | 21      | mA    |
| I <sub>DDO</sub> | Output Supply Current   |                 |         |         | 5       | mA    |

| Symbol           | Parameter             |                            | Test Conditions                                | Minimum                | Typical | Maximum               | Units |
|------------------|-----------------------|----------------------------|------------------------------------------------|------------------------|---------|-----------------------|-------|
| VIH              | Input High            | CLK_EN,<br>CLK_SEL, OE     |                                                | 2                      |         | V <sub>DD</sub> + 0.3 | V     |
|                  | vollage               | LVCMOS_CLK                 |                                                | 2                      |         | V <sub>DD</sub> + 0.3 | V     |
| VIL              | Vu Input Low          | CLK_EN,<br>CLK_SEL, OE     |                                                | -0.3                   |         | 0.8                   | V     |
|                  | voltage               | LVCMOS_CLK                 |                                                | -0.3                   |         | 1.3                   | V     |
| Iн               | Input<br>High Current | CLK_EN,<br>CLK_SEL, OE     | $V_{DD} = V_{IN} = 3.465 V$                    |                        |         | 5                     | μΑ    |
| High Current     | LVCMOS_CLK            | $V_{DD} = V_{IN} = 3.465V$ |                                                |                        | 150     | μA                    |       |
| Input            | Input                 | CLK_EN,<br>CLK_SEL, OE     | $V_{DD} = 3.465 V$ , $V_{IN} = 0 V$            | -150                   |         |                       | μΑ    |
|                  | Low Current           | LVCMOS_CLK                 | V <sub>DD</sub> = 3.465V, V <sub>IN</sub> = 0V | -5                     |         |                       | μA    |
|                  |                       |                            | $V_{DDO} = 3.3V \pm 5\%$                       | 2.6                    |         |                       | V     |
| M.               | Output High Volt      |                            | $V_{DDO} = 2.5V \pm 5\%$                       | 1.8                    |         |                       | V     |
| ∙он              |                       | lage, NOTE T               | $V_{DDO} = 1.8V \pm 0.15V$                     | 1.5                    |         |                       | V     |
|                  |                       |                            | $V_{DDO} = 1.5V \pm 5\%$                       | V <sub>DDO</sub> - 0.3 |         |                       | V     |
|                  |                       |                            | $V_{DDO} = 3.3V \pm 5\%$                       |                        |         | 0.5                   | V     |
| V                |                       |                            | $V_{DDO} = 2.5V \pm 5\%$                       |                        |         | 0.5                   | V     |
| VOL              |                       | age, NOTE T                | $V_{DDO} = 1.8V \pm 0.15V$                     |                        |         | 0.4                   | V     |
|                  |                       |                            | V <sub>DDO</sub> = 1.5V ± 5%                   |                        |         | 0.35                  | V     |
| I <sub>OZL</sub> | Output Hi-Z Cur       | rent Low                   |                                                | -5                     |         |                       | μA    |
| I <sub>OZH</sub> | Output Hi-Z Cur       | rent High                  |                                                |                        |         | 5                     | μA    |

#### Table 4B. LVCMOS/LVTTL DC Characteristics, $T_A$ = 0°C to 70°C

NOTE 1: Outputs terminated with  $50\Omega$  to V<sub>DDO</sub>/2. See Parameter Measurement Information, *Output Load Test Circuit diagrams.* 

#### Table 4C. Differential DC Characteristics, $T_A$ = -40°C to 85°C

| Symbol           | Parameter                               |         | Test Conditions                                | Minimum   | Typical | Maximum                | Units |
|------------------|-----------------------------------------|---------|------------------------------------------------|-----------|---------|------------------------|-------|
|                  | Input High                              | nCLK    | $V_{DD} = V_{IN} = 3.465V$                     |           |         | 150                    | μA    |
| ЧН               | Current                                 | CLK     | $V_{DD} = V_{IN} = 3.465V$                     |           |         | 150                    | μA    |
|                  | Input Low<br>Current                    | nCLK    | $V_{DD} = 3.465 V, V_{IN} = 0 V$               | -150      |         |                        | μA    |
| ۱L               |                                         | CLK     | V <sub>DD</sub> = 3.465V, V <sub>IN</sub> = 0V | -5        |         |                        | μA    |
| V <sub>PP</sub>  | Peak-to-Peak Vo<br>NOTE 1               | bltage; |                                                | 0.15      |         | 1.3                    | V     |
| V <sub>CMR</sub> | Common Mode Input Voltage;<br>NOTE 1, 2 |         |                                                | GND + 0.5 |         | V <sub>DD</sub> – 0.85 | V     |

NOTE 1:  $V_{\text{IL}}$  should not be less than -0.3V. NOTE 2: Common mode input voltage is defined as  $V_{\text{IH}}.$ 

### **AC Electrical Characteristics**

| Table 5A. AC Characteristics, | $V_{DD} = V$ | V <sub>DDO</sub> = 3.3V | ′ ± 5%, T <sub>A</sub> | $= 0^{\circ}C$ to | 70°C |
|-------------------------------|--------------|-------------------------|------------------------|-------------------|------|
|-------------------------------|--------------|-------------------------|------------------------|-------------------|------|

| Parameter                       | Symbol                                                                                  |              | Test Conditions                    | Minimum | Typical | Maximum | Units |
|---------------------------------|-----------------------------------------------------------------------------------------|--------------|------------------------------------|---------|---------|---------|-------|
| f <sub>MAX</sub>                | Output Frequency                                                                        |              |                                    |         |         | 350     | MHz   |
| tp <sub>LH</sub>                | Propagation<br>Delay,<br>Low to High                                                    |              |                                    | 1.75    |         | 2.75    | ns    |
| <i>t</i> sk(o)                  | Output Skew; N                                                                          | OTE 2, 6     | Measured on the Rising Edge        |         |         | 35      | ps    |
| <i>t</i> sk(pp)                 | Part-to-Part Skew; NOTE 3, 6                                                            |              |                                    |         |         | 700     | ps    |
| tjit                            | Buffer Additive Phase Jitter, RMS;<br>refer to Additive Phase Jitter<br>Section, NOTE 5 |              |                                    |         | 0.04    |         | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time;<br>NOTE 4                                                        |              | 20% to 80%                         | 100     |         | 700     | ps    |
| ode                             |                                                                                         |              | Ref = CLK/nCLK                     | 45      |         | 55      | %     |
| ouc                             |                                                                                         |              | Ref = LVCMOS_CLK, $f \leq 300$ MHz | 45      |         | 55      | %     |
| t <sub>EN</sub>                 | Output Enable Time; NOTE 4                                                              |              |                                    |         |         | 5       | ns    |
| t <sub>DIS</sub>                | Output Disable                                                                          | Time; NOTE 4 |                                    |         |         | 5       | ns    |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

All parameters measured at  $f \le 350$  MHz unless noted otherwise.

NOTE 1A: Measured from the  $V_{DD}/2$  of the input to  $V_{DDO}/2$  of the output.

NOTE 1B: Measured from the differential input crossing point to V<sub>DDO</sub>/2 of the output.

NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at V<sub>DDO</sub>/2.

NOTE 3: Defined as skew between outputs on different devices operating a the same supply voltages and with equal load conditions. Using the same type of input on each device, the output is measured at  $V_{DDO}/2$ .

NOTE 4: These parameters are guaranteed by characterization. Not tested in production.

NOTE 5: Driving only one input clock.

NOTE 6: This parameter is defined in accordance with JEDEC Standard 65.

#### Table 5B. AC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO} = 2.5V \pm 5\%$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$

| Parameter                       | Symbol                                                                                  |                 | Test Conditions                    | Minimum | Typical | Maximum | Units |
|---------------------------------|-----------------------------------------------------------------------------------------|-----------------|------------------------------------|---------|---------|---------|-------|
| f <sub>MAX</sub>                | Output Frequen                                                                          | юу              |                                    |         |         | 350     | MHz   |
| tp <sub>LH</sub>                | Propagation<br>Delay,<br>Low to High                                                    |                 |                                    | 1.8     |         | 2.9     | ns    |
| <i>t</i> sk(o)                  | Output Skew; N                                                                          | IOTE 2, 6       | Measured on the Rising Edge        |         |         | 35      | ps    |
| <i>t</i> sk(pp)                 | Part-to-Part Skew; NOTE 3, 6                                                            |                 |                                    |         |         | 800     | ps    |
| tjit                            | Buffer Additive Phase Jitter, RMS;<br>refer to Additive Phase Jitter<br>Section, NOTE 5 |                 |                                    |         | 0.04    |         | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fal                                                                         | ll Time; NOTE 4 | 20% to 80%                         | 100     |         | 700     | ps    |
| odo                             |                                                                                         |                 | Ref = CLK/nCLK                     | 44      |         | 56      | %     |
| ouc                             |                                                                                         |                 | Ref = LVCMOS_CLK, $f \leq 300$ MHz | 44      |         | 56      | %     |
| t <sub>EN</sub>                 | Output Enable Time; NOTE 4                                                              |                 |                                    |         |         | 5       | ns    |
| t <sub>DIS</sub>                | Output Disable                                                                          | Time; NOTE 4    |                                    |         |         | 5       | ns    |

For NOTES, see Table 5A above.

ICS8305AG REVISION C MAY 30, 2014

| Parameter                       | Symbol                                                                                  |             | Test Conditions                    | Minimum | Typical | Maximum | Units |
|---------------------------------|-----------------------------------------------------------------------------------------|-------------|------------------------------------|---------|---------|---------|-------|
| f <sub>MAX</sub>                | Output Frequency                                                                        | 1           |                                    |         |         | 350     | MHz   |
| tp <sub>LH</sub>                | Propagation<br>Delay,<br>Low to High                                                    |             |                                    | 1.95    |         | 3.65    | ns    |
| <i>t</i> sk(o)                  | Output Skew; NO                                                                         | TE 2, 6     | Measured on the Rising Edge        |         |         | 35      | ps    |
| <i>t</i> sk(pp)                 | Part-to-Part Skew; NOTE 3, 6                                                            |             |                                    |         |         | 900     | ps    |
| tjit                            | Buffer Additive Phase Jitter, RMS;<br>refer to Additive Phase Jitter<br>Section, NOTE 5 |             |                                    |         | 0.04    |         | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall T                                                                      | ime; NOTE 4 | 20% to 80%                         | 100     |         | 700     | ps    |
| ode                             | Output Duty Cycle                                                                       | <b>x</b>    | Ref = CLK/nCLK                     | 44      |         | 56      | %     |
| ouc                             | Output Duty Cycle                                                                       |             | Ref = LVCMOS_CLK, $f \leq 300$ MHz | 44      |         | 56      | %     |
| t <sub>EN</sub>                 | Output Enable Time; NOTE 4                                                              |             |                                    |         |         | 5       | ns    |
| t <sub>DIS</sub>                | Output Disable Ti                                                                       | me; NOTE 4  |                                    |         |         | 5       | ns    |

#### Table 5C. AC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO} = 1.8V \pm 0.15V$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

All parameters measured at  $f \le 350$  MHz unless noted otherwise.

NOTE 1A: Measured from the  $V_{DD}/2$  of the input to  $V_{DDO}/2$  of the output.

NOTE 1B: Measured from the differential input crossing point to  $V_{DDO}/2$  of the output.

NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at V<sub>DDO</sub>/2.

NOTE 3: Defined as skew between outputs on different devices operating a the same supply voltages and with equal load conditions. Using the same type of input on each device, the output is measured at  $V_{DDO}/2$ .

NOTE 4: These parameters are guaranteed by characterization. Not tested in production.

NOTE 5: Driving only one input clock.

NOTE 6: This parameter is defined in accordance with JEDEC Standard 65.

#### Table 5D. AC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO} = 1.5V \pm 5\%$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$

| Parameter                       | Symbol Output Frequency                                                                 |                                                | Test Conditions             | Minimum | Typical | Maximum | Units |
|---------------------------------|-----------------------------------------------------------------------------------------|------------------------------------------------|-----------------------------|---------|---------|---------|-------|
| f <sub>MAX</sub>                |                                                                                         |                                                |                             |         |         | 350     | MHz   |
| tp <sub>LH</sub>                | Propagation<br>Delay,<br>Low to High                                                    | LVCMOS_CLK;<br>NOTE 1A<br>CLK/nCLK;<br>NOTE 1B |                             | 2       |         | 4       | ns    |
| <i>t</i> sk(o)                  | Output Skew; NOTE 2, 6                                                                  |                                                | Measured on the Rising Edge |         |         | 35      | ps    |
| <i>t</i> sk(pp)                 | Part-to-Part Skew; NOTE 3, 6                                                            |                                                |                             |         |         | 1       | ns    |
| tjit                            | Buffer Additive Phase Jitter, RMS;<br>refer to Additive Phase Jitter<br>Section, NOTE 5 |                                                |                             |         | 0.04    |         | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time; NOTE 4                                                           |                                                | 20% to 80%                  | 200     |         | 900     | ps    |
| odc                             | Output Duty Cycle                                                                       |                                                | $f \leq 166 MHz$            | 45      |         | 55      | %     |
|                                 |                                                                                         |                                                | <i>f</i> > 166MHz           | 42      |         | 58      | %     |
| t <sub>EN</sub>                 | Output Enable Time; NOTE 4                                                              |                                                |                             |         |         | 5       | ns    |
| t <sub>DIS</sub>                | Output Disable Time; NOTE 4                                                             |                                                |                             |         |         | 5       | ns    |

For NOTES, see Table 5C above.

### **Additive Phase Jitter**

The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio

of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a *dBc* value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot.



As with most timing specifications, phase noise measurements has issues relating to the limitations of the equipment. Often the noise floor of the equipment is higher than the noise floor of the device. This is illustrated above. The device meets the noise floor of what is shown, but can actually be lower. The phase noise is dependent on the input source and measurement equipment.

### **Parameter Measurement Information**



3.3V Core/3.3V LVCMOS Output Load AC Test Circuit



3.3V Core/1.8V LVCMOS Output Load AC Test Circuit



**Differential Input Level** 



3.3V Core/2.5V LVCMOS Output Load AC Test Circuit



3.3V Core/1.5V LVCMOS Output Load AC Test Circuit



**Output Skew** 

### Parameter Measurement Information, continued





Output Duty Cycle/Pulse Width/Period





**Output Rise/Fall Time** 

**Propagation Delay** 

### **Application Information**

#### **Recommendations for Unused Input and Output Pins**

#### Inputs:

#### LVCMOS\_CLK Input

For applications not requiring the use of a clock input, it can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from the LVCMOS\_CLK input to ground.

#### **CLK/nCLK Inputs**

For applications not requiring the use of the differential input, both CLK and nCLK can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from CLK to ground.

#### **LVCMOS Control Pins**

All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

### Wiring the Differential Input to Accept Single Ended Levels

*Figure 2* shows how a differential input can be wired to accept single ended levels. The reference voltage  $V_1 = V_{DD}/2$  is generated by the bias resistors R1 and R2. The bypass capacitor (C1) is used to help filter noise on the DC bias. This bias circuit should be located as close to the input pin as possible. The ratio of R1 and R2 might need to be adjusted to position the V<sub>1</sub> in the center of the input voltage swing. For example, if the input clock swing is 2.5V and V<sub>DD</sub> = 3.3V, R1 and R2 value should be adjusted to set V<sub>1</sub> at 1.25V. The values below are for when both the single ended swing and V<sub>DD</sub> are at the same voltage. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the input will attenuate the signal in half. This can be done in one of two ways. First, R3 and R4 in parallel should equal the transmission line

### **Outputs:**

#### **LVCMOS Outputs**

All unused LVCMOS outputs can be left floating. There should be no trace attached.

impedance. For most 50 $\Omega$  applications, R3 and R4 can be 100 $\Omega$ . The values of the resistors can be increased to reduce the loading for slower and weaker LVCMOS driver. When using single-ended signaling, the noise rejection benefits of differential signaling are reduced. Even though the differential input can handle full rail LVCMOS signaling, it is recommended that the amplitude be reduced. The datasheet specifies a lower differential amplitude, however this only applies to differential signals. For single-ended applications, the swing can be larger, however V<sub>IL</sub> cannot be less than -0.3V and V<sub>IH</sub> cannot be more than V<sub>DD</sub> + 0.3V. Though some of the recommended components might not be used, the pads should be placed in the layout. They can be utilized for debugging purposes. The datasheet specifications are characterized and guaranteed by using a differential signal.





#### **Differential Clock Input Interface**

The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both signals must meet the V<sub>PP</sub> and V<sub>CMR</sub> input requirements. *Figures 3A to 3F* show interface examples for the CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the

vendor of the driver component to confirm the driver termination requirements. For example, in Figure 3A, the input termination applies for IDT open emitter LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation.



Figure 3A. CLK/nCLK Input Driven by an IDT Open Emitter LVHSTL Driver



Figure 3C. CLK/nCLK Input Driven by a 3.3V LVPECL Driver



Figure 3E. CLK/nCLK Input Driven by a 3.3V HCSL Driver



Figure 3B. CLK/nCLK Input Driven by a 3.3V LVPECL Driver



Figure 3D. CLK/nCLK Input Driven by a 3.3V LVDS Driver



Figure 3F. CLK/nCLK Input Driven by a 2.5V SSTL Driver



#### **Schematic Example**

This application note provides general design guide using ICS8305 LVCMOS buffer. *Figure 4* shows a schematic example of the ICS8305 LVCMOS clock buffer. In this example, the input is driven by an LVCMOS driver. CLK\_EN is set at logic low to select LVCMOS\_CLK input.



Figure 4. ICS8305 LVCMOS Clock Output Buffer Schematic Example

### **Reliability Information**

Table 6.  $\theta_{\text{JA}}$  vs. Air Flow Table for a 16 Lead TSSOP

| θ <sub>JA</sub> vs. Air Flow                 |           |           |           |  |  |
|----------------------------------------------|-----------|-----------|-----------|--|--|
| Linear Feet per Minute                       | 0         | 200       | 500       |  |  |
| Single-Layer PCB, JEDEC Standard Test Boards | 137.1°C/W | 118.2°C/W | 106.8°C/W |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards  | 89.0°C/W  | 81.8°C/W  | 78.1°C/W  |  |  |

NOTE: Most modern PCB design use multi-layered boards. The data in the second row pertains to most designs.

### **Transistor Count**

The transistor count for ICS8305: 459

### Package Outline and Package Dimensions

Package Outline - G Suffix for 16 Lead TSSOP



#### Table 7. Package Dimensions for 16 Lead TSSOP

| All Dimensions in Millimeters |            |         |  |  |
|-------------------------------|------------|---------|--|--|
| Symbol                        | Minimum    | Maximum |  |  |
| Ν                             | 16         |         |  |  |
| Α                             |            | 1.20    |  |  |
| A1                            | 0.5        | 0.15    |  |  |
| A2                            | 0.80       | 1.05    |  |  |
| b                             | 0.19       | 0.30    |  |  |
| С                             | 0.09       | 0.20    |  |  |
| D                             | 4.90       | 5.10    |  |  |
| E                             | 6.40 Basic |         |  |  |
| E1                            | 4.30       | 4.50    |  |  |
| e                             | 0.65 Basic |         |  |  |
| L                             | 0.45       | 0.75    |  |  |
| α                             | 0°         | 8°      |  |  |
| aaa                           |            | 0.10    |  |  |

Reference Document: JEDEC Publication 95, MO-153



# **Ordering Information**

#### Table 8. Ordering Information

| Part/Order Number | Marking  | Package                   | Shipping Packaging | Temperature |
|-------------------|----------|---------------------------|--------------------|-------------|
| 8305AGLF          | 8305AGLF | "Lead-Free" 16 Lead TSSOP | Tube               | 0°C to 70°C |
| 8305AGLFT         | 8305AGLF | "Lead-Free" 16 Lead TSSOP | Tape & Reel        | 0°C to 70°C |

# **Revision History Sheet**

| Rev | Table                   | Page                          | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                               | Date     |
|-----|-------------------------|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| А   | Т8                      | 14                            | Ordering Information table - corrected Part/Order Number typo from ICS88305AGT to ICS8305AGT.                                                                                                                                                                                                                                                                                                                                                       | 1/20/04  |
| В   | T5A - T5C               | 5 & 6<br>7                    | Added Additive Phase Jitter to AC Characteristics Tables.<br>Added Additive Phase Jitter Section.                                                                                                                                                                                                                                                                                                                                                   | 2/26/04  |
| В   | T1                      | 2                             | Pin Description Table - corrected CLK_EN description.                                                                                                                                                                                                                                                                                                                                                                                               | 12/6/04  |
| С   | T4A<br>T4B<br>T5D<br>T8 | 1<br>4<br>7<br>10<br>11<br>16 | Features Section - added 1.5V output to Supply Mode bullet and<br>added Lead-Free bullet.<br>Power Supply DC Characteristics Table - added V <sub>DDO</sub> 1.5V.<br>LVCMOS DC Characteristics Table - added V <sub>OH</sub> /V <sub>OL</sub> 1.5V.<br>Added 3.3V/1.5V AC Characteristics Table.<br>Added 3.3V/1.5V Output Load AC Test Circuit Drawing.<br>Added Recommendations for Unused Input and Output Pins.<br>Added Lead-Free part number. | 11/17/05 |
| С   | Т8                      | 15                            | Ordering Information Table - added lead-free marking.<br>Corrected non-lead free marking from ICS8305AG to 8305AG.                                                                                                                                                                                                                                                                                                                                  | 2/22/08  |
| С   | T5A-T5D<br>8            | 1, 12<br>6, 7<br>11<br>15     | Updated to current datasheet format<br>Deleted HiPerClockS references.<br>Added Note: Electrical parameters are guaranteed to Notes<br>Updated the 'Wiring the Differential Input to Accept Single Ended Levels' section<br>Deleted: ICS from part numbers; quantity from shipping; LF Note; disclaimer.                                                                                                                                            | 9/17/12  |
| С   | Т8                      | 1<br>15<br>17                 | Features Section - removed leaded part reference<br>Ordering Information - removed leaded parts. PDN# CQ-13-02<br>Updated Technical Support contact email address                                                                                                                                                                                                                                                                                   | 5/30/14  |



#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Clock Drivers & Distribution category:

Click to view products by Renesas manufacturer:

Other Similar products are found below :

8501BYLF P9090-0NLGI8 854110AKILF 83210AYLF NB6VQ572MMNG HMC6832ALP5LETR RS232-S5 6ES7390-1AF30-0AA0 CDCVF2505IDRQ1 LV5609LP-E NB7L572MNR4G SY100EP33VKG HMC7043LP7FETR ISPPAC-CLK5520V-01T100C 6ES7212-1AF40-0XB0 EC4P-221-MRXD1 6EP1332-1SH71 6ES7222-1BH32-0XB0 AD246JN AD246JY AD9510BCPZ AD9510BCPZ-REEL7 AD9511BCPZ AD9511BCPZ-REEL7 AD9512BCPZ AD9512UCPZ-EP AD9514BCPZ AD9514BCPZ-REEL7 AD9515BCPZ AD9515BCPZ-REEL7 AD9572ACPZLVD AD9572ACPZPEC AD9513BCPZ-REEL7 ADCLK950BCPZ AD9553BCPZ HMC940LC4B HMC6832ALP5LE CSPUA877ABVG8 9P936AFLFT 49FCT3805ASOG 49FCT3805DQGI 49FCT3805EQGI 49FCT805CTQG 74FCT3807ASOG 74FCT3807EQGI 74FCT388915TEPYG 853S013AMILF 853S058AGILF 8SLVD1208-33NBGI 8V79S680NLGI