# Renesas FemtoClocks™ Crystal-TO-LVDS Frequency Synthesizer 

## General Description

The 844003-01 is a 3 differential output LVDS Synthesizer designed to generate Ethernet refer- ence clock frequencies. Using a 19.53125 MHz or $25 \mathrm{MHz}, 18 \mathrm{pF}$ parallel resonant crystal, the following frequencies can be generated based on the settings of 4 frequency select pins (DIV_SELA[1:0], DIV_SELB[1:0]): $625 \mathrm{MHz}, 312.5 \mathrm{MHz}, 156.25 \mathrm{MHz}$, and 125 MHz . The $844003-01$ has 2 output banks, Bank A with 1 differential LVDS output pair and Bank B with 2 differential LVDS output pairs.
The two banks have their own dedicated frequency select pins and can be independently set for the frequencies mentioned above. The 844003-01 uses IDT's $3^{\text {rd }}$ generation low phase noise VCO technology and can achieve 1 ps or lower typical rms phase jitter, easily meeting Ethernet jitter requirements. The 844003-01 is packaged in a small 24-pin TSSOP package.

## Features

- Three differential LVDS output pairs on two banks, Bank A with one LVDS pair and Bank B with two LVDS output pairs
- Using a 19.53125 MHz or 25 MHz crystal, the two output banks can be independently set for $625 \mathrm{MHz}, 312.5 \mathrm{MHz}, 156.25 \mathrm{MHz}$ or 125 MHz
- Selectable crystal oscillator interface or LVCMOS/LVTTL single-ended input
- VCO range: $490 \mathrm{MHz}-680 \mathrm{MHz}$
- RMS phase jitter @ 156.25 MHz (1.875MHz - 20MHz): 0.56ps (typical)
- Full 3.3V supply mode
- $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ ambient operating temperature
- Available in lead-free (RoHS 6) package


## Pin Assignment

## Block Diagram



| div_SELBo ${ }^{1}$ | 24 | DIV_SELB1 |
| :---: | :---: | :---: |
| vco_sel ${ }^{2}$ | 23 | Vodo_ |
| MR ${ }^{3}$ | 22 | $\square \mathrm{QBO}$ |
| $\mathrm{V}_{\text {DDOAA }}{ }^{4}$ | 21 | - ${ }^{\text {abo }}$ |
| QAO $5^{5}$ | 20 | -QB1 |
| nQAO ${ }^{6}$ | 19 | -nQB1 |
| OEB 7 | 18 | -XTAL_SEL |
| OEA 8 | 17 | -REF_CLK |
| FB_DIV ${ }^{9}$ | 16 | Extal_IN |
| VDDA 10 | 15 | - Xtal_OUT |
| $\mathrm{v}_{\mathrm{DD}} \mathrm{C}^{11}$ | 14 | $\square \mathrm{GND}$ |
| DIV_SELAO 12 | 13 | DIIV_SELA1 |

24-Lead TSSOP, E-Pad
$4.40 \mathrm{~mm} \times 7.8 \mathrm{~mm} \times 0.925 \mathrm{~mm}$ package body G Package Top View

## Table 1. Pin Descriptions

| Number | Name | Type |  | Description |
| :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \hline 1, \\ & 24 \end{aligned}$ | $\begin{aligned} & \hline \text { DIV_SELBO, } \\ & \text { DIV_SELB1 } \end{aligned}$ | Input | Pullup | Division select pin for Bank B. Default $=$ HIGH. LVCMOS/LVTTL interface levels. See Table 3B. |
| 2 | VCO_SEL | Input | Pullup | VCO select pin. When Low, the PLL is bypassed and the crystal reference or REF_CLK (depending on XTAL_SEL setting) are passed directly to the output dividers. Has an internal pullup resistor so the PLL is not bypassed by default. LVCMOS/LVTTL interface levels. |
| 3 | MR | Input | Pulldown | Active HIGH Master Reset. When logic HIGH, the internal dividers are reset causing the true outputs Qx to go low and the inverted outputs nQx to go high. When logic LOW, the internal dividers and the outputs are enabled. Has an internal pulldown resistor so the power-up default state of outputs and dividers are enabled. LVCMOS/LVTTL interface levels. |
| 4 | $V_{\text {DDO_A }}$ | Power |  | Output supply pin for Bank A outputs. |
| 5, 6 | QA0, nQA0 | Output |  | Differential output pair. LVDS interface levels. |
| 7 | OEB | Input | Pullup | Output enable Bank B. Active High outputs are enable. When logic HIGH, the output pairs on Bank B are enabled. When logic LOW, the output pairs are in a high impedance state. Has an internal pullup resistor so the default power-up state of outputs are enabled. LVCMOS/LVTTL interface levels. See Table 3E. |
| 8 | OEA | Input | Pullup | Output enable Bank A. Active High output enable. When logic HIGH, the output pair in Bank $A$ is enabled. When logic LOW, the output pair is in a high impedance state. Has an internal pullup resistor so the default power-up state of output is enabled. LVCMOS/LVTTL interface levels. See Table 3D. |
| 9 | FB_DIV | Input | Pulldown | Feedback divide select. When Low (default), the feedback divider is set for $\div 25$. When HIGH, the feedback divider is set for $\div 32$. See Table 3C. <br> LVCMOS/LVTTL interface levels. |
| 10 | $\mathrm{V}_{\text {DDA }}$ | Power |  | Analog supply pin. |
| 11 | $V_{\text {DD }}$ | Power |  | Core supply pin. |
| $\begin{aligned} & 12, \\ & 13 \end{aligned}$ | $\begin{aligned} & \text { DIV_SELAO, } \\ & \text { DIV_SELA1 } \end{aligned}$ | Input | Pullup | Division select pin for Bank A. Default = HIGH. See Table 3A. LVCMOS/LVTTL interface levels. |
| 14 | GND | Power |  | Power supply ground. |
| $\begin{aligned} & 15 \\ & 16 \end{aligned}$ | XTAL_OUT, XTAL_IN | Input |  | Parallel resonant crystal interface. XTAL_OUT is the output, XTAL_IN is the input. XTAL_IN is also the overdrive pin if you want to overdrive the crystal circuit with a single-ended reference clock. |
| 17 | REF_CLK | Input | Pulldown | Single-ended reference clock input. Has an internal pulldown resistor to pull to low state by default. Can leave floating if using the crystal interface. LVCMOS/LVTTL interface levels. |
| 18 | XTAL_SEL | Input | Pullup | Crystal select pin. Selects between the single-ended REF_CLK or crystal interface. Has an internal pullup resistor so the crystal interface is selected by default. LVCMOS/LVTTL interface levels. |
| 19, 20 | nQB1, QB1 | Output |  | Differential output pair. LVDS interface levels. |
| 21, 22 | nQB0, QB0 | Output |  | Differential output pair. LVDS interface levels. |
| 23 | $V_{\text {DDO_B }}$ | Power |  | Output supply pin for Bank B outputs. |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

## Table 2. Pin Characteristics

| Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance |  |  | 4 |  |  |
| $R_{\text {PULLUP }}$ | Input Pullup Resistor |  |  | 51 |  |  |
| $R_{\text {PULLDOWN }}$ | Input Pulldown Resistor |  |  |  | $\mathrm{k} \Omega$ |  |

## Function Tables

Table 3A. Output Bank A Configuration Select Function Table

| Inputs |  | Outputs |
| :---: | :---: | :---: |
| DIV_SELA1 | DIV_SELA0 | QA0/ nQA0 |
| 0 | 0 | $\div 1$ |
| 0 | 1 | $\div 2$ |
| 1 | 0 | $\div 3$ |
| 1 | 1 | $\div 4$ (default) |

Table 3C. Feedback Divider Configuration Select Function Table

| Input |  |
| :---: | :---: |
| FB_DIV | Feedback Divide |
| 0 | $\div 25$ (default) |
| 1 | $\div 32$ |

Table 3B. Output Bank B Configuration Select Function Table

| Inputs |  | Outputs |
| :---: | :---: | :---: |
| DIV_SELB1 | DIV_SELB0 | QB[0:1]/ nQB[0:1] |
| 0 | 0 | $\div 2$ |
| 0 | 1 | $\div 4$ |
| 1 | 0 | $\div 5$ |
| 1 | 1 | $\div 8$ (default) |

Table 3D. OEA Select Function Table

| Input | Outputs |
| :---: | :---: |
| OEA | QAO/ nQA0 |
| 0 | High Impedance |
| 1 | Active (default) |

Table 3E. OEB Select Function Table

| Input | Outputs |
| :---: | :---: |
| OEB | QB[0:1]/ nQB[0:1] |
| 0 | High Impedance |
| 1 | Active (default) |

Table 3F. Bank A Frequency Table

| Inputs |  |  |  | Feedback Divider | Bank A Output Divider | M/N <br> Multiplication Factor | QAO/ nQAO Output Frequency (MHz) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Crystal Frequency (MHz) | FB_DIV | DIV_SELA1 | DIV_SELA0 |  |  |  |  |
| 25 | 0 | 0 | 0 | 25 | 1 | 25 | 625 |
| 25 | 0 | 0 | 1 | 25 | 2 | 12.5 | 312.5 |
| 20 | 0 | 0 | 1 | 25 | 2 | 12.5 | 250 |
| 22.5 | 0 | 1 | 0 | 25 | 3 | 8.333 | 187.5 |
| 25 | 0 | 1 | 1 | 25 | 4 | 6.25 | 156.25 |
| 24 | 0 | 1 | 1 | 25 | 4 | 6.25 | 150 |
| 20 | 0 | 1 | 1 | 25 | 4 | 6.25 | 125 |
| 19.44 | 1 | 0 | 0 | 32 | 1 | 32 | 622.08 |
| 19.44 | 1 | 0 | 1 | 32 | 2 | 16 | 311.04 |
| 15.625 | 1 | 0 | 1 | 32 | 2 | 16 | 250 |
| 18.75 | 1 | 1 | 0 | 32 | 3 | 10.667 | 200 |
| 19.44 | 1 | 1 | 1 | 32 | 4 | 8 | 155.52 |
| 18.75 | 1 | 1 | 1 | 32 | 4 | 8 | 150 |
| 15.625 | 1 | 1 | 1 | 32 | 4 | 8 | 125 |

## Renesns

Table 3G. Bank B Frequency Table

| Inputs |  |  |  | Feedback Divider | Bank B Output Divider | M/N <br> Multiplication Factor | QBx/ nQBx <br> Output Frequency (MHz) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Crystal Frequency (MHz) | FB_DIV | DIV_SELB1 | DIV_SELB0 |  |  |  |  |
| 25 | 0 | 0 | 0 | 25 | 2 | 12.5 | 312.5 |
| 20 | 0 | 0 | 0 | 25 | 2 | 12.5 | 250 |
| 25 | 0 | 0 | 1 | 25 | 4 | 6.25 | 156.25 |
| 24 | 0 | 0 | 1 | 25 | 4 | 6.25 | 150 |
| 20 | 0 | 0 | 1 | 25 | 4 | 6.25 | 125 |
| 25 | 0 | 1 | 0 | 25 | 5 | 5 | 125 |
| 25 | 0 | 1 | 1 | 25 | 8 | 3.125 | 78.125 |
| 24 | 0 | 1 | 1 | 25 | 8 | 3.125 | 75 |
| 20 | 0 | 1 | 1 | 25 | 8 | 3.125 | 62.5 |
| 19.44 | 1 | 0 | 0 | 32 | 2 | 16 | 311.04 |
| 15.625 | 1 | 0 | 0 | 32 | 2 | 16 | 250 |
| 19.44 | 1 | 0 | 1 | 32 | 4 | 8 | 155.52 |
| 18.75 | 1 | 0 | 1 | 32 | 4 | 8 | 150 |
| 15.625 | 1 | 0 | 1 | 32 | 4 | 8 | 125 |
| 15.625 | 1 | 1 | 0 | 32 | 5 | 6.4 | 100 |
| 19.44 | 1 | 1 | 1 | 32 | 8 | 4 | 77.76 |
| 18.75 | 1 | 1 | 1 | 32 | 8 | 4 | 75 |
| 15.625 | 1 | 1 | 1 | 32 | 8 | 4 | 62.5 |

## Absolute Maximum Ratings

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device.
These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the DC Characteristics or AC Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item | Rating |
| :--- | :--- |
| Supply Voltage, $\mathrm{V}_{\mathrm{DD}}$ | 4.6 V |
| Inputs, $\mathrm{V}_{\mathrm{I}}$ | -0.5 V to $\mathrm{V}_{\mathrm{DD}}+0.5 \mathrm{~V}$ |
| Outputs, $\mathrm{I}_{\mathrm{O}}$ |  |
| Continuos Current | 10 mA |
| Surge Current | 15 mA |
| Package Thermal Impedance, $\theta_{\mathrm{JA}}$ | $32.1^{\circ} \mathrm{C} / \mathrm{W}(0 \mathrm{mps})$ |
| Storage Temperature, $\mathrm{T}_{\text {STG }}$ | $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |

## DC Electrical Characteristics

Table 4A. Power Supply DC Characteristics, $\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{DDA}}=\mathrm{V}_{\mathrm{DDO} A}=\mathrm{V}_{\mathrm{DDO}} \mathrm{B}=3.3 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$

| Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DD}}$ | Positive Supply Voltage |  | 3.135 | 3.3 | 3.465 | V |
| $V_{\text {DDA }}$ | Analog Supply Voltage |  | 3.135 | 3.3 | 3.465 | V |
| $\mathrm{V}_{\text {DDO_A }} \mathrm{V}_{\text {DDO_B }}$ | Output Supply Voltage |  | 3.135 | 3.3 | 3.465 | V |
| $\mathrm{I}_{\mathrm{DD}}$ | Power Supply Current |  |  |  | 135 | mA |
| $\mathrm{I}_{\text {DDA }}$ | Analog Supply Current |  |  |  | 12 | mA |
| $\mathrm{IDDO}_{\text {d }}+\mathrm{I}_{\text {DDO_B }}$ | Output Supply Current |  |  |  | 80 | mA |

Table 4B. LVCMOS/LVTTL DC Characteristics, $\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{DDA}}=\mathrm{V}_{\mathrm{DDO} \text { _A }}=\mathrm{V}_{\text {DDO_B }}=3.3 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$

| Symbol | Parameter |  | Test Conditions | Minimum | Typical | Maximum | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  |  | 2 |  | $\mathrm{V}_{\mathrm{DD}}+0.3$ | V |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  |  | -0.3 |  | 0.8 | V |
| IIH | Input <br> High Current | REF_CLK, MR, FB_DIV | $\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{IN}}=3.465 \mathrm{~V}$ |  |  | 150 | $\mu \mathrm{A}$ |
|  |  | DIV_SELA[0:1], OEA, OEB, DIV_SELB[0:1], <br> VCO_SEL, XTAL_SEL | $\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{IN}}=3.465 \mathrm{~V}$ |  |  | 5 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {IL }}$ | Input <br> Low Current | REF_CLK, MR, FB_DIV | $\mathrm{V}_{\mathrm{DD}}=3.465 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ | -5 |  |  | $\mu \mathrm{A}$ |
|  |  | DIV_SELA[0:1], OEA, OEB, DIV_SELB[0:1], VCO_SEL, XTAL_SEL | $\mathrm{V}_{\mathrm{DD}}=3.465 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ | -150 |  |  | $\mu \mathrm{A}$ |

Table 4C. LVDS DC Characteristics, $V_{D D}=V_{D D A}=V_{D D O_{-A}}=V_{D D O \_B}=3.3 V \pm 5 \%, T_{A}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$

| Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| $V_{\mathrm{OD}}$ | Differential Output Voltage |  | 250 |  | 450 | mV |

## Renesns

| Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $\Delta V_{O D}$ | $V_{O D}$ Magnitude Change |  |  |  | 50 | mV |
| $\mathrm{V}_{\mathrm{OS}}$ | Offset Voltage |  | 1.25 | 1.33 | 1.41 | V |
| $\Delta \mathrm{~V}_{\mathrm{OS}}$ | $\mathrm{V}_{\mathrm{OS}}$ Magnitude Change |  |  |  | 50 | mV |

Table 5. Crystal Characteristics

| Parameter | Test Conditions | Minimum | Typical | Maximum | Units |  |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| Mode of Oscillation |  | Fundamental |  |  |  |  |
| Frequency | FB_DIV $=\div 25$ |  | 19.6 |  | 27.2 | MHz |
|  | FB_DIV $=\div 32$ |  | 15.313 |  | 21.25 | MHz |
| Equivalent Series Resistance (ESR) |  |  |  | 50 | $\Omega$ |  |
| Shunt Capacitance |  |  |  | 7 | pF |  |
| Drive Level |  |  |  | 1 | mW |  |

## AC Electrical Characteristics

Table 6. AC Characteristics, $\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{DDA}}=\mathrm{V}_{\mathrm{DDO} A}=\mathrm{V}_{\mathrm{DDO}} \mathrm{B}=3.3 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$

| Parameter | Symbol |  | Test Conditions | Minimum | Typical | Maximum | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {OUT }}$ | Output Frequency Range |  | Output Divider $=\div 1$ | 490 |  | 680 | MHz |
|  |  |  | Output Divider $=\div 2$ | 245 |  | 340 | MHz |
|  |  |  | Output Divider $=\div 3$ | 163.33 |  | 226.67 | MHz |
|  |  |  | Output Divider $=\div 4$ | 122.5 |  | 170 | MHz |
|  |  |  | Output Divider $=\div 5$ | 98 |  | 136 | MHz |
|  |  |  | Output Divider $=\div 8$ | 61.25 |  | 85 | MHz |
| tsk(b) | Bank Skew; NOTE 1 |  |  |  |  | 33 | ps |
| tsk(o) | Output Skew | NOTE 2, 3 | Outputs @ Same Frequency |  |  | 75 | ps |
|  |  | NOTE 2, 3, 4 | Outputs @ Different Frequencies |  |  | 170 | ps |
| tit(Ø) | RMS Phase Jitter (Random); NOTE 5 |  | 625 MHz (1.875MHz - 20MHz) |  | 0.53 |  | ps |
|  |  |  | 312.5 MHz ( $1.875 \mathrm{MHz}-20 \mathrm{MHz}$ ): |  | 0.53 |  | ps |
|  |  |  | $156.25 \mathrm{MHz}(1.875 \mathrm{MHz}-20 \mathrm{MHz})$ |  | 0.56 |  | ps |
|  |  |  | 125 MHz (1.875MHz - 20MHz) |  | 0.58 |  | ps |
| $\mathrm{t}_{\mathrm{R}} / \mathrm{t}_{\mathrm{F}}$ | Output Rise/F | I Time | 20\% to 80\% | 200 |  | 450 | ps |
| odc | Output Duty Cycle |  | Output Divider $\neq \div 1$ | 47 |  | 53 | \% |
|  |  |  | Output Divider $=\div 1$ | 43 |  | 57 | \% |

NOTE 1: Defined as skew within a bank of outputs at the same voltages and with equal load conditions.
NOTE 2: Defined as skew between outputs at the same supply voltages and with equal load conditions.
Measured at the output differential cross points.
NOTE 3: This parameter is defined in accordance with JEDEC Standard 65.
NOTE 4: Characterized using output dividers 1, 2, 4, 8.
NOTE 5: Refer to the Phase Noise Plots.

## Typical Phase Noise at 156.25 MHz



## Typical Phase Noise at 625MHz



## Parameter Measurement Information



### 3.3V LVDS Output Load AC Test Circuit



Output Skew


Output Duty Cycle/Pulse Width/Period


RMS Phase Jitter


Bank Skew


## Output Rise/Fall Time

## Parameter Measurement Information, continued



## Offset Voltage Setup



Differential Output Voltage Setup

## Application Information

## Power Supply Filtering Technique

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter perform- ance, power supply isolation is required. The 844003-01 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL. $\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{DDA}}, \mathrm{V}_{\mathrm{DDO}}$ a and $\mathrm{V}_{\mathrm{DDO}}$ B should be individually connected to the power supply plane through vias, and $0.01 \mu \mathrm{~F}$ bypass capacitors should be used for each pin. Figure 1 illustrates this for a generic $\mathrm{V}_{\mathrm{DD}}$ pin and also shows that $\mathrm{V}_{\mathrm{DDA}}$ requires that an additional $10 \Omega$ resistor along with a $10 \mu \mathrm{~F}$ bypass capacitor be connected to the $\mathrm{V}_{\text {DDA }}$ pin.


Figure 1. Power Supply Filtering

## Crystal Input Interface

The 844003-01 has been characterized with 18 pF parallel resonant crystals. The capacitor values shown in Figure 2 below were

Figure 2. Crystal Input Interface

## LVCMOS to XTAL Interface

The XTAL_IN input can accept a single-ended LVCMOS signal through an AC coupling capacitor. A general interface diagram is shown in Figure 3. The XTAL_OUT pin can be left floating. The input edge rate can be as slow as 10 ns . For LVCMOS signals, it is recommended that the amplitude be reduced from full swing to half swing in order to prevent signal interference with the power rail and to reduce noise. This configuration requires that the output

determined using a 19.53125 MHz or $25 \mathrm{MHz}, 18 \mathrm{pF}$ parallel resonant crystal and were chosen to minimize the ppm error.


Figure 3. General Diagram for LVCMOS Driver to XTAL Input Interface

## Recommendations for Unused Input and Output Pins

## Inputs:

## Crystal Inputs

For applications not requiring the use of the crystal oscillator input, both XTAL_IN and XTAL_OUT can be left floating. Though not required, but for additional protection, a $1 \mathrm{k} \Omega$ resistor can be tied from XTAL_IN to ground.

## REF_CLK Input

For applications not requiring the use of the reference clock, it can be left floating. Though not required, but for additional protection, a $1 \mathrm{k} \Omega$ resistor can be tied from the REF_CLK to ground.

## LVCMOS Control Pins

All control pins have internal pullups or pulldowns; additional resistance is not required but can be added for additional protection. A $1 \mathrm{k} \Omega$ resistor can be used.

### 3.3V LVDS Driver Termination

A general LVDS interface is shown in Figure 4 In a $100 \Omega$ differential transmission line environment, LVDS drivers require a matched load termination of $100 \Omega$ across near the receiver input. For a multiple

## Outputs:

## LVDS Outputs

All unused LVDS output pairs can be either left floating or terminated with $100 \Omega$ across. If they are left floating, we recommend that there is no trace attached.

LVDS outputs buffer, if only partial outputs are used, it is recommended to terminate the unused outputs.


Figure 4. Typical LVDS Driver Termination

## EPAD Thermal Release Path

In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in Figure 5. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts.

While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific
and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13 mils ( 0.30 to 0.33 mm ) with $10 z$ copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a guideline only. For further information, refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/Electrically Enhance Leadfame Base Package, Amkor Technology.


Figure 5. Assembly for Exposed Pad Thermal Release Path - Side View (drawing not to scale)

## Power Considerations

This section provides information on power dissipation and junction temperature for the 844003-01. Equations and example calculations are also provided.

## 1. Power Dissipation.

The total power dissipation for the 844003-01 is the sum of the core power plus the analog power plus the power dissipated in the load(s). The following is the power dissipation for $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}+5 \%=3.465 \mathrm{~V}$, which gives worst case results.
NOTE: Please refer to Section 3 for details on calculating power dissipated in the load.

- Power (core) MAX $=\mathrm{V}_{\text {DD_MAX }}{ }^{*}\left(\mathrm{I}_{\mathrm{DD} \_M A X}+\mathrm{I}_{\mathrm{DDA}}\right.$ MAX $)=3.465 \mathrm{~V} *(135 \mathrm{~mA}+12 \mathrm{~mA})=\mathbf{5 0 9 . 3 6 m W}$
- Power (outputs) ${ }_{\text {MAX }}=V_{\text {DDO_MAX }}{ }^{*} I_{\text {DDO_MAX }}=3.465 \mathrm{~V} * 80 \mathrm{~mA}=\mathbf{2 7 7 . 2 0 m W}$

Total Power_MAX $=509.36 \mathrm{~mW}+277.20 \mathrm{~mW}=786.56 \mathrm{~mW}$

## 2. Junction Temperature.

Junction temperature, Tj , is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS devices is $125^{\circ} \mathrm{C}$.

The equation for $\mathrm{Tj}_{\mathrm{j}}$ is as follows: $\mathrm{Tj}=\theta_{\mathrm{JA}}$ * Pd_total $+\mathrm{T}_{\mathrm{A}}$
$\mathrm{Tj}=$ Junction Temperature
$\theta_{\mathrm{JA}}=$ Junction-to-Ambient Thermal Resistance
Pd_total = Total Device Power Dissipation (example calculation is in section 1 above)
$\mathrm{T}_{\mathrm{A}}=$ Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{\mathrm{JA}}$ must be used. Assuming no air flow and a multi-layer board, the appropriate value is $32.1^{\circ} \mathrm{C} / \mathrm{W}$ per Table 7 below.

Therefore, Tj for an ambient temperature of $70^{\circ} \mathrm{C}$ with all outputs switching is:
$70^{\circ} \mathrm{C}+0.787 \mathrm{~W} * 32.1^{\circ} \mathrm{C} / \mathrm{W}=95.3^{\circ} \mathrm{C}$. This is below the limit of $125^{\circ} \mathrm{C}$.
This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board.

## Table 7. Thermal Resistance $\theta_{\mathrm{JA}}$ for 24 Lead TSSOP, E-Pad, Forced Convection

| $\theta_{\mathrm{JA}}$ by Velocity |  |  |  |
| :--- | :---: | :---: | :---: |
| Meters per Second | $\mathbf{0}$ | $\mathbf{1}$ | $\mathbf{2}$ |
| Multi-Layer PCB, JEDEC Standard Test Boards | $32.1^{\circ} \mathrm{C} / \mathrm{W}$ | $35.5^{\circ} \mathrm{C} / \mathrm{W}$ | $26.9^{\circ} \mathrm{C} / \mathrm{W}$ |

## Reliability Information

Table 8. $\theta_{\mathrm{JA}}$ vs. Air Flow Table for a 24 Lead TSSOP, E-Pad

| $\theta_{\mathrm{JA}}$ by Velocity |  |  |  |
| :--- | :---: | :---: | :---: |
| Meters per Second | $\mathbf{0}$ | $\mathbf{1}$ | $\mathbf{2}$ |
| Multi-Layer PCB, JEDEC Standard Test Boards | $32.1^{\circ} \mathrm{C} / \mathrm{W}$ | $35.5^{\circ} \mathrm{C} / \mathrm{W}$ | $26.9^{\circ} \mathrm{C} / \mathrm{W}$ |

## Transistor Count

The transistor count for 844003-01 is: 3537

## Package Outline and Package Dimensions

Package Outline - G Suffix for 24 Lead TSSOP, E-Pad


Table 9. Package Dimensions

| All Dimensions in Millimeters |  |  |  |
| :---: | :---: | :---: | :---: |
| Symbol | Minimum | Nominal | Maximum |
| N | 24 |  |  |
| A |  |  | 1.10 |
| A1 | 0.05 |  | 0.15 |
| A2 | 0.85 | 0.90 | 0.95 |
| b | 0.19 |  | 0.30 |
| b1 | 0.19 | 0.22 | 0.25 |
| c | 0.09 |  | 0.20 |
| c1 | 0.09 | 0.127 | 0.16 |
| D | 7.70 |  | 7.90 |
| E | 6.40 Basic |  |  |
| E1 | 4.30 | 4.40 | 4.50 |
| e | 0.65 Basic |  |  |
| L | 0.50 | 0.60 | 0.70 |
| P | 5.0 |  | 5.5 |
| P1 | 3.0 |  | 3.2 |
| $\alpha$ | $0^{\circ}$ |  | $8^{\circ}$ |
| $\alpha \alpha \alpha$ | 0.076 |  |  |
| bbb | 0.10 |  |  |




EVEN LEAD SIDES
TQPVIEW


ZDD LEAD SIDES TUPVIEW

(SEE NDTE 10)
SIDE VIEW


END VIEW

## Ordering Information

Table 10. Ordering Information

| Part/Order Number | Marking | Package | Shipping Packaging | Temperature |
| :--- | :---: | :---: | :---: | :---: |
| 844003BG-01LF | ICS844003B01L | "Lead-Free" 24 Lead TSSOP, E-Pad | Tube | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| 844003BG-01LFT | ICS844003B01L | "Lead-Free" 24 Lead TSSOP, E-Pad | Tape \& Reel | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |

NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

## Revision History Sheet

| Rev | Table | Page | Description of Change | Date |
| :---: | :---: | :---: | :--- | :---: |
| A | T10 | 1 |  |  |
| 18 | Features section - removed bullet referencing leaded devices <br> Ordering Information - removed leaded devices. <br> Updated data sheet format. | $6 / 10 / 15$ |  |  |
|  |  |  |  |  |
|  |  |  |  |  |

## Renesas

## IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.
(Rev.1.0 Mar 2020)

## Corporate Headquarters

TOYOSU FORESIA, 3-2-24 Toyosu,
Koto-ku, Tokyo 135-0061, Japan
www.renesas.com

## Contact Information

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/

## Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Clock Synthesizer/Jitter Cleaner category:

## Click to view products by Renesas manufacturer:

Other Similar products are found below :
MPC9230EIR2 PL902166USY 954204CGLF 9LPRS485DGLF PL902167USY MAXREFDES161\# 8V19N490ABDGI LMK04821NKDT CDCE937QPWRQ1 PI6CX201ALE 9LPRS355BGLF CDCEL913IPWRQ1 ABMJB-903-101UMG-T5 ABMJB-903-150UMG-T5 ABMJB-903-151UMG-T5 AD9542BCPZ AD9578BCPZ 9FG104EFILF 9FG104EFLF 308RILF 840001BGI-25LF 843004AGLF 843801AGI-24LF 844004BGI-01LF 844S42BKILF 8A34044C-000NLG 954226AGLF 9FG108EFLF 9LPR363EGLF 9LPRS355BKLF 9LPRS365BGLF MK2703BSILF GS4915-INE3 9DB306BLLF ABMJB-902-155USY-T5 ABMJB-902-156USY-T5 ABMJB-902-Q76USY-T5 ABMJB-902-Q82USY-T5 ABMJB-902-104USY-T5 ABMJB-902-153USY-T5 ABMJB-902-154USY-T5 ABMJB-902-Q42USY-T5 ABMJB-902-Q57USY-T5 ABMJB-902-Q74USY-T5 ABMJB-902-Q78USY-T5 LTC6951IUHF-1\#PBF 650GI-44LF 8430252CGI-45LF 8432DYI-101LF 84329BYLF

