## Description

The ICS853S012I is an 12:1 Differential-to-3.3V or 2.5 V LVPECL Clock/Data Multiplexer which can operate up to 3.2 GHz . The ICS853S012I has twelve differential selectable clock inputs. The CLK, nCLK input pairs can accept LVPECL, LVDS or CML levels.
The fully differential architecture and low propagation delay make the device ideal for use in clock distribution circuits. The select pins have internal pull-down resistors.

## Features

- High speed 12:1 differential multiplexer
- One differential 3.3V or 2.5V LVPECL output
- Twelve selectable differential clock or data inputs
- CLKx, nCLKx pairs can accept the following differential input levels: LVPECL, LVDS, CML
- Maximum output frequency: 3.2 GHz
- Translates any single ended input signal to LVPECL levels with resistor bias on nCLKx input
- Additive phase jitter, RMS: 0.144ps (typical)
- Part-to-part skew: 250ps (maximum)
- Propagation delay: 1.15 ns (maximum)
- Full 3.3 V or 2.5 V operating supply modes
- $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ ambient operating temperature
- Available lead-free (RoHS 6) package


## Block Diagram



## Pin Assignment



## Renesns

Table 1. Pin Descriptions

| Number | Name | Type |  | Description |
| :---: | :---: | :---: | :---: | :---: |
| 1 | CLK2 | Input | Pulldown | Non-inverting differential clock input. |
| 2 | nCLK2 | Input | Pullup/ Pulldown | Inverting differential clock input. $\mathrm{V}_{\mathrm{CC}} / 2$ default when left floating. |
| 3 | $\mathrm{V}_{\mathrm{CC}}$ | Power |  | Positive supply pin. |
| 4, 5 | Q, nQ | Output |  | Differential output pair. LVPECL interface levels. |
| 6 | $\mathrm{V}_{\mathrm{EE}}$ | Power |  | Negative supply pin. |
| 7 | CLK3 | Input | Pulldown | Non-inverting differential clock input. |
| 8 | nCLK3 | Input | Pullup/ Pulldown | Inverting differential clock input. $\mathrm{V}_{\mathrm{CC}} / 2$ default when left floating. |
| 9 | nCLK4 | Input | Pullup/ Pulldown | Inverting differential clock input. $\mathrm{V}_{\mathrm{CC}} / 2$ default when left floating. |
| 10 | CLK4 | Input | Pulldown | Inverting differential clock input. |
| 11 | nCLK5 | Input | Pullup/ Pulldown | Inverting differential clock input. $\mathrm{V}_{\mathrm{CC}} / 2$ default when left floating. |
| 12 | CLK5 | Input | Pulldown | Inverting differential clock input. |
| 13 | CLK6 | Input | Pulldown | Non-inverting differential clock input. |
| 14 | nCLK6 | Input | Pullup/ Pulldown | Inverting differential clock input. $\mathrm{V}_{\mathrm{CC}} / 2$ default when left floating. |
| 15 | CLK7 | Input | Pulldown | Non-inverting differential clock input. |
| 16 | nCLK7 | Input | Pullup/ Pulldown | Inverting differential clock input. $\mathrm{V}_{\mathrm{CC}} / 2$ default when left floating. |
| 17 | nCLK8 | Input | Pullup/ Pulldown | Inverting differential clock input. $\mathrm{V}_{\mathrm{CC}} / 2$ default when left floating. |
| 18 | CLK8 | Input | Pulldown | Inverting differential clock input. |
| $\begin{aligned} & \hline 19,20, \\ & 21,22 \end{aligned}$ | $\begin{aligned} & \text { SEL3, SEL2, } \\ & \text { SEL1, SEL0 } \end{aligned}$ | Input | Pulldown | Clock select input pins. LVCMOS/LVTTL interface levels. |
| 23 | nCLK9 | Input | Pullup/ Pulldown | Inverting differential clock input. $\mathrm{V}_{\mathrm{CC}} / 2$ default when left floating. |
| 24 | CLK9 | Input | Pulldown | Inverting differential clock input. |
| 25 | nCLK10 | Input | Pullup/ Pulldown | Inverting differential clock input. $\mathrm{V}_{\mathrm{CC}} / 2$ default when left floating. |
| 26 | CLK10 | Input | Pulldown | Inverting differential clock input. |
| 27 | nCLK11 | Input | Pullup/ Pulldown | Inverting differential clock input. $\mathrm{V}_{\mathrm{CC}} / 2$ default when left floating. |
| 28 | CLK11 | Input | Pulldown | Inverting differential clock input. |
| 29 | CLKO | Input | Pulldown | Inverting differential clock input. |
| 30 | nCLK0 | Input | Pullup/ Pulldown | Inverting differential clock input. $\mathrm{V}_{\mathrm{CC}} / 2$ default when left floating. |
| 31 | CLK1 | Input | Pulldown | Inverting differential clock input. |
| 32 | nCLK1 | Input | Pullup/ Pulldown | Inverting differential clock input. $\mathrm{V}_{\mathrm{CC}} / 2$ default when left floating. |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

Table 2. Pin Characteristics

| Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| $R_{\text {PULLDOWN }}$ | Input Pulldown Resistor |  |  | 50 |  |  |
| $R_{\text {PULLUP }}$ | Input Pullup Resistor |  |  | 50 |  | $\mathrm{k} \Omega$ |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | SEL[3:0] |  |  | 2 |  |

## Function Table

Table 3. Control Input Function Table

| Inputs |  |  |  | Outputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SEL3 | SEL2 | SEL1 | SELO | Q | nQ |
| 0 | 0 | 0 | 0 | CLK0 | nCLK0 (default) |
| 0 | 0 | 0 | 1 | CLK1 | nCLK1 |
| 0 | 0 | 1 | 0 | CLK2 | nCLK2 |
| 0 | 0 | 1 | 1 | CLK3 | nCLK3 |
| 0 | 1 | 0 | 0 | CLK4 | nCLK4 |
| 0 | 1 | 0 | 1 | CLK5 | nCLK5 |
| 0 | 1 | 1 | 0 | CLK6 | nCLK6 |
| 0 | 1 | 1 | 1 | CLK7 | nCLK7 |
| 1 | 0 | 0 | 0 | CLK8 | nCLK8 |
| 1 | 0 | 0 | 1 | CLK9 | nCLK9 |
| 1 | 0 | 1 | 0 | CLK10 | nCLK10 |
| 1 | 0 | 1 | 1 | CLK11 | nCLK11 |
| 1 | 1 | X | X | L | H |

## Absolute Maximum Ratings

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the DC Characteristics or AC Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item | Rating |
| :--- | :--- |
| Supply Voltage, $\mathrm{V}_{\mathrm{CC}}$ | 4.6 V |
| Inputs, $\mathrm{V}_{\mathrm{I}}$ | -0.5 V to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Outputs, $\mathrm{I}_{\mathrm{O}}$ |  |
| Continuous Current | 50 mA |
| Surge Current | 100 mA |
| Package Thermal Impedance, $\theta_{\mathrm{JA}}$ | $39.5^{\circ} \mathrm{C} / \mathrm{W}(1 \mathrm{mps})$ |
| Storage Temperature, $\mathrm{T}_{\text {STG }}$ | $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |

## DC Electrical Characteristics

Table 4A. Power Supply DC Characteristics, $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V} \pm 5 \% ; \mathrm{V}_{\mathrm{EE}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$

| Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Power Supply Voltage |  | 3.135 | 3.3 | 3.465 | V |
| $\mathrm{I}_{\mathrm{EE}}$ | Power Supply Current |  |  |  | 70 | mA |

Table 4B. Power Supply DC Characteristics, $\mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V} \pm 5 \% ; \mathrm{V}_{\mathrm{EE}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$

| Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Power Supply Voltage |  | 2.375 | 2.5 | 2.625 | V |
| $\mathrm{I}_{\mathrm{EE}}$ | Power Supply Current |  |  |  | 67 | mA |

Table 4C. LVCMOS/LVTTL DC Characteristics, $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V} \pm 5 \%$ or $2.5 \mathrm{~V} \pm 5 \% ; \mathrm{V}_{\mathrm{EE}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$

| Symbol | Parameter |  | Test Conditions | Minimum | Typical | Maximum | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}$ | 2.2 |  | $\mathrm{V}_{\mathrm{CC}}+0.3$ | V |
|  |  |  | $V_{C C}=2.5 \mathrm{~V}$ | 1.7 |  | $\mathrm{V}_{\mathrm{CC}}+0.3$ | V |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}$ | -0.3 |  | 0.8 | V |
|  |  |  | $\mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V}$ | -0.3 |  | 0.7 | V |
| $\mathrm{I}_{\mathrm{IH}}$ | Input High Current | SEL[3:0] | $\mathrm{V}_{\text {CC }}=\mathrm{V}_{\text {IN }}=3.465 \mathrm{~V}$ or 2.625 V |  |  | 150 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{IL}}$ | Input Low Current | SEL[3:0] | $\mathrm{V}_{\mathrm{CC}}=3.465 \mathrm{~V}$ or $2.625 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ | -10 |  |  | $\mu \mathrm{A}$ |

Table 4D. Differential DC Characteristics, $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V} \pm 5 \%$ or $2.5 \mathrm{~V} \pm 5 \%$; $\mathrm{V}_{\mathrm{EE}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$

| Symbol | Parameter |  | Test Conditions | Minimum | Typical | Maximum | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{IIH}^{\text {I }}$ | Input High Current | CLK[0:11], <br> nCLK[0:11] | $\begin{aligned} \mathrm{V}_{\mathrm{CC}}= & \mathrm{V}_{1 \mathrm{~N}}=3.465 \text { or } \\ & 2.625 \mathrm{~V} \end{aligned}$ |  |  | 150 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {IL }}$ | Input Low Current | CLK[0:11] | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}=3.465 \text { or } 2.625 \mathrm{~V}, \\ \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V} \end{gathered}$ | -10 |  |  | $\mu \mathrm{A}$ |
|  |  | nCLK[0:11] | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}=3.465 \text { or } 2.625 \mathrm{~V}, \\ \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V} \end{gathered}$ | -150 |  |  | $\mu \mathrm{A}$ |
| $V_{P P}$ | Peak-to-Peak Voltage |  |  | 0.15 |  | 1.5 | V |
| $\mathrm{V}_{\text {CMR }}$ | Common Mode Range; NOTE 1 |  |  | 1.2 |  | $\mathrm{V}_{\mathrm{CC}}$ | V |

NOTE 1: Common mode input voltage is defined as $\mathrm{V}_{\mathrm{IH}}$.
Table 4E. LVPECL DC Characteristics, $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{EE}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$

| Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage; NOTE 1 |  | $\mathrm{V}_{\mathrm{CC}}-1.125$ |  | $\mathrm{~V}_{\mathrm{CC}}-0.935$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage; NOTE 1 |  | $\mathrm{V}_{\mathrm{CC}}-1.895$ |  | $\mathrm{~V}_{\mathrm{CC}}-1.670$ | V |
| $\mathrm{~V}_{\text {SWING }}$ | Peak-to-Peak Output Voltage Swing |  | 0.6 |  | 1.0 | V |

NOTE 1: Outputs termination with $50 \Omega$ to $\mathrm{V}_{\mathrm{CC}}-2 \mathrm{~V}$.
Table 4F. LVPECL DC Characteristics, $\mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{EE}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$

| Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage; NOTE 1 |  | $\mathrm{V}_{\mathrm{CC}}-1.125$ |  | $\mathrm{~V}_{\mathrm{CC}}-0.835$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage; NOTE 1 |  | $\mathrm{V}_{\mathrm{CC}}-1.895$ |  | $\mathrm{~V}_{\mathrm{CC}}-1.670$ | V |
| $\mathrm{~V}_{\text {SWING }}$ | Peak-to-Peak Output Voltage Swing |  | 0.6 |  | 1.0 | V |

NOTE 1: Outputs termination with $50 \Omega$ to $\mathrm{V}_{\mathrm{CC}}-2 \mathrm{~V}$.

## AC Electrical Characteristics

Table 5. AC Electrical Characteristics, $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V} \pm 5 \%$ or $2.5 \mathrm{~V} \pm 5 \%$; $\mathrm{V}_{\mathrm{EE}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$

| Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| fout | Output Frequency |  |  |  | 3.2 | GHz |
| tjit | Buffer Additive Phase Jitter, RMS; refer to Additive Phase Jitter Section | $\mathrm{f}_{\mathrm{OUT}}=155.52 \mathrm{MHz}, \mathrm{~V}=3.3 \mathrm{~V}$ <br> Integration Range: <br> $12 \mathrm{kHz}-20 \mathrm{MHz}$ |  | 0.144 |  | ps |
|  |  | $\mathrm{f}_{\mathrm{OUT}}=155.52 \mathrm{MHz}, \mathrm{~V}=2.5 \mathrm{~V}$ <br> Integration Range: $12 \mathrm{kHz}-20 \mathrm{MHz}$ |  | 0.164 |  | ps |
| $t_{\text {PD }}$ | Propagation Delay; NOTE 1 | CLKx, nCLKx to Q, nQ | 425 |  | 875 | ps |
| $t \mathrm{sk}$ (pp) | Part-to-Part Skew; NOTE 2, 3 |  |  |  | 250 | ps |
| $t s k(i)$ | Input Skew |  |  |  | 60 | ps |
| $\mathrm{t}_{\mathrm{R}} / \mathrm{t}_{\mathrm{F}}$ | Output Rise/ Fall Time | 20\% to 80\% | 75 |  | 225 | ps |
| MUX ${ }_{\text {ISOLATION }}$ | Mux Isolation; NOTE 4 | $\begin{gathered} \mathrm{f}_{\mathrm{OUT}}=155.52 \mathrm{MHz} \\ \text { Input Peak-to-Peak }=800 \mathrm{mV} \end{gathered}$ |  | 75 |  | dB |

NOTE: All parameters characterized up to 1 GHz unless noted otherwise.
NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 Ifpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.
NOTE 1: Measured from the differential input crossing point to the differential output crossing point.
NOTE 2: Defined as skew between outputs on different devices operating at the same supply voltage, same frequency, same temperature and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points.
NOTE 3: This parameter is defined in accordance to JEDEC Standard 65.
NOTE 4: Qx, nQx outputs measured differentially. See MUX Isolation diagram in the Parameter Measurement Information section.

## Renesas

## Additive Phase Jitter

The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the $\mathbf{d B c}$ Phase Noise. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1 Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels ( dBm ) or a ratio of the power in the 1 Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a $\boldsymbol{d B c}$ value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot.


As with most timing specifications, phase noise measurements has issues relating to the limitations of the equipment. Often the noise floor of the equipment is higher than the noise floor of the device. This is illustrated above. The device meets the noise floor of what is shown, but can actually be lower. The phase noise is dependent on the input source and measurement equipment.
Measured using a Rohde \& Schwarz SMA100 as the input source.

## Parameter Measurement Information



Differential Input Level


## Output Rise/Fall Time


2.5V LVPECL Output Load AC Test Circuit


## Part-to-Part Skew



## Propagation Delay



## MUX Isolation



## Input Skew


$x, y=0$ to 11

## Applications Information

## Wiring the Differential Input to Accept Single-Ended Levels

Figure 1 shows how a differential input can be wired to accept single ended levels. The reference voltage $\mathrm{V}_{\mathrm{REF}}=\mathrm{V}_{\mathrm{CC}} / 2$ is generated by the bias resistors R1 and R2. The bypass capacitor (C1) is used to help filter noise on the DC bias. This bias circuit should be located as close to the input pin as possible. The ratio of R1 and R2 might need to be adjusted to position the $V_{R E F}$ in the center of the input voltage swing. For example, if the input clock swing is 2.5 V and $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{R} 1$ and R 2 value should be adjusted to set $\mathrm{V}_{\mathrm{REF}}$ at 1.25 V . The values below are for when both the single ended swing and $\mathrm{V}_{\mathrm{CC}}$ are at the same voltage. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the input will attenuate the signal in half. This can be done in one of two ways. First, R3 and R4 in parallel should equal the transmission line impedance.
For most $50 \Omega$ applications, R3 and R4 can be $100 \Omega$. The values of the resistors can be increased to reduce the loading for slower and weaker LVCMOS driver. When using single-ended signaling, the noise rejection benefits of differential signaling are reduced. Even though the differential input can handle full rail LVCMOS signaling, it is recommended that the amplitude be reduced. The datasheet specifies a lower differential amplitude, however this only applies to differential signals. For single-ended applications, the swing can be larger, however $\mathrm{V}_{\mathrm{IL}}$ cannot be less than -0.3 V and $\mathrm{V}_{\mathrm{IH}}$ cannot be more than $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$. Though some of the recommended components might not be used, the pads should be placed in the layout. They can be utilized for debugging purposes. The datasheet specifications are characterized and guaranteed by using a differential signal.


Figure 1. Recommended Schematic for Wiring a Differential Input to Accept Single-ended Levels

### 3.3V Differential Clock Input Interface

The CLK /nCLK accepts LVDS, LVPECL, CML and other differential signals. Both $V_{\text {SWING }}$ and $V_{O H}$ must meet the $V_{P P}$ and $V_{C M R}$ input requirements. Figures $2 A$ to $2 E$ show interface examples for the $I N / n I N$ input with built-in $50 \Omega$ terminations driven by the most common driver types. The input interfaces suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements.

Figure 2A. CLK/nCLK Input Driven by a 3.3V LVPECL Driver


Figure 2C.CLK/nCLK Input Driven by a 3.3V LVDS Driver


Figure 2B. CLK/nCLK Input Driven by a 3.3V LVPECL Driver


Figure 2D. CLK/nCLK Input Driven by a Built-In Pullup CML Driver


Figure 2E. CLK/nCLK Input Driven by an IDT Open Collector CML Driver


### 2.5V Differential Clock Input Interface

The CLK /nCLK accepts LVDS, LVPECL, CML and other differential signals. Both $V_{\text {SWING }}$ and $V_{O H}$ must meet the $V_{P P}$ and $V_{C M R}$ input requirements. Figures $3 A$ to $3 E$ show interface examples for the $\mathrm{IN} / \mathrm{nIN}$ input with built-in $50 \Omega$ terminations driven by the most common driver types. The input interfaces suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements.

Figure 3A.CLK/nCLK Input Driven by a 2.5V LVPECL Driver


Figure 3C.CLK/nCLK Input Driven by a 2.5V LVDS Driver


Figure 3B.CLK/nCLK Input Driven by a 2.5V LVPECL Driver


Figure 3D.CLK/nCLK Input Driven by a Built-In Pullup CML Driver


Figure 3E.CLK/nCLK Input Driven by an IDT Open Collector CML Driver


## Recommendations for Unused Output Pins

## Inputs

## CLK/nCLK Inputs

For applications not requiring the use of the differential input, both CLK and nCLK can be left floating. Though not required, but for additional protection, a $1 \mathrm{k} \Omega$ resistor can be tied from CLK to ground.

## LVCMOS Control Pins

All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A $1 \mathrm{k} \Omega$ resistor can be used.

## Outputs

## LVPECL Outputs

All unused LVPECL outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated.

## Termination for 3.3V LVPECL Outputs

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.
The differential outputs are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive $50 \Omega$ transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. Figures $4 A$ and $4 B$ show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.

Figure 4A. 3.3V LVPECL Output Termination


Figure 4B. 3.3V LVPECL Output Termination


## Termination for 2.5V LVPECL Outputs

Figure $5 A$ and Figure $5 B$ show examples of termination for 2.5 V LVPECL driver. These terminations are equivalent to terminating $50 \Omega$ to $\mathrm{V}_{C C}-2 \mathrm{~V}$. For $\mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V}$, the $\mathrm{V}_{C C}-2 \mathrm{~V}$ is very close to ground level. The R 3 in Figure 5 B can be eliminated and the termination is shown in Figure 5C.

Figure 5A. 2.5V LVPECL Driver Termination Example


Figure 5B. 2.5V LVPECL Driver Termination Example


Figure 5C. 2.5V LVPECL Driver Termination Example


## VFQFN EPAD Thermal Release Path

In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in Figure 6. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts.
While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to $13 \mathrm{mils}(0.30$ to 0.33 mm$)$ with 1 oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a guideline only. For further information, please refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/ Electrically Enhance Leadframe Base Package, Amkor Technology.


Figure 6. P.C. Assembly for Exposed Pad Thermal Release Path - Side View (drawing not to scale)

## Power Considerations

This section provides information on power dissipation and junction temperature for the ICS853S031I.
Equations and example calculations are also provided.

## 1. Power Dissipation.

The total power dissipation for the ICS853S031I is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for $\mathrm{V}_{\mathrm{CC}}=3.465 \mathrm{~V}$, which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipated in the load.

- Power (core) $)_{\mathrm{MAX}}=\mathrm{V}_{\text {CC_MAX }}{ }^{*} \mathrm{I}_{\mathrm{EE} \text { _MAX }}=3.465 \mathrm{~V}$ * $70 \mathrm{~mA}=\mathbf{2 4 2 . 5 5 m W}$
- Power (outputs) MAX $=\mathbf{3 1 . 1 2 m W} /$ Loaded Output pair

Total Power_max $(3.465 \mathrm{~V}$, with all outputs switching $)=242.55 \mathrm{~mW}+31.12 \mathrm{~mW}=\mathbf{2 7 3 . 6 7} \mathbf{m W}$

## 2. Junction Temperature.

Junction temperature, Tj , is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is $125^{\circ} \mathrm{C}$. Limiting the internal transistor junction temperature, Tj , to $125^{\circ} \mathrm{C}$ ensures that the bond wire and bond pad temperature remains below $125^{\circ} \mathrm{C}$.

The equation for $\mathrm{T}_{\mathrm{j}}$ is as follows: $\mathrm{Tj}=\theta_{\mathrm{JA}}$ * Pd_total $+\mathrm{T}_{\mathrm{A}}$
$\mathrm{Tj}=$ Junction Temperature
$\theta_{\mathrm{JA}}=$ Junction-to-Ambient Thermal Resistance
Pd_total = Total Device Power Dissipation (example calculation is in section 1 above)
$\mathrm{T}_{\mathrm{A}}=$ Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{J A}$ must be used. Assuming a moderate air flow of 1 meter per second and a multi-layer board, the appropriate value is $39.5^{\circ} \mathrm{C} / \mathrm{W}$ per Table 6 below.

Therefore, Tj for an ambient temperature of $85^{\circ} \mathrm{C}$ with all outputs switching is:
$85^{\circ} \mathrm{C}+0.274 \mathrm{~W} * 39.5^{\circ} \mathrm{C} / \mathrm{W}=95.8^{\circ} \mathrm{C}$. This is below the limit of $125^{\circ} \mathrm{C}$.
This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

Table 6. Thermal Resistance $\theta_{\mathrm{JA}}$ for 32 Lead VFQFN, Forced Convection

| $\theta_{\text {JA }}$ by Velocity |  |  |  |
| :--- | :---: | :---: | :---: |
| Meters per Second | $\mathbf{0}$ | $\mathbf{1}$ | $\mathbf{2 . 5}$ |
| Multi-Layer PCB, JEDEC Standard Test Boards | $39.5^{\circ} \mathrm{C} / \mathrm{W}$ | $34.5^{\circ} \mathrm{C} / \mathrm{W}$ | $31.0^{\circ} \mathrm{C} / \mathrm{W}$ |

3. Calculations and Equations.

The purpose of this section is to calculate the power dissipation for the LVPECL output pairs.
LVPECL output driver circuit and termination are shown in Figure 7.


Figure 7. LVPECL Driver Circuit and Termination

To calculate worst case power dissipation into the load, use the following equations which assume a $50 \Omega$ load, and a termination voltage of $\mathrm{V}_{\mathrm{CC}}-2 \mathrm{~V}$.

- For logic high, $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\mathrm{OH} \text { MAX }}=\mathrm{V}_{\text {CC_MAX }}-0.935 \mathrm{~V}$ $\left(\mathrm{V}_{\text {CC_MAX }}-\mathrm{V}_{\text {OH_MAX }}\right)=0 . \overline{9} 35 \mathrm{~V}$
- For logic low, $\mathrm{V}_{\mathrm{OUT}}=\mathrm{V}_{\text {OL_MAX }}=\mathrm{V}_{\mathrm{CC} \_\mathrm{MAX}}-1.67 \mathrm{~V}$ $\left(\mathrm{V}_{\text {CC_MAX }}-\mathrm{V}_{\text {OL_MAX }}\right)=1.67 \mathrm{~V}$
$\mathrm{Pd} \_\mathrm{H}$ is power dissipation when the output drives high.
$\mathrm{Pd} \_\mathrm{L}$ is the power dissipation when the output drives low.
 $[(2 \mathrm{~V}-0.935 \mathrm{~V}) / 50 \Omega] * 0.935 \mathrm{~V}=19.92 \mathrm{~mW}$
 $[(2 \mathrm{~V}-1.67 \mathrm{~V}) / 50 \Omega]$ * $1.67 \overline{\mathrm{~V}}=11.2 \mathrm{~mW}$

Total Power Dissipation per output pair $=$ Pd_H + Pd_L $=31.12 \mathrm{~mW}$

## Reliability Information

Table 7. $\theta_{\text {JA }}$ vs. Air Flow Table for a 32 Lead VFQFN

| $\theta_{\mathrm{JA}}$ vs. Air Flow |  |  |  |
| :--- | :---: | :---: | :---: |
| Meters per Second | $\mathbf{0}$ | $\mathbf{1}$ | $\mathbf{2 . 5}$ |
| Multi-Layer PCB, JEDEC Standard Test Boards | $39.5^{\circ} \mathrm{C} / \mathrm{W}$ | $34.5^{\circ} \mathrm{C} / \mathrm{W}$ | $31.0^{\circ} \mathrm{C} / \mathrm{W}$ |

## Transistor Count

The transistor count for ICS853S031I is: 8264

Package Outline Drawings - Page 1


Package Outline Drawings - Page 2


## Ordering Information

Table 9. Ordering Information

| Part/Order Number | Marking | Package | Shipping Packaging | Temperature |
| :--- | :---: | :---: | :---: | :---: |
| 853S012AKILF | ICS3S012AIL | Lead-Free, 32 Lead VFQFN | Tray | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| 853S012AKILFT | ICS3S012AIL | Lead-Free, 32 Lead VFQFN | Tape \& Reel | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |

## Revision History

| Date | Description of Change |
| :---: | :--- |
| August 23, 2017 | Updated the electrical characteristics for $t_{\text {PD }}$ in Table 5. <br> Updated the package outline drawings; however, no mechanical changes. |
|  | Figures 2E, 3E corrected misspelling on Driver |
|  | Removed quantity from Tape and Reel |

## IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.
(Rev.1.0 Mar 2020)

## Corporate Headquarters

TOYOSU FORESIA, 3-2-24 Toyosu,
Koto-ku, Tokyo 135-0061, Japan
www.renesas.com

## Contact Information

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/

## Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Clock Drivers \& Distribution category:
Click to view products by Renesas manufacturer:
Other Similar products are found below :
8501BYLF P9090-0NLGI8 854110AKILF 83210AYLF NB6VQ572MMNG HMC6832ALP5LETR RS232-S5 6ES7390-1AF30-0AA0
CDCVF2505IDRQ1 LV5609LP-E NB7L572MNR4G SY100EP33VKG HMC7043LP7FETR ISPPAC-CLK5520V-01T100C EC4P-221MRXD1 6EP1332-1SH71 6ES7222-1BH32-0XB0 6ES7231-4HD32-0XB0 AD246JN AD246JY AD9510BCPZ AD9510BCPZ-REEL7 AD9511BCPZ AD9511BCPZ-REEL7 AD9512BCPZ AD9512UCPZ-EP AD9513BCPZ AD9514BCPZ AD9514BCPZ-REEL7 AD9515BCPZ AD9515BCPZ-REEL7 AD9572ACPZLVD AD9572ACPZPEC AD9513BCPZ-REEL7 ADCLK950BCPZ-REEL7 ADCLK950BCPZ AD9553BCPZ HMC940LC4B HMC6832ALP5LE CSPUA877ABVG8 9P936AFLFT 49FCT3805ASOG 49FCT3805DQGI 49FCT3805EQGI 49FCT805CTQG 74FCT3807EQGI 74FCT388915TEPYG 853S013AMILF 853S058AGILF 8SLVD1208-33NBGI

