## Crystal or Differential to Differential Clock Fanout Buffer

# IDT8T39S10I

## DATASHEET

## **General Description**

The IDT8T39S10I is a high-performance clock fanout buffer. The input clock can be selected from two differential inputs or one crystal input. The internal oscillator circuit is automatically disabled if the crystal input is not selected. The crystal pin can be driven by single-ended clock when crystal is bypassed. The selected signal is distributed to ten differential outputs which can be configured as LVPECL, LVDS or HSCL outputs. In addition, an LVCMOS output is provided. All outputs can be disabled into a high-impedance state. The device is designed for signal fanout of high-frequency, low phase-noise clock and data signal. The outputs are at a defined level when inputs are open circuit or tied to ground. It is designed to operate from a 3.3V or 2.5V core power supply, and either a 3.3V or 2.5V output operating supply.

### Features

- Two differential reference clock input pairs
- Differential input pairs can accept the following differential input levels: LVPECL, LVDS, HCSL
- Crystal Oscillator Interface
- Crystal input frequency range: 10MHz to 40MHz
- Maximum Output Frequency LVPECL - 2GHz
   LVDS - 2GHz
   HCSL - 250MHz
   LVCMOS - 250MHz
- Two banks, each has five differential output pairs that can be configured as LVPECL or LVDS or HCSL
- One single-ended reference output with synchronous enable to avoid clock glitch
- Output skew: (Bank A and Bank B at the same output level) 70ps (max)
- Part-to-part skew: 250ps (max)
- Additive RMS phase jitter: 0.153ps (typical)
- Supply voltage modes: V<sub>DD</sub>/V<sub>DDO</sub> 3.3V/3.3V 3.3V/2.5V 2.5V/2.5V
- -40°C to 85°C ambient operating temperature
- Lead-free (RoHS 6) packaging

## **Block Diagram**



## **Pin Description and Pin Characteristic Tables**

### Table 1. Pin Descriptions

| Number                    | Name                  | T      | уре                 | Description                                                                                                                                            |
|---------------------------|-----------------------|--------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2                      | QA0, nQA0             | Output |                     | Differential Bank A clock output pair. LVPECL, LVDS or HCSL interface levels.                                                                          |
| 3, 4                      | QA1, nQA1             | Output |                     | Differential Bank A clock output pair. LVPECL, LVDS or HCSL interface levels.                                                                          |
| 5, 8, 29, 32, 45          | V <sub>DDO</sub>      | Power  |                     | Output supply pins.                                                                                                                                    |
| 6, 7                      | QA2, nQA2             | Output |                     | Differential Bank A clock output pair. LVPECL, LVDS or HCSL interface levels.                                                                          |
| 9, 10                     | QA3, nQA3             | Output |                     | Differential Bank A clock output pair. LVPECL, LVDS or HCSL interface levels.                                                                          |
| 11, 12                    | QA4, nQA4             | Output |                     | Differential Bank A clock output pair. LVPECL, LVDS or HCSL interface levels.                                                                          |
| 13, 18, 24,<br>37, 43, 48 | GND                   | Power  |                     | Power supply ground.                                                                                                                                   |
| 14, 47                    | SMODEA0,<br>SMODEA1   | Input  | Pulldown            | Output driver select for Bank A outputs. See Table 3D for function.<br>LVCMOS/LVTTL interface levels.                                                  |
| 15, 42                    | V <sub>DD</sub>       | Power  |                     | Power supply pins.                                                                                                                                     |
| 16,<br>17                 | XTAL_IN,<br>XTAL_OUT  | Input  |                     | Crystal oscillator interface. XTAL_IN is the input, XTAL_OUT is the output.                                                                            |
| 19,<br>22                 | REF_SEL0,<br>REF_SEL1 | Input  | Pulldown            | Input clock selection. LVCMOS/LVTTL interface levels.<br>See Table 3A for function.                                                                    |
| 20                        | CLK0                  | Input  | Pulldown            | Non-inverting differential clock.                                                                                                                      |
| 21                        | nCLK0                 | Input  | Pullup/<br>Pulldown | Inverting differential clock. Internal resistor bias to $V_{DD}/2$ .                                                                                   |
| 23, 39                    | SMODEB0,<br>SMODEB1   | Input  | Pulldown            | Output driver select for Bank B outputs. See Table 3D for function.<br>LVCMOS/LVTTL interface levels.                                                  |
| 25, 26                    | nQB4, QB4             | Output |                     | Differential Bank B clock output pair. LVPECL, LVDS or HCSL interface levels.                                                                          |
| 27, 28                    | nQB3, QB3             | Output |                     | Differential Bank B clock output pair. LVPECL, LVDS or HCSL interface levels.                                                                          |
| 30, 31                    | nQB2, QB2             | Output |                     | Differential Bank B clock output pair. LVPECL, LVDS or HCSL interface levels.                                                                          |
| 33, 34                    | nQB1, QB1             | Output |                     | Differential Bank B clock output pair. LVPECL, LVDS or HCSL interface levels.                                                                          |
| 35, 36                    | nQB0, QB0             | Output |                     | Differential Bank B clock output pair. LVPECL, LVDS or HCSL interface levels.                                                                          |
| 38                        | IREF                  | Input  |                     | An external fixed precision resistor (475 $\Omega$ ) from this pin to ground provides a reference current used for HCSL mode. QXx, nQXx clock outputs. |
| 40                        | nCLK1                 | Input  | Pullup/<br>Pulldown | Inverting differential clock. Internal resistor bias to V <sub>DD</sub> /2.                                                                            |
| 41                        | CLK1                  | Input  | Pulldown            | Non-inverting differential clock.                                                                                                                      |
| 44                        | REFOUT                | Output |                     | Single-ended reference clock output. LVCMOS/LVTTL interface levels                                                                                     |
| 46                        | OE_SE                 | Input  | Pulldown            | Output enable. LVCMOS/LVTTL interface levels. See Table 3B.                                                                                            |

NOTE: Pulldown and Pullup refer to an internal input resistors. See Table 2, Pin Characteristics, for typical values.

#### **Table 2. Pin Characteristics**

| Symbol                | Parameter                               |         | Test Conditions                          | Minimum | Typical | Maximum | Units |
|-----------------------|-----------------------------------------|---------|------------------------------------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance                       |         | SMODEx[0:1],<br>REF_SEL[0:1], OE_SE pins |         | 4       |         | pF    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor                 |         |                                          |         | 51      |         | kΩ    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor                   |         |                                          |         | 51      |         | kΩ    |
| C <sub>PD</sub>       | Power<br>Dissipation<br>Capacitance     | Qx, nQx | V <sub>DDO</sub> = 3.3V                  |         | 3.5     |         | pF    |
| 0                     | Power Dissipation Capacitance<br>REFOUT |         | $V_{DDO} = 3.3V$                         |         | 8       |         | pF    |
| C <sub>PD</sub>       |                                         |         | $V_{DDO} = 2.5V$                         |         | 7       |         | pF    |
| R <sub>OUT</sub>      | Output                                  | REFOUT  | $V_{DDO} = 3.3V$                         |         | 15      |         | Ω     |
|                       | Impedance                               | REFOUT  | $V_{DDO} = 2.5V$                         |         | 20      |         | Ω     |

## **Function Tables**

#### Table 3A. REF\_SELx Function Table

| Control Input | Selected Input Reference Clock |
|---------------|--------------------------------|
| REF_SEL[1:0]  |                                |
| 00 (default)  | CLK0, nCLK0                    |
| 01            | CLK1, nCLK1                    |
| 10            | XTAL                           |
| 11            | XTAL                           |

#### Table 3B. OE\_SE Function Table

| OE_SE       | REFOUT         |
|-------------|----------------|
| 0 (default) | High-Impedance |
| 1           | Enabled        |

NOTE: Synchronous output enable to avoid clock glitch.

### Table 3C. Input/Output Operation Table, OE\_SE

| Input Status |               |                                      | Output State              |
|--------------|---------------|--------------------------------------|---------------------------|
| OE_SE        | REF_SEL [1:0] | CLKx and nCLKx                       | REFOUT                    |
| 0 (default)  | Don't care    | Don't Care                           | High Impedance            |
| 1            | 10 or 11      | Don't Care                           | Fanout crystal oscillator |
|              |               | CLK0 and nCLK0 are both open circuit | Logic low                 |
| 4            | 00 (defeuilt) | CLK0 and nCLK0 are tied to ground    | Logic low                 |
| 1            | 00 (default)  | CLK0 is high, nCLK0 is low           | Logic High                |
|              |               | CLK0 is low, nCLK0 is high           | Logic Low                 |
|              |               | CLK1 and nCLK1 are both open circuit | Logic low                 |
| 4            | 01            | CLK1 and nCLK1 are tied to ground    | Logic low                 |
| I            | 01            | CLK1 is high, nCLK1 is low           | Logic High                |
|              |               | CLK1 is low, nCLK1 is high           | Logic Low                 |

### Table 3D. Input/Output Operation Table, SMODEA

| Input Status |              |                                      | Output State                     |
|--------------|--------------|--------------------------------------|----------------------------------|
| SMODEA[1:0]  | REF_SEL[1:0] | CLKx and nCLKx                       | QA[4:0], nQA[4:0]                |
| 11           | Don't care   | Don't Care                           | High Impedance                   |
| 00, 01 or 10 | 10 or 11     | Don't Care                           | Fanout crystal oscillator        |
|              |              | CLK0 and nCLK0 are both open circuit | QA[4:0] = Low<br>nQA4:0] = High  |
| 00.01.57.10  | 00 (default) | CLK0 and nCLK0 are tied to ground    | QA[4:0] = Low<br>nQA[4:0] = High |
| 00, 01 or 10 |              | CLK0 is high, nCLK0 is low           | QA[4:0] = High<br>nQA[4:0] = Low |
|              |              | CLK0 is low, nCLK0 is high           | QA[4:0] = Low<br>nQA[4:0] = High |
|              |              | CLK1 and nCLK1 are both open circuit | QA[4:0] = Low<br>nQA4:0] = High  |
| 00, 01 or 10 |              | CLK1 and CLK1 are tied to ground.    | QA[4:0] = Low<br>nQA[4:0] = High |
|              | 01           | CLK1 is high, nCLK1 is low           | QA[4:0] = High<br>nQA[4:0] = Low |
|              |              | CLK1 is low, nCLK1 is high           | QA[4:0] = Low<br>nQA4:0]=High    |

### Table 3E. Input/Output Operation Table, SMODEB

| Input Status |              |                                      | Output State                     |
|--------------|--------------|--------------------------------------|----------------------------------|
| SMODEB[1:0]  | REF_SEL[1:0] | CLKx and nCLKx                       | QB[4:0], nQB[4:0]                |
| 11           | Don't care   | Don't Care                           | High Impedance                   |
| 00, 01 or 10 | 10 or 11     | Don't Care                           | Fanout crystal oscillator        |
|              |              | CLK0 and nCLK0 are both open circuit | QB[4:0] = Low<br>nQB4:0] = High  |
| 00.01.55.10  | 00 (1-6-11)  | CLK0 and nCLK0 are tied to ground    | QB[4:0] = Low<br>nQB[4:0] = High |
| 00, 01 or 10 | 00 (default) | CLK0 is high, nCLK0 is low           | QB[4:0] = High<br>nQB[4:0] = Low |
|              |              | CLK0 is low, nCLK0 is high           | QB[4:0] = Low<br>nQB[4:0] = High |
|              |              | CLK1 and nCLK1 are both open circuit | QB[4:0] = Low<br>nQB[4:0] = High |
| 00.01.01.10  | 01           | CLK1 and nCLK1 are tied to ground    | QB[4:0] = Low<br>nQB[4:0] = High |
| 00, 01 or 10 | 01           | CLK1 is high, nCLK1 is low           | QB[4:0] = High<br>nQB[4:0] = Low |
|              |              | CLK1 is low, nCLK1 is high           | QB[4:0] = Low<br>nQB[4:0] = High |

| SMODEA1 | SMODEA0 | Output Type      |
|---------|---------|------------------|
| 0       | 0       | LVPECL (default) |
| 0       | 1       | LVDS             |
| 1       | 0       | HCSL             |
| 1       | 1       | High-impedance   |

### Table 3F. Output Level Selection Table, QA[0:4], nQA[0:4]

### Table 3G. Output Level Selection Table, QB[0:4], nQB[0:4]

| SMODEB1 | SMODEB0 | Output Type      |
|---------|---------|------------------|
| 0       | 0       | LVPECL (default) |
| 0       | 1       | LVDS             |
| 1       | 0       | HCSL             |
| 1       | 1       | High-impedance   |

## **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of the product at these conditions or any conditions beyond those listed in the *DC Characteristics or AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item                                                                      | Rating                                      |
|---------------------------------------------------------------------------|---------------------------------------------|
| Supply Voltage, V <sub>DD</sub>                                           | 4.6V                                        |
| Inputs, V <sub>I</sub><br>XTAL_IN<br>Other Inputs                         | 0V to 2V<br>-0.5V to V <sub>DD</sub> + 0.5V |
| Outputs, V <sub>O</sub> , (HCSL, LVCMOS)                                  | -0.5V to V <sub>DDO</sub> + 0.5V            |
| Outputs, I <sub>O</sub> , (LVPECL)<br>Continuous Current<br>Surge Current | 50mA<br>100mA                               |
| Outputs, I <sub>O</sub> , (LVDS)<br>Continuous Current<br>Surge Current   | 10mA<br>15mA                                |
| Package Thermal Impedance, q <sub>JA</sub>                                | 30.5°C/W (0 mps)                            |
| Storage Temperature, T <sub>STG</sub>                                     | -65°C to 150°C                              |

## **DC Electrical Characteristics**

#### Table 4A. Power Supply DC Characteristics, $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , GND = 0V, $T_A = -40^{\circ}$ C to $85^{\circ}$ C

| Symbol           | Parameter             | Test Conditions              | Minimum | Typical | Maximum | Units |
|------------------|-----------------------|------------------------------|---------|---------|---------|-------|
| V <sub>DD</sub>  | Power Supply Voltage  |                              | 3.135   | 3.3     | 3.465   | V     |
| V <sub>DDO</sub> | Output Supply Voltage |                              | 3.135   | 3.3     | 3.465   | V     |
| I <sub>DD</sub>  | Power Supply Current  | SMODEA/B[1:0] = 01           |         | 61      | 75      | mA    |
| I <sub>DDO</sub> | Output Supply Current | SMODEA/B[1:0] = 01           |         | 211     | 255     | mA    |
| I <sub>EE</sub>  | Power Supply Current  | SMODEA/B[1:0] = 00 (default) |         | 151     | 184     | mA    |
| I <sub>DD</sub>  | Power Supply Current  | SMODEA/B[1:0] = 10           |         | 43      | 55      | mA    |
| I <sub>DDO</sub> | Power Supply Current  | SMODEA/B[1:0] = 10           |         | 25      | 35      | mA    |

NOTE: Characterized with all outputs unloaded. I<sub>DDO</sub> includes REFOUT.

#### Table 4B. Power Supply DC Characteristics, $V_{DD}$ = 3.3V±5%, $V_{DDO}$ = 2.5V±5%, GND = 0V, T<sub>A</sub> = -40°C to 85°C

| Symbol           | Parameter             | Test Conditions              | Minimum | Typical | Maximum | Units |
|------------------|-----------------------|------------------------------|---------|---------|---------|-------|
| V <sub>DD</sub>  | Power Supply Voltage  |                              | 3.135   | 3.3     | 3.465   | V     |
| V <sub>DDO</sub> | Output Supply Voltage |                              | 2.375   | 2.5     | 2.625   | V     |
| I <sub>DD</sub>  | Power Supply Current  | SMODEA/B[1:0] = 01           |         | 61      | 75      | mA    |
| I <sub>DDO</sub> | Output Supply Current | SMODEA/B[1:0] = 01           |         | 210     | 255     | mA    |
| I <sub>EE</sub>  | Power Supply Current  | SMODEA/B[1:0] = 00 (default) |         | 147     | 184     | mA    |
| I <sub>DD</sub>  | Power Supply Current  | SMODEA/B[1:0] = 10           |         | 43      | 55      | mA    |
| I <sub>DDO</sub> | Power Supply Current  | SMODEA/B[1:0] = 10           |         | 25      | 35      | mA    |

NOTE: Characterized with all outputs unloaded. I<sub>DDO</sub> includes REFOUT.

| Symbol           | Parameter             | Test Conditions              | Minimum | Typical | Maximum | Units |
|------------------|-----------------------|------------------------------|---------|---------|---------|-------|
| V <sub>DD</sub>  | Power Supply Voltage  |                              | 2.375   | 2.5     | 2.625   | V     |
| V <sub>DDO</sub> | Output Supply Voltage |                              | 2.375   | 2.5     | 2.625   | V     |
| I <sub>DD</sub>  | Power Supply Current  | SMODEA/B[1:0] = 01           |         | 56      | 69      | mA    |
| I <sub>DDO</sub> | Output Supply Current | SMODEA/B[1:0] = 01           |         | 202     | 245     | mA    |
| I <sub>EE</sub>  | Power Supply Current  | SMODEA/B[1:0] = 00 (default) |         | 141     | 173     | mA    |
| I <sub>DD</sub>  | Power Supply Current  | SMODEA/B[1:0] = 10           |         | 40      | 50      | mA    |
| I <sub>DDO</sub> | Power Supply Current  | SMODEA/B[1:0] = 10           |         | 24      | 32      | mA    |

### Table 4C. Power Supply DC Characteristics, $V_{DD}$ = 2.5V±5%, $V_{DDO}$ = 2.5V±5%, GND = 0V, T<sub>A</sub> = -40°C to 85°C

NOTE: Characterized with all outputs unloaded.  $\mathsf{I}_{\mathsf{DDO}}$  includes REFOUT.

#### Table 4D. LVCMOS/LVTTL DC Characteristics,

 $V_{DD}$  = 3.3V±5%, 2.5V±5%,  $V_{DDO}$  = 3.3V±5% or 2.5V±5%, GND = 0V, T<sub>A</sub> = -40°C to 85°C

| Symbol                             | Parameter                     |                                         | Test Conditions                                                 | Minimum | Typical | Maximum               | Units |
|------------------------------------|-------------------------------|-----------------------------------------|-----------------------------------------------------------------|---------|---------|-----------------------|-------|
| V <sub>IH</sub> Input High Voltage |                               |                                         | $V_{DD} = 3.3V \pm 5\%$                                         | 2       |         | V <sub>DD</sub> + 0.3 | V     |
|                                    |                               | e                                       | V <sub>DD</sub> = 2.5V±5%                                       | 1.7     |         | V <sub>DD</sub> + 0.3 | V     |
| M                                  | Input Low Voltage             |                                         | V <sub>DD</sub> = 3.3V±5%                                       | -0.3    |         | 0.8                   | V     |
| V <sub>IL</sub>                    | Input Low Voltage             | ;                                       | V <sub>DD</sub> = 2.5V±5%                                       | -0.3    |         | 0.7                   | V     |
| IIH                                | Input High<br>Current         | REF_SEL,<br>SMODEA,<br>SMODEB,<br>OE_SE | V <sub>DD</sub> = V <sub>IN</sub> = 3.465V or 2.625V            |         |         | 150                   | μΑ    |
| I <sub>IL</sub>                    | Input Low<br>Current          | OE_SE                                   | $V_{DD} = 3.465 V \text{ or } 2.625 V, V_{IN} = 0 V$            | -5      |         |                       | μΑ    |
| V                                  | Output High                   | REFOUT                                  | V <sub>DDO</sub> = 3.3V±5%: I <sub>OH</sub> = -8mA              | 2.6     |         |                       | V     |
| V <sub>OH</sub>                    | Voltage; NOTE 1               | REFOUT                                  | V <sub>DDO</sub> = 2.5V±5%: I <sub>OH</sub> = -8mA              | 1.8     |         |                       | V     |
| V <sub>OL</sub>                    | Output Low<br>Voltage; NOTE 1 | REFOUT                                  | V <sub>DDO</sub> = 3.3V±5% or 2.5V±5%:<br>I <sub>OL</sub> = 8mA |         |         | 0.5                   | V     |

### Table 4E. Differential DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ or 2.625V T<sub>A</sub> = -40°C to 85°C

| Symbol           | Parameter                        |                        | Test Conditions                                        | Minimum   | Typical | Maximum                | Units |
|------------------|----------------------------------|------------------------|--------------------------------------------------------|-----------|---------|------------------------|-------|
| IIH              | Input High<br>Current            | CLK[0:1],<br>nCLK[0:1] | $V_{DD} = V_{IN} = 3.465 V \text{ or } 2.625 V$        |           |         | 150                    | μA    |
| Input Low        |                                  | CLK[0:1]               | $V_{DD} = 3.465V \text{ or } 2.625V,$<br>$V_{IN} = 0V$ | -5        |         |                        | μA    |
| ΊL               | Current                          | nCLK[0:1]              | $V_{DD} = 3.465V \text{ or } 2.625V,$<br>$V_{IN} = 0V$ | -150      |         |                        | μA    |
| V <sub>PP</sub>  | Peak-to-Peak In<br>NOTE 1        | out Voltage;           |                                                        | 0.240     |         | 1.3                    | V     |
| V <sub>CMR</sub> | Common Mode I<br>Voltage; NOTE 1 | •                      |                                                        | GND + 0.5 |         | V <sub>DD</sub> – 0.85 | V     |

NOTE 1:  $V_{\rm IL}$  should not be less than -0.3V. NOTE 2. Common mode voltage is defined as the crosspoint.

| Symbol             | Parameter                            | Test Conditions | Minimum                | Typical | Maximum                | Units |
|--------------------|--------------------------------------|-----------------|------------------------|---------|------------------------|-------|
| V <sub>OH</sub>    | Output High Voltage; NOTE 1          |                 | V <sub>DDO</sub> – 1.4 |         | V <sub>DDO</sub> – 0.9 | V     |
| V <sub>OL</sub>    | Output Low Voltage; NOTE 1           |                 | V <sub>DDO</sub> - 2.0 |         | V <sub>DDO</sub> – 1.7 | V     |
| V <sub>SWING</sub> | Peak-to-Peak Output<br>Voltage Swing |                 | 0.6                    |         | 1.0                    | V     |

### Table 4F. LVPECL DC Characteristics, $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , GND = 0V, $T_A = -40^{\circ}C$ to $85^{\circ}C$

NOTE 1: Outputs terminated with 50  $\Omega$  to V\_{DDO} – 2V.

#### Table 4G. LVPECL DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ or 2.625V, $V_{DDO} = 2.5V \pm 5\%$ , GND = 0V, $T_A = -40^{\circ}$ C to $85^{\circ}$ C

| Symbol             | Parameter                            | Test Conditions | Minimum                | Typical | Maximum                | Units |
|--------------------|--------------------------------------|-----------------|------------------------|---------|------------------------|-------|
| V <sub>OH</sub>    | Output High Voltage; NOTE 1          |                 | V <sub>DDO</sub> - 1.4 |         | V <sub>DDO</sub> - 0.9 | V     |
| V <sub>OL</sub>    | Output Low Voltage; NOTE 1           |                 | V <sub>DDO</sub> - 2.0 |         | V <sub>DDO</sub> – 1.7 | V     |
| V <sub>SWING</sub> | Peak-to-Peak Output<br>Voltage Swing |                 | 0.4                    |         | 1.0                    | V     |

NOTE 1: Outputs terminated with 50  $\Omega$  to V\_DDO – 2V.

### Table 4H. LVDS DC Characteristics, $V_{DD}$ = 3.3V±5% or 2.625V, $V_{DDO}$ = 2.5V±5%, GND = 0V, T<sub>A</sub> = -40°C to 85°C

| Symbol          | Parameter                        | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------|----------------------------------|-----------------|---------|---------|---------|-------|
| V <sub>OD</sub> | Differential Output Voltage      |                 | 247     | 400     | 462     | mV    |
| $\Delta V_{OD}$ | V <sub>OD</sub> Magnitude Change |                 |         |         | 50      | mV    |
| V <sub>OS</sub> | Offset Voltage                   |                 | 1.00    | 1.16    | 1.25    | V     |
| $\Delta V_{OS}$ | V <sub>OS</sub> Magnitude Change |                 |         |         | 50      | mV    |

### Table 4I. LVDS DC Characteristics, $V_{DD} = V_{DDO} = 2.5V \pm 5\%$ , GND = 0V, $T_A = -40^{\circ}$ C to $85^{\circ}$ C

| Symbol          | Parameter                        | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------|----------------------------------|-----------------|---------|---------|---------|-------|
| V <sub>OD</sub> | Differential Output Voltage      |                 | 247     | 400     | 462     | mV    |
| $\Delta V_{OD}$ | V <sub>OD</sub> Magnitude Change |                 |         |         | 50      | mV    |
| V <sub>OS</sub> | Offset Voltage                   |                 | 1.00    | 1.12    | 1.21    | V     |
| $\Delta V_{OS}$ | V <sub>OS</sub> Magnitude Change |                 |         |         | 50      | mV    |

#### **Table 5. Crystal Characteristics**

| Parameter                          | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------------------------|-----------------|---------|---------|---------|-------|
| Mode of Oscillation Fundamental    |                 |         |         |         |       |
| Frequency                          |                 | 10      |         | 40      | MHz   |
| Equivalent Series Resistance (ESR) |                 |         |         | 50      | Ω     |
| Shunt Capacitance                  |                 |         |         | 7       | pF    |
| Capacitive Loading (CL)            |                 |         | 12      | 18      | pF    |

## **AC Electrical Characteristics**

Table 6A. AC Characteristics,  $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ 

| Symbol                          | Parameter                                                                     |                         | Test Conditions                     | Minimum | Typical | Maximum                                                                                                                  | Units |
|---------------------------------|-------------------------------------------------------------------------------|-------------------------|-------------------------------------|---------|---------|--------------------------------------------------------------------------------------------------------------------------|-------|
|                                 |                                                                               |                         | Using External Crystal              | 10      |         | 40                                                                                                                       | MHz   |
| f <sub>out</sub>                | Output Frequency                                                              | LVDS, LVPECL<br>Outputs |                                     |         |         | 2000                                                                                                                     | MHz   |
|                                 |                                                                               | HCSL Outputs            |                                     |         |         | 2000<br>250<br>250<br>0.200<br>0.200<br>0.250<br>0.525<br>1.10<br>1.15<br>2.65<br>70<br>250<br>100<br>920<br>+150<br>520 | MHz   |
|                                 |                                                                               | LVCMOS Output           |                                     |         |         | 250                                                                                                                      | MHz   |
|                                 | Buffer Additive Phase                                                         | -                       | SMODEA/B[1:0] = 00                  |         | 0.153   | 0.200                                                                                                                    | ps    |
| t <sub>jit</sub>                | 156.25MHz Integratio                                                          | n Range                 | SMODEA/B[1:0] = 01                  |         | 0.163   | 0.200                                                                                                                    | ps    |
|                                 | REF_SEL[1:0] = 00 o                                                           | r 01                    | SMODEA/B[1:0] = 10                  |         | 0.198   | 0.250                                                                                                                    | ps    |
| tjit(Ø)                         | RMS Phase Jitter; 25MHz<br>Integration Range: 100Hz - 1MHz                    |                         | REF_SEL[1:0] = 10 or 11             |         | 0.250   | 0.525                                                                                                                    | ps    |
|                                 | Propagation Delay; C                                                          | K0 nCLK0 or             | SMODEA/B[1:0] = 00                  | 0.65    |         | 1.10                                                                                                                     | ns    |
| t <sub>PD</sub>                 | CLK1, nCLK1 to any                                                            | -                       | SMODEA/B[1:0] = 01                  | 0.59    |         | 2.65 n                                                                                                                   | ns    |
|                                 | NOTE 1                                                                        |                         | SMODEA/B[1:0] = 10                  | 1.70    |         | 2.65                                                                                                                     | ns    |
| <i>t</i> sk(o)                  | Output Skew; NOTE 2, 3                                                        |                         |                                     |         |         | 70                                                                                                                       | ps    |
| <i>t</i> sk(pp)                 | Part-to-Part Skew; No                                                         | DTE 3, 4                |                                     |         |         | 250                                                                                                                      | ps    |
| V <sub>RB</sub>                 | Ring-back Voltage<br>Margin; NOTE 5, 6                                        | HCSL Outputs            |                                     | -100    |         | 100                                                                                                                      | mV    |
| V <sub>MAX</sub>                | Voltage High;<br>NOTE 7, 8                                                    | HCSL Outputs            | HCSL Outputs                        |         |         | 920                                                                                                                      | mV    |
| V <sub>MIN</sub>                | Voltage Low;<br>NOTE 7, 9                                                     | HCSL Outputs            | HCSL Outputs                        | -150    |         | +150                                                                                                                     | mV    |
| V <sub>CROSS</sub>              | Absolute Crossing<br>Voltage;<br>NOTE 7, 10, 11                               | HCSL Outputs            | HCSL Outputs                        | 250     |         | 520                                                                                                                      | mV    |
| $\Delta V_{CROSS}$              | Total Variation of<br>V <sub>CROSS</sub> over all<br>edges;<br>NOTE 7, 10, 12 | HCSL Outputs            | HCSL Outputs                        |         |         | 140                                                                                                                      | mV    |
|                                 | Rise/Fall Edge Rate;<br>NOTE 13                                               | HCSL Outputs            | Measured between<br>150mV to +150mV | 0.6     |         | 4.0                                                                                                                      | V/ns  |
| . /.                            | Output Diss/Est Time                                                          |                         | SMODEA/B[1:0] = 00;<br>20% to 80%   | 60      | 200     | 310                                                                                                                      | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                                                         | •                       | SMODEA/B[1:0] = 01;<br>20% to 80%   | 40      | 170     | 300                                                                                                                      | ps    |
| MUX_ISOLATION                   | MUX Isolation                                                                 |                         | 156.25MHz                           |         | 70      |                                                                                                                          | dB    |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE: All LVDS and LVPECL parameters characterized up to 1.5GHz. HCSL parameters characterized up to 250MHz.

NOTE 1: Measured from the differential input crosspoint to the differential output crosspoint.

NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the differential crosspoint. NOTE 3: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 4: Defined as skew between outputs on different devices operating at the same supply voltage, same temperature, same frequency and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential crosspoint. NOTE 5: Measurement taken from differential waveform.

Notes continued on next page.

NOTE 6:  $T_{STABLE}$  is the time the differential clock must maintain a minimum ± 150mV differential voltage after rising/falling edges before it is allowed to drop back into the V<sub>RB</sub> ±100mV differential range.

NOTE 7: Measurement taken from single-ended waveform.

NOTE 8: Defined as the maximum instantaneous voltage including overshoot. See Parameter Measurement Information Section.

NOTE 9: Defined as the minimum instantaneous voltage including undershoot. See Parameter Measurement Information Section.

NOTE 10: Measured at crosspoint where the instantaneous voltage value of the rising edge of Qx equals the falling edge of nQx.

NOTE 11: Refers to the total variation from the lowest crosspoint to the highest, regardless of which edge is crossing. Refers to all crosspoint for this measurement.

NOTE 12: Defined as the total variation of all crossing voltages of rising Qx and falling nQx, This is the maximum allowed variance in Vcross for any particular system.

NOTE 13: Measured from -150mV to +150mV on the differential waveform (Qx minus nQx). The signal must be monotonic through the measurement region for rise and fall time. The 300mV measurement window is centered on the differential zero crossing.

#### **Test Conditions** Symbol Parameter Minimum Typical Units Maximum 10 Using External Crystal 40 MHz LVDS, LVPECL 2000 MHz Outputs **Output Frequency** fout **HCSL** Outputs MHz 250 LVCMOS Output 250 MHz SMODEA/B[1:0] = 00 0.235 0.181 ps Additive Phase Jitter: 156.25MHz Integration Range: 12kHz - 20MHz SMODEA/B[1:0] = 01 0.181 0.235 ps t<sub>iit</sub> REF\_SEL[1:0] = 00 or 10 SMODEA/B[1:0] = 10 0.200 0.250 ps RMS Phase Jitter; 25MHz tjit(Ø) 0.258 REF\_SEL[1:0] = 10 or 11 0.525 ps Integration Range: 100Hz - 1MHz SMODEA/B[1:0] = 000.40 1.60 ns Propagation Delay; CLK0, nCLK0 or CLK1, nCLK1 to any Qx, nQx Outputs; SMODEA/B[1:0] = 01 0.57 1.10 t<sub>PD</sub> ns NOTE 1 1.75 SMODEA/B[1:0] = 10 2.85 ns Output Skew; NOTE 2, 3 70 tsk(o) ps tsk(pp) Part-to-Part Skew; NOTE 3, 4 250 ps **Ring-back Voltage** V<sub>RB</sub> **HCSL** Outputs -100 100 mV Margin; NOTE 5, 6 Voltage High; V<sub>MAX</sub> **HCSL** Outputs 920 mV **NOTE 7, 8** Voltage Low; **HCSL** Outputs -150 +150 mV V<sub>MIN</sub> **NOTE 7, 9** Absolute Crossing V<sub>CROSS</sub> Voltage; **HCSL** Outputs 250 520 mV NOTE 7, 10, 11 Total Variation of $\Delta V_{CROSS}$ V<sub>CROSS</sub> over all edges; **HCSL** Outputs 140 mV NOTE 7, 10, 12 Rise/Fall Edge Rate; Measured between **HCSL** Outputs 0.6 V/ns 4.0 NOTE 13 150mV to +150mV SMODEA/B[1:0] = 00;200 60 310 ps 20% to 80% t<sub>R</sub> / t<sub>F</sub> **Output Rise/Fall Time** SMODEA/B[1:0] = 01;40 170 300 ps 20% to 80% MUX\_ISOLATION MUX Isolation 156.25MHz 70 dB

#### Table 6B. AC Characteristics, $V_{DD}$ = 3.3V±5%, $V_{DDO}$ = 2.5V±5%, $T_A$ = -40°C to 85°C

Notes continued on next page.

IDT8T39S10NLGI REVISION A MARCH 18. 2014



NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE: All LVDS and LVPECL parameters characterized up to 1.5GHz. HCSL parameters characterized up to 250MHz.

NOTE 1: Measured from the differential input crosspoint to the differential output crosspoint.

NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the differential crosspoint. NOTE 3: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 4: Defined as skew between outputs on different devices operating at the same supply voltage, same temperature, same frequency and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential crosspoint. NOTE 5: Measurement taken from differential waveform.

NOTE 6:  $T_{STABLE}$  is the time the differential clock must maintain a minimum ± 150mV differential voltage after rising/falling edges before it is allowed to drop back into the V<sub>RB</sub> ±100mV differential range.

NOTE 7: Measurement taken from single-ended waveform.

NOTE 8: Defined as the maximum instantaneous voltage including overshoot. See Parameter Measurement Information Section.

NOTE 9: Defined as the minimum instantaneous voltage including undershoot. See Parameter Measurement Information Section.

NOTE 10: Measured at crosspoint where the instantaneous voltage value of the rising edge of Qx equals the falling edge of nQx. NOTE 11: Refers to the total variation from the lowest crosspoint to the highest, regardless of which edge is crossing. Refers to all crosspoint for this measurement.

NOTE 12: Defined as the total variation of all crossing voltages of rising Qx and falling nQx, This is the maximum allowed variance in Vcross for any particular system.

NOTE 13: Measured from -150mV to +150mV on the differential waveform (Qx minus nQx). The signal must be monotonic through the measurement region for rise and fall time. The 300mV measurement window is centered on the differential zero crossing.

| Symbol                          | Parameter                                                            |                         | Test Conditions                     | Minimum | Typical | Maximum | Units |
|---------------------------------|----------------------------------------------------------------------|-------------------------|-------------------------------------|---------|---------|---------|-------|
|                                 |                                                                      |                         | Using External Crystal              | 10      |         | 40      | MHz   |
| fouт                            | Output Frequency                                                     | LVDS, LVPECL<br>Outputs |                                     |         |         | 2000    | MHz   |
|                                 |                                                                      | HCSL Outputs            |                                     |         |         | 250     | MHz   |
|                                 |                                                                      | LVCMOS Output           |                                     |         |         | 250     | MHz   |
|                                 | Additive Phase Jitter:15                                             | 6.25MHz                 | SMODEA/B[1:0] = 00                  |         | 0.159   | 0.205   | ps    |
| t <sub>jit</sub>                | Integration Range 12kHz - 20MHz                                      |                         | SMODEA/B[1:0] = 01                  |         | 0.173   | 0.215   | ps    |
|                                 | $REF_SEL[1:0] = 00 \text{ or } 0$                                    | )1                      | SMODEA/B[1:0] = 10                  |         | 0.211   | 0.250   | ps    |
| tjit(Ø)                         | RMS Phase Jitter; 25MHz Integration<br>Range: 100Hz - 1MHz           |                         | REF_SEL[1:0] = 10 or 11             |         | 0.254   | 0.510   | ps    |
|                                 | Propagation Delay; CL                                                | (0. nCLK0 or            | SMODEA/B[1:0] = 00                  | 0.68    |         | 1.15    | ns    |
| t <sub>PD</sub>                 | CLK1, nCLK1 to any Q>                                                |                         | SMODEA/B[1:0] = 01                  | 0.56    |         | 1.15    | ns    |
|                                 | NOTE 1                                                               |                         | SMODEA/B[1:0] = 10                  | 1.79    |         | 2.90    | ns    |
| <i>t</i> sk(o)                  | Output Skew; NOTE 2, 3                                               |                         |                                     |         |         | 70      | ps    |
| <i>t</i> sk(pp)                 | Part-to-Part Skew; NOT                                               | E 3, 4                  |                                     |         |         | 250     | ps    |
| V <sub>RB</sub>                 | Ring-back Voltage<br>Margin; NOTE 5, 6                               | HCSL Outputs            |                                     | -100    |         | 100     | mV    |
| V <sub>MAX</sub>                | Voltage High;<br>NOTE 7, 8                                           | HCSL Outputs            |                                     |         |         | 920     | mV    |
| V <sub>MIN</sub>                | Voltage Low;<br>NOTE 7, 9                                            | HCSL Outputs            |                                     | -150    |         | +150    | mV    |
| V <sub>CROSS</sub>              | Absolute Crossing<br>Voltage;<br>NOTE 7, 10, 11                      | HCSL Outputs            |                                     | 250     |         | 520     | mV    |
| $\Delta V_{CROSS}$              | Total Variation of V <sub>CROSS</sub> over all edges; NOTE 7, 10, 12 | HCSL Outputs            |                                     |         |         | 140     | mV    |
|                                 | Rise/Fall Edge Rate;<br>NOTE 13                                      | HCSL Outputs            | Measured between<br>150mV to +150mV | 0.6     |         | 4.0     | V/ns  |
| + /+                            |                                                                      | 1                       | SMODEA/B[1:0] = 00;<br>20% to 80%   | 60      | 200     | 310     | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                                                |                         | SMODEA/B[1:0] = 01;<br>20% to 80%   | 40      | 170     | 300     | ps    |
| MUX_ISOLATION                   | MUX Isolation                                                        |                         | 156.25MHz                           |         | 70      |         | dB    |

#### **Table 6C. AC Characteristics,** $V_{DD} = V_{DDO} = 2.5V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE: All LVDS and LVPECL parameters characterized up to 1.5GHz. HCSL parameters characterized up to 250MHz.

NOTE 1: Measured from the differential input crosspoint to the differential output crosspoint.

NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the differential crosspoint. NOTE 3: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 4: Defined as skew between outputs on different devices operating at the same supply voltage, same temperature, same frequency and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential crosspoint. NOTE 5: Measurement taken from differential waveform.

NOTE 6:  $T_{STABLE}$  is the time the differential clock must maintain a minimum ± 150mV differential voltage after rising/falling edges before it is allowed to drop back into the V<sub>RB</sub> ±100mV differential range.

Notes continued on next page.



NOTE 7: Measurement taken from single-ended waveform.

NOTE 8: Defined as the maximum instantaneous voltage including overshoot. See Parameter Measurement Information Section.

NOTE 9: Defined as the minimum instantaneous voltage including undershoot. See Parameter Measurement Information Section.

NOTE 10: Measured at crosspoint where the instantaneous voltage value of the rising edge of Qx equals the falling edge of nQx.

NOTE 11: Refers to the total variation from the lowest crosspoint to the highest, regardless of which edge is crossing. Refers to all crosspoint for this measurement.

NOTE 12: Defined as the total variation of all crossing voltages of rising Qx and falling nQx, This is the maximum allowed variance in Vcross for any particular system.

NOTE 13: Measured from -150mV to +150mV on the differential waveform (Qx minus nQx). The signal must be monotonic through the measurement region for rise and fall time. The 300mV measurement window is centered on the differential zero crossing

## Typical Phase Noise at 25MHz



## Additive Phase Jitter (LVPECL, 3.3V)

The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a

ratio of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a *dBc* value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot.



As with most timing specifications, phase noise measurements has issues relating to the limitations of the equipment. Often the noise floor of the equipment is higher than the noise floor of the device. The additive phase jitter is dependent on the input source and measurement equipment. The additive phase jitter for this device was measured using a Wenzel 156.25MHz oscillator as the input source and an Agilent E5052 Signal Source Analyzer.

## Additive Phase Jitter (LVDS, 3.3V)

The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a

ratio of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a *dBc* value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot.



As with most timing specifications, phase noise measurements has issues relating to the limitations of the equipment. Often the noise floor of the equipment is higher than the noise floor of the device. The additive phase jitter is dependent on the input source and measurement equipment. The additive phase jitter for this device was measured using a Wenzel 156.25MHz oscillator as the input source and an Agilent E5052 Signal Source Analyzer.

## Additive Phase Jitter (HCSL, 3.3V)

The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a

ratio of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a *dBc* value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot.



As with most timing specifications, phase noise measurements has issues relating to the limitations of the equipment. Often the noise floor of the equipment is higher than the noise floor of the device. The additive phase jitter is dependent on the input source and measurement equipment. The additive phase jitter for this device was measured using a Wenzel 156.25MHz oscillator as the input source and an Agilent E5052 Signal Source Analyzer.

## **Parameter Measurement Information**



#### 3.3V Core/3.3V HCSL Output Load Test Circuit







#### 2.5V Core/2.5V HCSL Output Load Test Circuit



#### 3.3V Core/3.3V HCSL Output Load Test Circuit



#### 3.3V Core/2.5V HCSL Output Load Test Circuit



3.3V Core/2.5V HCSL Output Load Test Circuit

IDT8T39S10NLGI REVISION A MARCH 18. 2014

## Parameter Measurement Information, continued



3.3V Core/3.3V LVPECL Output Load Test Circuit



3.3V Core/2.5V LVPECL Output Load Test Circuit



3.3V Core/2.5V LVDS Output Load Test Circuit



2.5V Core/2.5V LVPECL Output Load Test Circuit



3.3V Core/3.3V LVDS Output Load Test Circuit



2.5V Core/2.5V LVDS Output Load Test Circuit

## Parameter Measurement Information, continued













**Propagation Delay** 



LVDS Output Rise/Fall Time

**Differential Input Levels** 



LVPECL Output Rise/Fall Time

## Parameter Measurement Information, continued



#### **Offset Voltage Setup**







Single-ended Measurement Points for Absolute Crosspoint/Swing



**Differential Output Voltage Setup** 







Single-ended Measurement Points for Delta Crosspoint

## Parameter Measurement Information, continued



Differential Measurement Points for Rise/Fall Edge Rate



**Differential Measurement Points for Ringback** 

## **Applications Information**

### **Recommendations for Unused Input and Output Pins**

#### Inputs:

#### **CLK/nCLK** Inputs

For applications not requiring the use of the differential input, both CLK and nCLK can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from CLK to ground.

#### **Crystal Inputs**

For applications not requiring the use of the crystal oscillator input, both XTAL\_IN and XTAL\_OUT can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from XTAL\_IN to ground.

#### **LVCMOS Control Pins**

All control pins have internal pulldowns; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

#### Outputs:

#### LVCMOS Outputs

All unused LVCMOS output can be left floating We recommend that there is no trace attached.

#### **Differential Outputs**

All unused differential outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated.

#### **LVPECL** Outputs

All unused LVPECL output pairs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated.

#### **LVDS Outputs**

All unused LVDS output pairs can be either left floating or terminated with 100 $\Omega$  across. If they are left floating, we recommend that there is no trace attached.

### **Crystal Input Interface**

The IDT8T39S10I has been characterized with 18pF parallel resonant crystals. The capacitor values, C1 and C2, shown in *Figure 1* below were determined using an 18pF parallel resonant crystal and were chosen to minimize the ppm error. In addition, the recommended 12pF parallel resonant crystal tuning is shown in Figure 2.The optimum C1 and C2 values can be slightly adjusted for different board layouts.



Figure 1. Crystal Input Interface



Figure 2. Crystal Input Interface

### **Overdriving the XTAL Interface**

The XTAL\_IN input can be overdriven by an LVCMOS driver or by one side of a differential driver through an AC coupling capacitor. The XTAL\_OUT pin can be left floating. The amplitude of the input signal should be between 500mV and 1.8V and the slew rate should not be less than 0.2V/ns. For 3.3V LVCMOS inputs, the amplitude must be reduced from full swing to at least half the swing in order to prevent signal interference with the power rail and to reduce internal noise. *Figure 3A* shows an example of the interface diagram for a high speed 3.3V LVCMOS driver. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This

can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most  $50\Omega$  applications, R1 and R2 can be  $100\Omega$ . This can also be accomplished by removing R1 and changing R2 to  $50\Omega$ . The values of the resistors can be increased to reduce the loading for a slower and weaker LVCMOS driver. *Figure 3B* shows an example of the interface diagram for an LVPECL driver. This is a standard LVPECL termination with one side of the driver feeding the XTAL\_IN input. It is recommended that all components in the schematics be placed in the layout. Though some components might not be used, they can be utilized for debugging purposes. The datasheet specifications are characterized and guaranteed by using a quartz crystal as the input.



Figure 3A. General Diagram for LVCMOS Driver to XTAL Input Interface



Figure 3B. General Diagram for LVPECL Driver to XTAL Input Interface

### Wiring the Differential Input to Accept Single-Ended Levels

*Figure 4* shows how a differential input can be wired to accept single ended levels. The reference voltage  $V_1 = V_{DD}/2$  is generated by the bias resistors R1 and R2. The bypass capacitor (C1) is used to help filter noise on the DC bias. This bias circuit should be located as close to the input pin as possible. The ratio of R1 and R2 might need to be adjusted to position the V<sub>1</sub> in the center of the input voltage swing. For example, if the input clock swing is 2.5V and V<sub>DD</sub> = 3.3V, R1 and R2 value should be adjusted to set V<sub>1</sub> at 1.25V. The values below are for when both the single ended swing and V<sub>DD</sub> are at the same voltage. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the input will attenuate the signal in half. This can be done in one of two ways. First, R3 and R4 in parallel should equal the transmission line impedance. For most 50 $\Omega$  applications, R3 and R4 can be 100 $\Omega$ . The values of the resistors can be increased to reduce the loading for slower and weaker LVCMOS driver. When using single-ended signaling, the noise rejection benefits of differential signaling are reduced. Even though the differential input can handle full rail LVCMOS signaling, it is recommended that the amplitude be reduced. The datasheet specifies a lower differential amplitude, however this only applies to differential signals. For single-ended applications, the swing can be larger, however V<sub>IL</sub> cannot be less than -0.3V and V<sub>IH</sub> cannot be more than V<sub>DD</sub> + 0.3V. Though some of the recommended components might not be used, the pads should be placed in the layout. They can be utilized for debugging purposes. The datasheet specifications are characterized and guaranteed by using a differential signal.



Figure 4. Recommended Schematic for Wiring a Differential Input to Accept Single-ended Levels

## 3.3V Differential Clock Input Interface

The CLK /nCLK accepts LVDS, LVPECL, HCSL and other differential signals. Both differential signals must meet the V<sub>PP</sub> and V<sub>CMR</sub> input requirements. *Figures 5A to 5D* show interface examples for the CLK/nCLK input driven by the most common driver types. The input

interfaces suggested here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements.







Figure 5C. CLK/nCLK Input Driven by a 3.3V HCSL Driver



Figure 5B. CLK/nCLK Input Driven by a 3.3V LVPECL Driver



Figure 5D. CLK/nCLK Input Driven by a 3.3V LVDS Driver

## 2.5V Differential Clock Input Interface

The CLK /nCLK accepts LVDS, LVPECL, HCSL and other differential signals. Both differential signals must meet the V<sub>PP</sub> and V<sub>CMR</sub> input requirements. *Figures 6A to 6D* show interface examples for the CLK/nCLK input driven by the most common driver types. The input

interfaces suggested here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements.







Figure 6C. CLK/nCLK Input Driven by a 2.5V LVDS Driver



Figure 6B. CLK/nCLK Input Driven by a 2.5V LVPECL Driver



Figure 6D. CLK/nCLK Input Driven by a 2.5V HCSL Driver



### **LVDS Driver Termination**

For a general LVDS interface, the recommended value for the termination impedance ( $Z_T$ ) is between  $90\Omega$  and  $132\Omega$ . The actual value should be selected to match the differential impedance ( $Z_0$ ) of your transmission line. A typical point-to-point LVDS design uses a  $100\Omega$  parallel resistor at the receiver and a  $100\Omega$  differential transmission-line environment. In order to avoid any transmission-line reflection issues, the components should be surface mounted and must be placed as close to the receiver as possible. IDT offers a full line of LVDS compliant devices with two types of output structures: current source and voltage source. The standard termination schematic as

shown in *Figure 7A* can be used with either type of output structure. *Figure 7B*, which can also be used with both output types, is an optional termination with center tap capacitance to help filter common mode noise. The capacitor value should be approximately 50pF. If using a non-standard termination, it is recommended to contact IDT and confirm if the output structure is current source or voltage source type. In addition, since these outputs are LVDS compatible, the input receiver's amplitude and common-mode input range should be verified for compatibility with the output.



**LVDS Termination** 

### **Termination for 3.3V LVPECL Outputs**

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

The differential outputs are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive  $50\Omega$ 



Figure 8A. 3.3V LVPECL Output Termination

transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 8A and 8B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



Figure 8B. 3.3V LVPECL Output Termination

### **Termination for 2.5V LVPECL Outputs**

*Figure 9A* and *Figure 9B* show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating  $50\Omega$  to  $V_{DDO} - 2V$ . For  $V_{DDO} = 2.5V$ , the  $V_{DDO} - 2V$  is very close to ground



Figure 9A. 2.5V LVPECL Driver Termination Example



Figure 9C. 2.5V LVPECL Driver Termination Example

level. The R3 in Figure 9B can be eliminated and the termination is shown in *Figure 9C*.



Figure 9B. 2.5V LVPECL Driver Termination Example

### **Recommended Termination**

*Figure 10A* is the recommended source termination for applications where the driver and receiver will be on a separate PCBs. This termination is the standard for PCI Express<sup>™</sup> and HCSL output types.

All traces should be  $50\Omega$  impedance single-ended or  $100\Omega$  differential.



Figure 10A. Recommended Source Termination (where the driver and receiver will be on separate PCBs)

*Figure 10B* is the recommended termination for applications where a point-to-point connection can be used. A point-to-point connection contains both the driver and the receiver on the same PCB. With a matched termination at the receiver, transmission-line reflections will

be minimized. In addition, a series resistor (Rs) at the driver offers flexibility and can help dampen unwanted reflections. The optional resistor can range from  $0\Omega$  to  $33\Omega$ . All traces should be  $50\Omega$  impedance single-ended or  $100\Omega$  differential.



Figure 10B. Recommended Termination (where a point-to-point connection can be used)

### **VFQFN EPAD Thermal Release Path**

In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in *Figure 11*. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts.

While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a guideline only. For further information, please refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/ Electrically Enhance Lead frame Base Package, Amkor Technology.



Figure 11. P.C. Assembly for Exposed Pad Thermal Release Path – Side View (drawing not to scale)

## **LVPECL** Power Considerations

This section provides information on power dissipation and junction temperature for the IDT8T39S10I. Equations and example calculations are also provided.

LVPECL Power Considerations

#### 1. Power Dissipation.

The total power dissipation for the IDT8T39S10I is the sum of the core power plus the power dissipated due to loading. The following is the power dissipation for  $V_{DD} = 3.3V+5\% = 3.465V$ , which gives worst case results.

The Maximum current at 85°C is as follows  $I_{\text{EE}\_\text{MAX}}$  = 184mA

NOTE: Please refer to Section 3 for details on calculating power dissipated due to loading.

- Power (core)<sub>MAX</sub> = I<sub>EE\_MAX</sub> \* V<sub>DD\_MAX</sub> = 3.465V \* 184mA = 637.56mW
- Power (outputs)<sub>MAX</sub> = 30mW/Loaded Output pair
   If all outputs are loaded, the total power is 10 \* 30mW = 300mW

#### **LVCMOS Output Power Dissipation**

- Output Impedance  $R_{OUT}$  Power Dissipation due to loading 50  $\Omega$  to V\_{DDO}/2 Output Current:
  - $I_{OUT} = V_{DDO-MAX} / [2 * (R_{LOAD} + R_{OUT})] = 3.465V / [2 * (50\Omega + 15\Omega] = 26.654mA$
- Power Dissipation on  $R_{OUT}$  per LVCMOS output: Power ( $R_{OUT}$ ) =  $R_{OUT} * I_{OUT}^2 = 15\Omega * (26.654mA)^2 = 10.656mW$
- Dynamic Power Dissipation at 250MHz, (REFOUT)
- Power (250MHz) = C<sub>PD</sub> \* Frequency \* V<sub>DDO</sub><sup>2</sup> = 8pF \* 250MHz \* 3.465V<sup>2</sup> = 24.012mW
- Total Power (250MHz) = 24.012mW \* 1 = **24.012mW**

Total Power\_Max = 637.56mW + 300mW + 10.656mW + 24.012mW = 972.228mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 30.5°C/W per Table 7 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

 $85^{\circ}C + 0.972W * 30.5^{\circ}C/W = 114.66^{\circ}C$ . This is below the limit of  $125^{\circ}C$ .

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

#### Table 7. Thermal Resistance $\theta_{JA}$ for 48 Lead VQFN, Forced Convection

| θ <sub>JA</sub> by Velocity                 |          |          |          |  |  |  |
|---------------------------------------------|----------|----------|----------|--|--|--|
| Meters per Second                           | 0        | 1        | 2.5      |  |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 30.5°C/W | 26.7°C/W | 23.9°C/W |  |  |  |

#### 3. Calculations and Equations.

The purpose of this section is to calculate the power dissipation for the LVPECL output pair. LVPECL output driver circuit and termination are shown in *Figure 12*.



Figure 12. LVPECL Driver Circuit and Termination

To calculate worst case power dissipation into the load, use the following equations which assume a 50 $\Omega$  load, and a termination voltage of  $V_{DDO} - 2V$ .

- For logic high,  $V_{OUT} = V_{OH\_MAX} = V_{DDO\_MAX} 0.9V$ ( $V_{DDO\_MAX} - V_{OH\_MAX}$ ) = 0.9V
- For logic low,  $V_{OUT} = V_{OL\_MAX} = V_{DDO\_MAX} 1.7V$ ( $V_{DDO\_MAX} - V_{OL\_MAX}$ ) = 1.7V

Pd\_H is power dissipation when the output drives high.

Pd\_L is the power dissipation when the output drives low.

 $\mathsf{Pd}_{\mathsf{H}} = [(\mathsf{V}_{\mathsf{OH}\_\mathsf{MAX}} - (\mathsf{V}_{\mathsf{DDO}\_\mathsf{MAX}} - 2\mathsf{V}))/\mathsf{R}_{\mathsf{L}}] * (\mathsf{V}_{\mathsf{DDO}\_\mathsf{MAX}} - \mathsf{V}_{\mathsf{OH}\_\mathsf{MAX}}) = [(2\mathsf{V} - (\mathsf{V}_{\mathsf{DDO}\_\mathsf{MAX}} - \mathsf{V}_{\mathsf{OH}\_\mathsf{MAX}}))/\mathsf{R}_{\mathsf{L}}] * (\mathsf{V}_{\mathsf{DDO}\_\mathsf{MAX}} - \mathsf{V}_{\mathsf{OH}\_\mathsf{MAX}}) = [(2\mathsf{V} - 0.9\mathsf{V})/50\Omega] * 0.9\mathsf{V} = \mathbf{19.8}\mathsf{mW}$ 

 $\mathsf{Pd}_{L} = [(\mathsf{V}_{\mathsf{OL}\_\mathsf{MAX}} - (\mathsf{V}_{\mathsf{CC}\_\mathsf{MAX}} - 2\mathsf{V}))/\mathsf{R}_{L}] * (\mathsf{V}_{\mathsf{DDO}\_\mathsf{MAX}} - \mathsf{V}_{\mathsf{OL}\_\mathsf{MAX}}) = [(2\mathsf{V} - (\mathsf{V}_{\mathsf{DDO}\_\mathsf{MAX}} - \mathsf{V}_{\mathsf{OL}\_\mathsf{MAX}}))/\mathsf{R}_{L}] * (\mathsf{V}_{\mathsf{DDO}\_\mathsf{MAX}} - \mathsf{V}_{\mathsf{OL}\_\mathsf{MAX}}) = [(2\mathsf{V} - 1.7\mathsf{V})/50\Omega] * 1.7\mathsf{V} = \mathbf{10.2mW}$ 

Total Power Dissipation per output pair = Pd\_H + Pd\_L = **30mW** 



## **HCSL Power Considerations**

This section provides information on power dissipation and junction temperature for the IDT8T39S10I. Equations and example calculations are also provided.

**HCSL** Power Considerations

#### 1. Power Dissipation.

The total power dissipation for the IDT8T39S10I is the sum of the core power plus the power dissipated due to loading. The following is the power dissipation for  $V_{DD} = 3.3V+5\% = 3.465V$ , which gives worst case results.

The Maximum current at 85°C is as follows  $I_{DD\_MAX} = 55mA$  $I_{DDO\_MAX} = 35mA$ 

NOTE: Please refer to Section 3 for details on calculating power dissipated due to loading.

- Power (core)<sub>MAX</sub> = V<sub>DD\_MAX</sub> \* (I<sub>DD\_MAX</sub> + I<sub>DDO\_MAX</sub>) = 3.465V \* (55mA + 35mA) = 311.85mW
- Power (outputs)<sub>MAX</sub> = 44.5mW/Loaded Output pair If all outputs are loaded, the total power is 10 \* 44.5mW = 445mW
- Dynamic Power Dissipation at 250MHz, (QAx/nQAx, QBx/nQBx)
- Power (250MHz) = C<sub>PD</sub> \* Frequency \* V<sub>DDO</sub><sup>2</sup> = 3.5pF \* 250MHz \* 3.465<sup>2</sup> = 10.51mW/differential output
- Total Power (250MHz) = 10.51mW \* 10 = **105.1mW**

#### **LVCMOS Output Power Dissipation**

Output Impedance R<sub>OUT</sub> Power Dissipation due to loading 50Ω to V<sub>DDO</sub>/2 Output Current:

 $I_{OUT} = V_{DDO-MAX} / [2 * (R_{LOAD} + R_{OUT})] = 3.465V / [2 * (50\Omega + 15\Omega] = 26.654mA$ 

• Power Dissipation on R<sub>OUT</sub> per LVCMOS output:

Power (R<sub>OUT</sub>) = R<sub>OUT</sub> \*  $I_{OUT}^2$  = 15 $\Omega$  \* (26.654mA)<sup>2</sup> = **10.656mW** 

- Dynamic Power Dissipation at 250MHz, (REFOUT)
- Power (250MHz) = C<sub>PD</sub> \* Frequency \* V<sub>DDO</sub><sup>2</sup> = 8pF \* 250MHz \* 3.465V<sup>2</sup> = 24.012mW
- Total Power (250MHz) = 24.012mW \* 1 = **24.012mW**
- Total Power\_Max = 311.85mW + 445mW + 105.1mW + 10.656mW + 24.012mW = 896.62mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

 $T_A = Ambient Temperature$ 

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 30.5°C/W per Table 8 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

 $85^{\circ}C + 0.897W * 30.5^{\circ}C/W = 112.4^{\circ}C$ . This is below the limit of  $125^{\circ}C$ .

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

## Table 8. Thermal Resistance $\theta_{\text{JA}}$ for 48 Lead VQFN, Forced Convection

| θ <sub>JA</sub> by Velocity                 |          |          |          |  |  |
|---------------------------------------------|----------|----------|----------|--|--|
| Meters per Second                           | 0        | 1        | 2.5      |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 30.5°C/W | 26.7°C/W | 23.9°C/W |  |  |

#### 3. Calculations and Equations.

The purpose of this section is to calculate power dissipation on the IC per HCSL output pair.

HCSL output driver circuit and termination are shown in Figure 13.



Figure 13. HCSL Driver Circuit and Termination

HCSL is a current steering output which sources a maximum of 17mA of current per output. To calculate worst case on-chip power dissipation, use the following equations which assume a  $50\Omega$  load to ground.

The highest power dissipation occurs when  $V_{DDO-MAX}$ .

$$\begin{split} \text{Power} &= (V_{\text{DDO}\_\text{MAX}} - V_{\text{OUT}}) * I_{\text{OUT}},\\ \text{since } V_{\text{OUT}} - I_{\text{OUT}} * R_{\text{L}} \\ &= (V_{\text{DDO}\_\text{MAX}} - I_{\text{OUT}} * R_{\text{L}}) * I_{\text{OUT}} \end{split}$$

= (3.465V – 17mA \* 50Ω) \* 17mA

Total Power Dissipation per output pair = 44.5mW



## **LVDS Power Considerations**

This section provides information on power dissipation and junction temperature for the IDT8T39S10I. Equations and example calculations are also provided.

LVDS Power Considerations

#### 1. Power Dissipation.

The total power dissipation for the IDT8T39S10I is the sum of the core power plus the power dissipated due to loading. The following is the power dissipation for  $V_{DD} = 3.3V+5\% = 3.465V$ , which gives worst case results.

The Maximum current at 85°C is as follows  $I_{DD\_MAX} = 75mA$ 

 $I_{DDO MAX} = 255 mA$ 

Power (core) Max =  $V_{DD_MAX} * (I_{DD_MAX} + I_{DDO_MAX}) = 3.465V * (75mA + 255mA) = 1143.45mW$ 

#### **LVCMOS Output Power Dissipation**

Output Impedance R<sub>OUT</sub> Power Dissipation due to loading 50Ω to V<sub>DDO</sub>/2 Output Current:

 $I_{OUT} = V_{DDO-MAX} / [2 * (R_{LOAD} + R_{OUT})] = 3.465V / [2 * (50\Omega + 15\Omega] = 26.654mA$ 

- Power Dissipation on  $R_{OUT}$  per LVCMOS output: Power ( $R_{OUT}$ ) =  $R_{OUT} * I_{OUT}^2 = 15\Omega * (26.654mA)^2 = 10.656mW$
- Dynamic Power Dissipation at 250MHz, (REFOUT)
- Power (250MHz) = C<sub>PD</sub> \* Frequency \* V<sub>DDO</sub><sup>2</sup> = 8pF \* 250MHz \* 3.465V<sup>2</sup> = 24.012mW
- Total Power (250MHz) = 24.012mW \* 1 = 24.012mW
- Total Power\_Max = 1143.45mW + 10.656mW + 24.012mW = 1178.118mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 30.5°C/W per Table 9 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

 $85^{\circ}C + 1.178W * 30.5^{\circ}C/W = 121^{\circ}C$ . This is below the limit of  $125^{\circ}C$ .

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

#### Table 9. Thermal Resistance $\theta_{JA}$ for 48 Lead VQFN, Forced Convection

| θ <sub>JA</sub> by Velocity                 |          |          |          |  |  |
|---------------------------------------------|----------|----------|----------|--|--|
| Meters per Second                           | 0        | 1        | 2.5      |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 30.5°C/W | 26.7°C/W | 23.9°C/W |  |  |



## **Reliability Information**

Table 10.  $\theta_{JA}$  vs. Air Flow Table for a 48 Lead VFQFN

| θ <sub>JA</sub> vs. Air Flow                |          |          |          |  |  |
|---------------------------------------------|----------|----------|----------|--|--|
| Meters per Second                           | 0        | 1        | 2.5      |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 30.5°C/W | 26.7°C/W | 23.9°C/W |  |  |

### **Transistor Count**

The transistor count for IDT8T39S10I is: 9427



## 48-Lead VFQFN Package Outline and Package Dimensions

## **Ordering Information**

### Table 11. Ordering Information

| Part/Order Number | Marking        | Package                  | Shipping Packaging | Temperature   |
|-------------------|----------------|--------------------------|--------------------|---------------|
| 8T39S10NLGI       | IDT8T39S10NLGI | Lead-Free, 48 Lead VFQFN | Tray               | -40°C to 85°C |
| 8T39S10NLGI8      | IDT8T39S10NLGI | Lead-Free, 48 Lead VFQFN | Tape & Reel        | -40°C to 85°C |



#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/

## **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Clock Drivers & Distribution category:

Click to view products by Renesas manufacturer:

Other Similar products are found below :

8501BYLF P9090-0NLGI8 854110AKILF 83210AYLF NB6VQ572MMNG HMC6832ALP5LETR RS232-S5 6ES7390-1AF30-0AA0 CDCVF2505IDRQ1 LV5609LP-E NB7L572MNR4G SY100EP33VKG HMC7043LP7FETR ISPPAC-CLK5520V-01T100C EC4P-221-MRXD1 6EP1332-1SH71 6ES7222-1BH32-0XB0 6ES7231-4HD32-0XB0 AD246JN AD246JY AD9510BCPZ AD9510BCPZ-REEL7 AD9511BCPZ AD9511BCPZ-REEL7 AD9512BCPZ AD9512UCPZ-EP AD9513BCPZ AD9514BCPZ AD9514BCPZ-REEL7 AD9515BCPZ AD9515BCPZ-REEL7 AD9572ACPZLVD AD9572ACPZPEC AD9513BCPZ-REEL7 ADCLK950BCPZ-REEL7 ADCLK950BCPZ AD9553BCPZ HMC940LC4B HMC6832ALP5LE CSPUA877ABVG8 9P936AFLFT 49FCT3805ASOG 49FCT3805DQGI 49FCT3805EQGI 49FCT805CTQG 74FCT3807EQGI 74FCT388915TEPYG 853S013AMILF 853S058AGILF 8SLVD1208-33NBGI