DATA SHEET

## **General Description**

The IDT8T79S838-08I is a high performance, 1-to-8, differential input to universal output fanout buffer. The device is designed for signal fanout of high-frequency clock signals in applications requiring output frequencies generated simultaneously. The IDT8T79S838-08I is optimized for 3.3V and 2.5V supply voltages and a temperature range of -40°C to 85°C. The device is packaged in a space-saving 32 lead VFQFN package.

#### **Features**

- Four banks of two output pairs
- Individual output type control, LVDS or LVPECL, via serial interface
- Individual outputs remain enabled while serial loading new device configurations
- One differential PCLK, nPCLK input
- PCLK, nPCLK input pair can accept the following differential input levels: LVPECL, LVDS levels
- Maximum input frequency: 1.5GHz
- LVCMOS control inputs
- Individual output enable/disable control via serial interface
- 2.375V to 3.465V supply voltage operation
- -40°C to 85°C ambient operating temperature
- Lead-free (RoHS 6) packaging

# **Block Diagram**

## QA0 nQA0 QA1 nQA1 **PCLK** Pullup / Pulldow nPCLK QB0 nQB0 QB1 nQB1 QC0 nQC0 PWR\_SEL QC1 nQC1 QD0 nQD0 QD1 nQD1 OE Output Type and Output Enable logic SCL K SDATA MISO VEE VEE VEE VEE

## Pin Assignment





# **Pin Description and Pin Characteristic Tables**

**Table 1. Pin Descriptions** 

| Number            | Name            | Ту     | /pe                  | Description                                                                                                                                         |
|-------------------|-----------------|--------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                 | SCLK            | Input  | Pulldown             | Serial Control Port Mode Data Input. LVCMOS/LVTTL interface levels.                                                                                 |
| 2                 | MISO            | Output |                      | Serial Control Port Mode Data Output. LVCMOS/LVTTL interface levels.                                                                                |
| 3                 | nc              | Unused |                      | No connect.                                                                                                                                         |
| 4                 | PCLK            | Input  | Pulldown             | Non-inverting differential clock input.                                                                                                             |
| 5                 | nPCLK           | Input  | Pullup /<br>Pulldown | Inverting differential clock input. V <sub>CC</sub> / 2 by default when left floating.                                                              |
| 6                 | OE              | Input  | Pulldown             | Default output disable. LVCMOS/LVTTL interface levels.<br>See "Table 3B. OE Truth Table".                                                           |
| 7, 10, 16, 25, 31 | V <sub>CC</sub> | Power  |                      | Power supply voltage pin.                                                                                                                           |
| 8                 | LE              | Input  | Pulldown             | Serial Control Port Mode Enable. Latches data when the pin gets a high level. Outputs remain enabled when LE is low. LVCMOS/LVTTL interface levels. |
| 9                 | PWR_SEL         | Input  | Pulldown             | Power supply selection. See "Table 3A. PWR_SEL Truth Table".                                                                                        |
| 11, 12            | nQD1, QD1       | Output |                      | Differential Bank D output pair.                                                                                                                    |
| 13, 14            | nQD0, QD0       | Output |                      | Differential Bank D output pair.                                                                                                                    |
| 15, 26            | V <sub>EE</sub> | Power  |                      | Negative power supply pins.                                                                                                                         |
| 17, 18            | nQC1, QC1       | Output |                      | Differential Bank C output pair. LVPECL or LVDS interface levels.                                                                                   |
| 19, 20            | nQC0, QC0       | Output |                      | Differential Bank C output pair. LVPECL or LVDS interface levels.                                                                                   |
| 21, 22            | nQB1, QB1       | Output |                      | Differential Bank B output pair. LVPECL or LVDS interface levels.                                                                                   |
| 23, 24            | nQB0, QB0       | Output |                      | Differential Bank B output pair. LVPECL or LVDS interface levels.                                                                                   |
| 27, 28            | nQA1, QA1       | Output |                      | Differential Bank A output pair. LVPECL or LVDS interface levels.                                                                                   |
| 29, 30            | nQA0, QA0       | Output |                      | Differential Bank A output pair. LVPECL or LVDS interface levels.                                                                                   |
| 32                | SDATA           | Input  | Pulldown             | Serial Control Port Mode Data Input. LVCMOS/LVTTL interface levels.                                                                                 |

NOTE: Pullup and Pulldown refer to internal input resistors. See "Table 2. Pin Characteristics" for typical values.

**Table 2. Pin Characteristics** 

| Symbol                | Parameter               |        | Test Conditions        | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------|--------|------------------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance       |        |                        |         | 2       |         | pF    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor |        |                        |         | 51      |         | kΩ    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor   |        |                        |         | 51      |         | kΩ    |
|                       |                         | MISO   | V <sub>CC</sub> = 3.3V |         | 125     |         | Ω     |
| R <sub>OUT</sub>      | Output Impedance        | IVIIOU | V <sub>CC</sub> = 2.5V |         | 125     |         | Ω     |



### **Function Tables**

#### Table 3A. PWR\_SEL Truth Table

| PWR_SEL                         | Function          |
|---------------------------------|-------------------|
| L (Connect to V <sub>EE</sub> ) | 2.5V power supply |
| H (Connect to V <sub>CC</sub> ) | 3.3V power supply |

### Table 3B. OE Truth Table

| OE          | Function                                                                                                            |
|-------------|---------------------------------------------------------------------------------------------------------------------|
| L (default) | All outputs disabled (Low/High static mode), regardless of individual OE registers set by Serial Interface.         |
| Н           | Outputs enabled according to individual OE registers set by Serial Interface (see "Table 3E. Configuration Table"). |

## **Output Type Control and Start-up Status**

Two output types are available: LVDS and LVPECL. The part features four modes of output type control:

- Eight LVDS outputs
- Eight LVPECL outputs
- Two LVDS (QAx) + six LVPECL (QBx, QCx, QDx)
- Two LVPECL (QAx) + six LVDS (QBx, QCx, QDx)

At startup, the outputs are in static Low/High LVDS mode until the part has been configured. Disabled outputs are in static Low/High mode. A global hardware Output Enable (OE pin #6) enables or disables all outputs at once. The global hardware OE has priority over a serial interface configuration.

#### **Table 3C. Output Type Control**

| Control Bits |      |                                                 |
|--------------|------|-------------------------------------------------|
| D2           | D1   | Output Configuration                            |
| LOW          | LOW  | 8 LVDS Outputs                                  |
| HIGH         | HIGH | 8 LVPECL Outputs                                |
| HIGH         | LOW  | 2 LVDS (QAx) + 6 LVPECL (QBx, QCx, QDx) Outputs |
| LOW          | HIGH | 2 LVPECL (QAx) + 6 LVDS (QBx, QCx, QDx) Outputs |



#### **Serial Interface**

Configuration of the IDT8T79S838I-08 is achieved by writing 10 configuration bits over serial interface. All 10 bits have to be written in sequence.

After writing the 10 configuration bits, the LE pin must remain at high level for outputs to toggle.



Figure 1. Serial Interface Timing Diagram for Write and Read Access

**Table 3D. Timing AC Characteristics** 

| Symbol             | Parameter                | Test Conditions | Minimum | Typical | Maximum | Units |
|--------------------|--------------------------|-----------------|---------|---------|---------|-------|
| t <sub>S</sub>     | Data to Clock Setup Time |                 | 10      |         |         | ns    |
| t <sub>H</sub>     | Data to Clock Hold Time  |                 | 10      |         |         | ns    |
| t <sub>HE</sub>    | Clock to LE Hold Time    |                 | 10      |         |         | ns    |
| t <sub>HI</sub>    | Clock High Duration      |                 | 25      |         |         | ns    |
| t <sub>LO</sub>    | Clock Low Duration       |                 | 25      |         |         | ns    |
| t <sub>SL</sub>    | LE to Clock Setup Time   |                 | 10      |         |         | ns    |
| t <sub>SH</sub>    | LE to SCLK Setup Time    |                 | 10      |         |         | ns    |
| t <sub>DELAY</sub> | Clock to MISO Delay Time |                 |         |         | 10      | ns    |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.



**Table 3E. Configuration Table** 

| Bit | Name | Function                     | Truth Table   |
|-----|------|------------------------------|---------------|
| D10 | oed1 | Output Enable QD1            |               |
| D9  | oed0 | Output Enable QD0            |               |
| D8  | oec1 | Output Enable QC1            |               |
| D7  | oec0 | Output Enable QC0            | Low: Disabled |
| D6  | oeb1 | Output Enable QB1            | High: Enabled |
| D5  | oeb0 | Output Enable QB0            |               |
| D4  | oea1 | Output Enable QA1            |               |
| D3  | oea0 | Output Enable QA0            |               |
| D2  | ot1  | Banks QB, QC, QD Output Type | Low: LVDS     |
| D1  | ot0  | Bank QA Output Type          | High: LVPECL  |



# **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics or AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item                                                              | Rating                          |
|-------------------------------------------------------------------|---------------------------------|
| Supply Voltage, V <sub>CC</sub>                                   | 4.6V                            |
| Inputs, V <sub>I</sub>                                            | -0.5V to V <sub>CC</sub> + 0.5V |
| Outputs, V <sub>O</sub> (LVCMOS)                                  | -0.5V to V <sub>CC</sub> + 0.5V |
| Outputs, I <sub>O</sub> (LVPECL) Continuous Current Surge Current | 50mA<br>100mA                   |
| Outputs, I <sub>O</sub> (LVDS) Continuos Current Surge Current    | 10mA<br>15mA                    |
| Package Thermal Impedance, $\theta_{JA}$                          | 48.9°C/W (0 mps)                |
| Storage Temperature, T <sub>STG</sub>                             | -65°C to 150°C                  |

## **DC Electrical Characteristics**

Table 4A. Power Supply DC Characteristics,  $V_{CC} = 3.3V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ 

| Symbol          | Parameter            | Test Conditions                    | Minimum | Typical | Maximum | Units |
|-----------------|----------------------|------------------------------------|---------|---------|---------|-------|
| V <sub>CC</sub> | Power Supply Voltage |                                    | 3.135   | 3.3     | 3.465   | V     |
| I <sub>EE</sub> | Power Supply Current | D[10:1] = HIGH, LVPECL             |         | 120     | 135     | mA    |
| I <sub>CC</sub> | Power Supply Current | D[10:3] = HIGH; D[2:1] = LOW, LVDS |         | 215     | 235     | mA    |

Table 4B. Power Supply DC Characteristics,  $V_{CC}$  = 2.5V  $\pm$  5%,  $V_{EE}$  = 0V,  $T_A$  = -40°C to 85°C

| Symbol          | Parameter            | Test Conditions                    | Minimum | Typical | Maximum | Units |
|-----------------|----------------------|------------------------------------|---------|---------|---------|-------|
| V <sub>CC</sub> | Power Supply Voltage |                                    | 2.375   | 2.5     | 2.625   | V     |
| I <sub>EE</sub> | Power Supply Current | D[10:1] = HIGH, LVPECL             |         | 114     | 125     | mA    |
| I <sub>CC</sub> | Power Supply Current | D[10:3] = HIGH; D[2:1] = LOW, LVDS |         | 210     | 230     | mA    |



Table 4C. LVCMOS/LVTTL DC Characteristics,  $V_{CC} = 3.3V \pm 5\%$  or  $2.5V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ 

| Symbol          | Parameter             |                                    | Test Conditions                                                | Minimum | Typical | Maximum               | Units |
|-----------------|-----------------------|------------------------------------|----------------------------------------------------------------|---------|---------|-----------------------|-------|
| V               | Input High Voltage    |                                    | V <sub>CC</sub> = 3.3V                                         | 2.2     |         | V <sub>CC</sub> + 0.3 | V     |
| V <sub>IH</sub> |                       |                                    | V <sub>CC</sub> = 2.5V                                         | 1.7     |         | V <sub>CC</sub> + 0.3 | V     |
| V               | Input Low Voltor      | 70                                 | V <sub>CC</sub> = 3.3V                                         | -0.3    |         | 0.8                   | ٧     |
| V <sub>IL</sub> | Input Low Voltag      | ge .                               | V <sub>CC</sub> = 2.5V                                         | -0.3    |         | 0.7                   | V     |
| I <sub>IH</sub> | Input High<br>Current | OE, LE,<br>PWR_SEL,<br>SCLK, SDATA | V <sub>CC</sub> = V <sub>IN</sub> = 3.465V or 2.625V           |         |         | 150                   | μА    |
| I <sub>IL</sub> | Input Low<br>Current  | OE, LE,<br>PWR_SEL,<br>SCLK, SDATA | V <sub>CC</sub> = 3.465V or 2.625V, V <sub>IN</sub> = 0V       | -10     |         |                       | μА    |
| V.              | Output High           | MISO                               | $V_{CC} = 3.465V$ , $I_{OH} = -1mA$                            | 2.6     |         |                       | ٧     |
| V <sub>OH</sub> | Voltage               |                                    | V <sub>CC</sub> = 2.625V, I <sub>OH</sub> = -1mA               | 1.8     |         |                       | V     |
| V <sub>OL</sub> | Output Low<br>Voltage | MISO                               | $V_{CC} = 3.465V \text{ or } 2.625V,$<br>$I_{OL} = 1\text{mA}$ |         |         | 0.5                   | V     |

# Table 4D. Differential Input DC Characteristics, $V_{CC} = 3.3V \pm 5\%$ or $2.5V \pm 5\%$ , $V_{EE} = 0V$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$

| Symbol           | Parameter                            |                | Test Conditions                                          | Minimum | Typical | Maximum               | Units |
|------------------|--------------------------------------|----------------|----------------------------------------------------------|---------|---------|-----------------------|-------|
| I <sub>IH</sub>  | Input High Current                   | PCLK,<br>nPCLK | V <sub>CC</sub> = V <sub>IN</sub> = 3.465V or 2.625V     |         |         | 150                   | μΑ    |
| I <sub>IL</sub>  | Input Low Current                    | PCLK           | V <sub>CC</sub> = 3.465V or 2.625V, V <sub>IN</sub> = 0V | -10     |         |                       | μΑ    |
|                  |                                      | nPCLK          | V <sub>CC</sub> = 3.465V or 2.625V, V <sub>IN</sub> = 0V | -150    |         |                       | μΑ    |
| V <sub>PP</sub>  | Peak-to-Peak Voltag                  | е              |                                                          | 0.15    |         | 1.3                   | V     |
| V <sub>CMR</sub> | Common Mode Input Voltage;<br>NOTE 1 |                |                                                          | 1.0     |         | V <sub>CC</sub> - 0.5 | V     |

NOTE 1: Common mode input voltage is defined at the cross point.

# Table 4E. LVPECL DC Characteristics, $V_{CC}$ = 3.3V $\pm$ 5% or 2.5V $\pm$ 5%, $V_{EE}$ = 0V, $T_A$ = -40°C to 85°C

| Symbol             | Parameter                         | Test Conditions | Minimum               | Typical | Maximum                | Units |
|--------------------|-----------------------------------|-----------------|-----------------------|---------|------------------------|-------|
| V <sub>OH</sub>    | Output High Voltage; NOTE 1       |                 | V <sub>CC</sub> – 1.3 |         | V <sub>CC</sub> - 0.75 | V     |
| $V_{OL}$           | Output Low Voltage; NOTE 1        |                 | V <sub>CC</sub> - 2.0 |         | V <sub>CC</sub> – 1.6  | ٧     |
| V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing |                 | 0.6                   |         | 1.0                    | V     |

NOTE 1: Outputs terminated with 50  $\!\Omega$  to V  $_{CC}$  – 2V.

# Table 4F. LVDS DC Characteristics, $V_{CC}$ = 3.3V $\pm$ 5% or 2.5V $\pm$ 5%, $V_{EE}$ = 0V, $T_A$ = -40°C to 85°C

| Symbol          | Parameter                        | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------|----------------------------------|-----------------|---------|---------|---------|-------|
| V <sub>OD</sub> | Differential Output Voltage      |                 | 247     |         | 454     | mV    |
| $\Delta V_{OD}$ | V <sub>OD</sub> Magnitude Change |                 |         |         | 50      | mV    |
| V <sub>OS</sub> | Offset Voltage                   |                 | 1.125   |         | 1.45    | V     |
| $\Delta V_{OS}$ | V <sub>OS</sub> Magnitude Change |                 |         |         | 50      | mV    |



## **AC Electrical Characteristics**

Table 5. AC Characteristics,  $V_{CC} = 3.3V \pm 5\%$  or  $2.5V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = -40$ °C to 85°C

| Symbol                          | Parameter                |                | Test Conditions | Minimum | Typical | Maximum | Units |
|---------------------------------|--------------------------|----------------|-----------------|---------|---------|---------|-------|
| f <sub>IN</sub>                 | Input Frequency          | PCLK,<br>nPCLK |                 |         |         | 1.5     | GHz   |
| f <sub>OUT</sub>                | Output Frequency         | Qx, nQx        |                 |         |         | 1.5     | GHz   |
|                                 | Propagation Delay;       | LVPECL         |                 | 200     |         | 650     | ps    |
| t <sub>PD</sub>                 | NOTE 5                   | LVDS           |                 | 200     |         | 650     | ps    |
|                                 | Output Skew;             | LVPECL         |                 |         |         | 80      | ps    |
|                                 | NOTE 1, 2                | LVDS           |                 |         |         | 80      | ps    |
| + . /b)                         | Bank Skew;<br>NOTE 1, 3  | LVPECL         |                 |         |         | 55      | ps    |
| tsk(b)                          |                          | LVDS           |                 |         |         | 55      | ps    |
| Tek(DD)                         | Part-to-Part Skew;       | LVPECL         |                 |         |         | 450     | ps    |
|                                 | NOTE 1, 4                | LVDS           |                 |         |         | 450     | ps    |
| . /.                            | Output Rise/Fall<br>Time | LVPECL         | 20% to 80%      | 50      |         | 300     | ps    |
| t <sub>R</sub> / t <sub>F</sub> |                          | LVDS           | 20% to 80%      | 50      |         | 300     | ps    |
| odo                             | Output Duty Cycle        | LVPECL         |                 | 40      |         | 60      | %     |
| odc                             |                          | LVDS           |                 | 40      |         | 60      | %     |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE 1: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the differential crosspoints.

NOTE 3: Defined as skew within a bank of outputs at the same voltage and with equal load conditions.

NOTE 4: Defined as skew between outputs on different devices operating at the same supply voltage, same frequency, same temperature and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential crosspoints.

NOTE 5: Measured from the differential input crosspoint to the differential output crosspoint.



# **Parameter Measurement Information**



3.3V LVPECL Output Load Test Circuit



2.5V LVPECL Output Load Test Circuit



3.3V LVDS Output Load Test Circuit



2.5V LVDS Output Load Test Circuit



**Differential Input Levels** 



**Propagation Delay** 



# **Parameter Measurement Information, continued**





## **Output Skew**



**Bank Skew** 



**Part-to-Part Skew** 



LVDS Output Rise/Fall Time



LVPECL Output Rise/Fall Time

**Output Duty Cycle/Pulse Width/Period** 



# **Parameter Measurement Information, continued**



**Offset Voltage Setup** 



**Differential Output Voltage Setup** 

# **Applications Information**

## **Recommendations for Unused Input and Output Pins**

## Inputs:

#### **LVCMOS Control Pins**

All control pins have internal pulldowns; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

## **Outputs:**

## **LVPECL Outputs**

Any unused LVPECL output pairs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated.

#### **LVDS Outputs**

All unused LVDS output pairs can be either left floating or terminated with 100 $\Omega$  across. If they are left floating, there should be no trace attached.

## **LVCMOS Outputs**

The unused LVCMOS output can be left floating. There should be no trace attached.



### Wiring the Differential Input to Accept Single-Ended Levels

Figure 2 shows how a differential input can be wired to accept single ended levels. The reference voltage  $V_1 = V_{CC}/2$  is generated by the bias resistors R1 and R2. The bypass capacitor (C1) is used to help filter noise on the DC bias. This bias circuit should be located as close to the input pin as possible. The ratio of R1 and R2 might need to be adjusted to position the  $V_1$ in the center of the input voltage swing. For example, if the input clock swing is 2.5V and  $V_{CC} = 3.3V$ , R1 and R2 value should be adjusted to set  $V_1$  at 1.25V. The values below are for when both the single ended swing and  $V_{CC}$  are at the same voltage. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the input will attenuate the signal in half. This can be done in one of two ways. First, R3 and R4 in parallel should equal the transmission line impedance.

For most  $50\Omega$  applications, R3 and R4 can be  $100\Omega$ . The values of the resistors can be increased to reduce the loading for slower and weaker LVCMOS driver. When using single-ended signaling, the noise rejection benefits of differential signaling are reduced. Even though the differential input can handle full rail LVCMOS signaling, it is recommended that the amplitude be reduced. The datasheet specifies a lower differential amplitude, however this only applies to differential signals. For single-ended applications, the swing can be larger, however  $V_{IL}$  cannot be less than -0.3V and  $V_{IH}$  cannot be more than  $V_{CC}$  + 0.3V. Though some of the recommended components might not be used, the pads should be placed in the layout. They can be utilized for debugging purposes. The datasheet specifications are characterized and guaranteed by using a differential signal.



Figure 2. Recommended Schematic for Wiring a Differential Input to Accept Single-ended Levels



## 3.3V LVPECL Clock Input Interface

The PCLK /nPCLK accepts LVPECL, LVDS and other differential signals. Both  $V_{SWING}$  and  $V_{OH}$  must meet the  $V_{PP}$  and  $V_{CMR}$  input requirements. Figures 3A to 3C show interface examples for the PCLK/ nPCLK input driven by the most common driver types. The input in-

terfaces suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements.



Figure 3A. PCLK/nPCLK Input Driven by a 3.3V LVPECL Driver



Figure 3C. PCLK/nPCLK Input Driven by a 3.3V LVDS Driver



Figure 3B. PCLK/nPCLK Input Driven by a 3.3V LVPECL Driver with AC Couple



## 2.5V LVPECL Clock Input Interface

The PCLK /nPCLK accepts LVPECL, LVDS and other differential signals. Both  $V_{SWING}$  and  $V_{OH}$  must meet the  $V_{PP}$  and  $V_{CMR}$  input requirements. Figures 4A to 4C show interface examples for the PCLK/ nPCLK input driven by the most common driver types. The input in-

terfaces suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements.



Figure 4A. PCLK/nPCLK Input Driven by a 2.5V LVPECL Driver





Figure 4C. PCLK/nPCLK Input Driven by a 2.5V LVDS Driver



#### **LVDS Driver Termination**

For a general LVDS interface, the recommended value for the termination impedance  $(Z_T)$  is between  $90\Omega$  and  $132\Omega$ . The actual value should be selected to match the differential impedance  $(Z_0)$  of your transmission line. A typical point-to-point LVDS design uses a  $100\Omega$  parallel resistor at the receiver and a  $100\Omega$  differential transmission-line environment. In order to avoid any transmission-line reflection issues, the components should be surface mounted and must be placed as close to the receiver as possible. IDT offers a full line of LVDS compliant devices with two types of output structures: current source and voltage source. The

standard termination schematic as shown in *Figure 5A* can be used with either type of output structure. *Figure 5B*, which can also be used with both output types, is an optional termination with center tap capacitance to help filter common mode noise. The capacitor value should be approximately 50pF. If using a non-standard termination, it is recommended to contact IDT and confirm if the output structure is current source or voltage source type. In addition, since these outputs are LVDS compatible, the input receiver's amplitude and common-mode input range should be verified for compatibility with the output.



**LVDS Termination** 



## **Termination for 3.3V LVPECL Outputs**

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

The differential outputs are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for

functionality. These outputs are designed to drive  $50\Omega$  transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 6A and 6B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



Figure 6A. 3.3V LVPECL Output Termination



Figure 6B. 3.3V LVPECL Output Termination



# **Termination for 2.5V LVPECL Outputs**

Figure 7A and Figure 7B show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating  $50\Omega$  to  $V_{CC}$  – 2V. For  $V_{CC}$  = 2.5V, the  $V_{CC}$  – 2V is very close to ground

level. The R3 in Figure 7B can be eliminated and the termination is shown in *Figure 7C*.



Figure 7A. 2.5V LVPECL Driver Termination Example



Figure 7B. 2.5V LVPECL Driver Termination Example



Figure 7C. 2.5V LVPECL Driver Termination Example



#### **VFQFN EPAD Thermal Release Path**

In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in *Figure 8*. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts.

While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific and de-

pendent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a guideline only. For further information, please refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/ Electrically Enhance Leadframe Base Package, Amkor Technology.



Figure 8. P.C. Assembly for Exposed Pad Thermal Release Path – Side View (drawing not to scale)



## 3.3V LVDS Power Considerations

This section provides information on power dissipation and junction temperature for the IDT8T79S838-08I. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the IDT8T79S838-08l is the sum of the core power plus the power dissipated due to the load. The following is the power dissipation for  $V_{CC} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

Power (core)<sub>MAX</sub> = V<sub>CC MAX</sub> \* I<sub>CC MAX</sub> = 3.465V \* 235mA = 814.3mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 48.9°C/W per Table 6 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

 $85^{\circ}\text{C} + 0.814\text{W} * 48.9^{\circ}\text{C/W} = 124.8^{\circ}\text{C}$ . This is below the limit of  $125^{\circ}\text{C}$ .

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

Table 6. Thermal Resistance  $\theta_{JA}$  for 32-lead VFQFN Package

| $\theta_{JA}$ by Velocity                   |          |        |          |  |  |
|---------------------------------------------|----------|--------|----------|--|--|
| Meters per Second                           | 0        | 1      | 2        |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 48.9°C/W | 42°C/W | 39.4°C/W |  |  |



### 3.3V LVPECL Power Considerations

This section provides information on power dissipation and junction temperature for the IDT8T79S838-08I, for all outputs that are configured to LVPECL. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the IDT8T79S838-08I is the sum of the core power plus the power dissipated due to loading. The following is the power dissipation for  $V_{CC} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipated due to loading.

- Power (core)<sub>MAX</sub> = V<sub>CC MAX</sub> \* I<sub>EE MAX</sub> = 3.465V \* 135mA = 467.8mW
- Power (outputs)<sub>MAX</sub> = 31.55mW/Loaded Output pair
   If all outputs are loaded, the total power is 8 \* 31.55mW = 252.4mW

Total Power\_MAX (3.465V, with all outputs switching) = 467.8mW + 252.4mW = 720.2mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no airflow and a multi-layer board, the appropriate value is 48.9°C/W per Table 7 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

 $85^{\circ}\text{C} + 0.720\text{W} * 48.9^{\circ}\text{C/W} = 120.2^{\circ}\text{C}$ . This is below the limit of  $125^{\circ}\text{C}$ .

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

Table 7. Thermal Resistance  $\theta_{JA}$  for 32-lead VFQFN Package

| $\theta_{JA}$ by Velocity                   |          |        |          |  |  |
|---------------------------------------------|----------|--------|----------|--|--|
| Meters per Second                           | 0        | 1      | 2        |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 48.9°C/W | 42°C/W | 39.4°C/W |  |  |



#### 3. Calculations and Equations.

The purpose of this section is to calculate the power dissipation for the LVPECL output pairs.

LVPECL output driver circuit and termination are shown in Figure 9.



Figure 9. LVPECL Driver Circuit and Termination

To calculate power dissipation per output pair due to loading, use the following equations which assume a  $50\Omega$  load, and a termination voltage of  $V_{CC}$  – 2V.

- For logic high, V<sub>OUT</sub> = V<sub>OH\_MAX</sub> = V<sub>CC\_MAX</sub> 0.75V
   (V<sub>CC\_MAX</sub> V<sub>OH\_MAX</sub>) = 0.75V
- For logic low, V<sub>OUT</sub> = V<sub>OL\_MAX</sub> = V<sub>CC\_MAX</sub> 1.6V
   (V<sub>CC\_MAX</sub> V<sub>OL\_MAX</sub>) = 1.6V

Pd\_H is power dissipation when the output drives high.

Pd\_L is the power dissipation when the output drives low.

$$Pd_{-}H = [(V_{OH\_MAX} - (V_{CC\_MAX} - 2V))/R_{L}] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OH\_MAX}))/R_{L}] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - 0.75V)/50\Omega] * 0.75V = 18.75mW$$

$$Pd_{L} = [(V_{OL\_MAX} - (V_{CC\_MAX} - 2V))/R_{L}] * (V_{CC\_MAX} - V_{OL\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OL\_MAX}))/R_{L}] * (V_{CC\_MAX} - V_{OL\_MAX}) = [(2V - 1.6V)/50\Omega] * 1.6V = 12.80mW$$

Total Power Dissipation per output pair = Pd\_H + Pd\_L = **31.55mW** 



# **Reliability Information**

# Table 8. $\theta_{\text{JA}}$ vs. Air Flow Table for a 32-lead VFQFN Package

| $\theta_{JA}$ vs. Air Flow                  |          |          |          |  |  |  |
|---------------------------------------------|----------|----------|----------|--|--|--|
| Meters per Second                           | 0        | 1        | 2        |  |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 48.9°C/W | 42.0°C/W | 39.4°C/W |  |  |  |

## **Transistor Count**

The transistor count for IDT8T79S838-08I is: 2618



# 32 Lead VFQFN Package Outline and Package Dimensions





# **Ordering Information**

# **Table 9. Ordering Information**

| Part/Order Number | Marking            | Package                   | Shipping Packaging | Temperature   |
|-------------------|--------------------|---------------------------|--------------------|---------------|
| 8T79S838-08NLGI   | IDT8T79S838-08NLGI | "Lead-Free" 32 Lead VFQFN | Tray               | -40°C to 85°C |
| 8T79S838-08NLGI8  | IDT8T79S838-08NLGI | "Lead-Free" 32 Lead VFQFN | Tape & Reel        | -40°C to 85°C |



#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:

www.renesas.com/contact/

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Clock Buffer category:

Click to view products by Renesas manufacturer:

Other Similar products are found below:

MPC962309EJ-1H NB4N121KMNG IDT49FCT805ASO MK2308S-1HILF PL133-27GI-R NB3L02FCT2G NB3L03FCT2G
ZL40203LDG1 ZL40200LDG1 ZL40205LDG1 9FG1200DF-1LF 9FG1001BGLF ZL40202LDG1 PI49FCT20802QE SL2305SC-1T
PI6C4931502-04LIE NB7L1008MNG NB7L14MN1G PI49FCT20807QE PI6C4931502-04LIEX ZL80002QAB1 PI6C4931504-04LIEX
PI6C10806BLEX ZL40226LDG1 ZL40219LDG1 8T73S208B-01NLGI SY75578LMG PI49FCT32805QEX PL133-27GC-R
CDCV304PWG4 MC10LVEP11DG MC10EP11DTG MC100LVEP11DG MC100E111FNG MC100EP11DTG NB6N11SMNG
NB7L14MMNG NB3N2304NZDTR2G NB6L11MMNG NB6L14MMNR2G NB6L611MNG PL123-02NGI-R NB3N111KMNR4G
ADCLK944BCPZ-R7 ZL40217LDG1 NB7LQ572MNG HMC940LC4BTR ADCLK946BCPZ-REEL7 ADCLK946BCPZ
ADCLK846BCPZ-REEL7