## Description

The 8V19N492 is a fully integrated FemtoClock NG jitter attenuator and clock synthesizer designed as a high-performance clock solution for conditioning and frequency/phase management of wireless base station radio equipment boards. The device is optimized to deliver excellent phase noise performance as required in GSM, WCDMA, LTE, and LTE-A radio board implementations. The device supports JESD204B subclass 0 and 1 clocks.

A two-stage PLL architecture supports both jitter attenuation and frequency multiplication. The first stage PLL is the jitter attenuator and uses an external VCXO for best possible phase noise characteristics. The second stage PLL locks on the VCXO-PLL output signal and synthesizes the target frequency.

The device supports the clock generation of high-frequency clocks from the selected VCO and low-frequency synchronization signals (SYSREF). SYSREF signals are internally synchronized to the clock signals. Delay functions exist for achieving alignment and controlled phase delay between system reference and clock signals and to align/delay individual output signals. The four redundant inputs are monitored for activity. Four selectable clock switching modes are provided to handle clock input failure scenarios. Auto-lock, individually programmable output frequency dividers, and phase adjustment capabilities are added for flexibility.

The device is configured through a three-wire SPI interface and reports lock and signal loss status in internal registers and via a lock detect (LOCK) output. Internal status bit changes can also be reported via the nINT output. The 8V19N492 is ideal for driving converter circuits in wireless infrastructure, radar/imaging, and instrumentation/medical applications. The device is a member of the high-performance clock family from Renesas.

## Typical Applications

- Wireless infrastructure applications: GSM, WCDMA, LTE, and LTE-A
- Ideal clock driver for jitter-sensitive ADC and DAC circuits
- Low phase noise clock generation
- Ethernet line cards
- Radar and imaging
- Instrumentation and medical


## Features

- High-performance clock RF-PLL with support for JESD204B
- Optimized for low phase noise: -150dBc/Hz (800kHz offset; 245.76 MHz clock)
- Integrated phase noise of 80fs RMS typical (12k-20MHz).
- Dual-PLL architecture
- 1st-PLL stage with external VCXO for clock jitter attenuation
- 2nd-PLL with internal FemtoClockNG PLL: 2949.12MHz
- Six output channels with a total of 16 outputs, organized in:
- Four JESD204B channels (device clock and SYSREF output) with two, four and five outputs
- One clock channel with two outputs
- One VCXO output
- Configurable integer clock frequency dividers
- Supported clock output frequencies include: 2949.12, 1474.56, $983.04,491.52,245.76$, and 122.88 MHz
- Low-power LVPECL/LVDS outputs support configurable signal amplitude, DC and AC coupling and LVPECL, LVDS line terminations techniques
- Phase delay circuits
- Clock phase delay with 256 steps of 339 ps and a range of 0 to 86.466 ns
- Individual SYSREF phase delay with 8 steps of 169 ps
- Additional individual SYSREF fine phase delay with 25 ps steps
- Global SYSREF signal delay with 256 steps of 339 ps and a range of 0 to 86.466 ns
- Redundant input clock architecture with two inputs and
- Input activity monitoring
- Manual and automatic, fault-triggered clock selection modes
- Priority controlled clock selection
- Digital holdover and hitless switching
- Differential inputs accept LVDS and LVPECL signals
- SYSREF generation modes include internal and external trigger mode for JESD204B
- Supply voltage: 3.3 V
- SPI and control I/O voltage: 1.8V/3.3V (Selectable)
- Package: $10 \times 10 \mathrm{~mm} 88-\mathrm{VFQFPN}$
- Temperature range: $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ (Case)


## Block Diagram

Figure 1. Block Diagram $\left(\mathbf{f}_{\text {vco }}=\mathbf{2 9 4 9 . 1 2 M H z}\right.$ )


## Contents

Description ..... 1
Typical Applications ..... 1
Features ..... 1
Block Diagram ..... 2
Pin Assignments ..... 5
Pin Descriptions ..... 6
Principles of Operation ..... 8
Overview ..... 8
Phase-Locked Loop Operation ..... 9
Frequency Generation ..... 9
VCXO-PLL ..... 10
FemtoClockNG PLL ..... 11
Channel Frequency Divider ..... 12
Redundant Inputs ..... 13
Monitoring and LOS of Input Signal ..... 13
Input Re-Validation ..... 13
Clock Selection ..... 14
Holdover ..... 14
Input Priorities ..... 14
Hold-off Counter ..... 15
Revertive Switching ..... 15
Short-Term Holdover ..... 15
Automatic with Holdover (nM/A[1:0] = 11) ..... 15
VCXO-PLL Lock Detect ..... 16
FemtoClockNG Loss-of-Lock (LOLF) ..... 17
Channel, Output, and JESD204B Logic ..... 18
Channel ..... 18
Differential Outputs ..... 18
Output Phase Delay ..... 21
Configuration for JESD204B Operation ..... 21
Synchronizing SYSREF and Clock Output Dividers ..... 21
SYSREF Generation ..... 21
Internal SYSREF Generation ..... 23
External SYSREF Generation ..... 23
QCLK to QREF (SYSREF) Phase Alignment ..... 23
Deterministic Phase Relationship and Phase Alignment ..... 24
Status Conditions and Interrupts ..... 25
Device Startup, Reset, and Synchronization ..... 26
Recommended Configuration Sequence (In Order): ..... 26
Changing Frequency Dividers and Phase Delay Values ..... 27
SPI Interface ..... 27
Configuration Registers ..... 30
Channel and Clock Output Registers ..... 33
QREF Output State Registers ..... 35
PLL Frequency Divider Registers ..... 38
VCXO-PLL Control Registers ..... 40
Input Selection Mode Registers ..... 42
SYSREF Control Registers ..... 45
Status Registers ..... 47
General Control Registers ..... 50
Absolute Maximum Ratings ..... 51
Pin Characteristics ..... 52
DC Characteristics ..... 52
AC Characteristics ..... 56
Clock Phase Noise Characteristics ..... 63
Application Information ..... 67
Termination for QCLK_y, QREF_r LVDS Outputs (STYLE = 0) ..... 67
AC Termination for QCLK_y, QREF_r LVDS Outputs (STYLE = 0) ..... 67
Termination for QCLK_y, QREF_r LVPECL Outputs (STYLE = 1) ..... 68
Thermal Characteristics ..... 68
Package Exposed Pad Thermal Release Path ..... 68
Thermal Characteristics ..... 69
Case Temperature Considerations ..... 69
Recommended Application Schematics ..... 70
Package Outline Drawings ..... 72
Marking Diagram ..... 73
Ordering Information ..... 73
Glossary ..... 74
Revision History ..... 74

## Pin Assignments

Figure 2. Pinout for $10 \times 10 \mathrm{~mm}$, 88-VFQFPN Package with Exposed Pad (Top View)


## Pin Descriptions

Table 1. Pin Descriptions ${ }^{[a]}$

| Pin | Name | Type ${ }^{[b]}$ |  | Description |
| :---: | :---: | :---: | :---: | :---: |
| 69 | CLK_0 | Input | PD | Device clock 0 non-inverting and inverting differential clock input. Inverting input is biased to $\mathrm{V}_{\mathrm{DD}} \mathrm{V} / 2$ by default when left floating. Compatible with LVPECL, LVDS and LVCMOS signals. |
| 68 | nCLK_0 |  | PD/PU |  |
| 71 | CLK_1 | Input | PD | Device clock 1 non-inverting and inverting differential clock input. Inverting input is biased to $\mathrm{V}_{\mathrm{DD}} \mathrm{V} / 2$ by default when left floating. Compatible with LVPECL, LVDS and LVCMOS signals. |
| 70 | nCLK_1 |  | PD/PU |  |
| $\begin{aligned} & 59, \\ & 58 \end{aligned}$ | QCLK_A0, <br> nQCLK_A0 | Output |  | Differential clock output AO (Channel A). Configurable LVPECL/LVDS style and amplitude. |
| $\begin{aligned} & 61, \\ & 60 \end{aligned}$ | QCLK_A1, nQCLK_A1 | Output |  | Differential clock output A1 (Channel A). Configurable LVPECL/LVDS style and amplitude. |
| $\begin{aligned} & 53, \\ & 52 \end{aligned}$ | QREF_AO, nQREF_A0 | Output |  | Differential SYSREF/clock output REF_AO (Channel A). LVDS style for SYSREF operation, configurable LVPECL/LVDS style and amplitude for clock operation. |
| $\begin{aligned} & 55, \\ & 54 \end{aligned}$ | QREF_A1, nQREF_A1 | Output |  | Differential SYSREF/clock output REF_A1 (Channel A). LVDS style for SYSREF operation, configurable LVPECL/LVDS style and amplitude for clock operation. |
| $\begin{aligned} & 65, \\ & 64 \end{aligned}$ | QREF A2, nQREF_A2 | Output |  | Differential SYSREF/clock output REF_A2 (Channel A). LVDS style for SYSREF operation, configurable LVPECL/LVDS style and amplitude for clock operation. |
| $\begin{aligned} & \hline 8, \\ & 9 \end{aligned}$ | QCLK_B0, <br> nQCLK_B0 | Output |  | Differential clock output BO (Channel B). Configurable LVPECL/LVDS style and amplitude. |
| $\begin{aligned} & 10, \\ & 11 \end{aligned}$ | QCLK_B1, nQCLK_B1 | Output |  | Differential clock output B1 (Channel B). Configurable LVPECL/LVDS style and amplitude. |
| $\begin{gathered} 2, \\ 3 \end{gathered}$ | QREF_BO, nQREF_BO | Output |  | Differential SYSREF/clock output REF_BO (Channel B). LVDS style for SYSREF operation, configurable LVPECL/LVDS style and amplitude for clock operation. |
| $\begin{gathered} \hline 4, \\ 5 \end{gathered}$ | QREF_B1, nQREF B1 | Output |  | Differential SYSREF/clock output REF_B1 (Channel B). LVDS style for SYSREF operation, configurable LVPECL/LVDS style and amplitude for clock operation. |
| $\begin{aligned} & 20, \\ & 21 \end{aligned}$ | $\begin{aligned} & \hline \text { QCLK_C, } \\ & \text { nQCLK_C } \end{aligned}$ | Output |  | Differential clock output C (Channel C). Configurable LVPECL/LVDS style and amplitude. |
| $\begin{aligned} & 15, \\ & 16 \end{aligned}$ | QREF_C, <br> nQREF_C | Output |  | Differential SYSREF/clock output REF_C (Channel C). LVDS style for SYSREF operation, configurable LVPECL/LVDS style and amplitude for clock operation. |
| $\begin{aligned} & 27, \\ & 28 \end{aligned}$ | $\begin{aligned} & \hline \text { QCLK_D, } \\ & \text { nQCLK_D } \end{aligned}$ | Output |  | Differential clock output D (Channel D). Configurable LVPECL/LVDS style and amplitude. |
| $\begin{aligned} & 24 \\ & 25 \end{aligned}$ | QREF_D, <br> nQREF_D | Output |  | Differential SYSREF/clock output REF_D (Channel D). LVDS style for SYSREF operation, configurable LVPECL/LVDS style and amplitude for clock operation. |
| $\begin{aligned} & 47, \\ & 46 \end{aligned}$ | QCLK_EO, <br> nQCLK_EO | Output |  | Differential clock output E0. Configurable LVPECL/LVDS style and amplitude. |
| $\begin{aligned} & 49, \\ & 48 \end{aligned}$ | QCLK_E1, <br> nQCLK_E1 | Output |  | Differential clock output E1. Configurable LVPECL/LVDS style and amplitude. |
| $\begin{aligned} & \hline 79, \\ & 78 \end{aligned}$ | QCLK_V, nQCLK V | Output |  | Differential VCXO-PLL clock outputs. Configurable LVPECL/LVDS style and amplitude. |
| 82 | nINT | Output |  | Status output pin for signaling internal changed conditions. 1.8V LVCMOS interface levels. |
| 81 | LOCK | Output |  | PLL lock detect status output for both PLLs. 1.8V LVCMOS interface levels. |

## Table 1. Pin Descriptions (Cont.) $)^{[a]}$

| Pin | Name | Type ${ }^{[b]}$ |  | Description |
| :---: | :---: | :---: | :---: | :---: |
| 87 | EXT_SYS | Input | PD | External SYSREF pulse trigger input. 1.8V LVCMOS interface levels. |
| 83 | SDAT | Input/ Output | PU | Serial Control Port SPI Mode Clock Input and Output. Selectable $1.8 \mathrm{~V} / 3.3 \mathrm{~V}$ LVCMOS interface levels. 3.3 V tolerant when set to 1.8 V and set to input. |
| 85 | SCLK | Input | PD | Serial Control Port SPI Mode Clock Input. Selectable 1.8V/3.3V LVCMOS interface levels. 3.3V tolerant when set to 1.8 V . |
| 86 | nCS | Input | PU | Serial Control Port SPI Chip Select Input. Selectable 1.8V/3.3V LVCMOS interface levels. 3.3V tolerant when set to 1.8 V . |
| 84 | SELSV | Input | PD | SPI interface voltage select. 1.8V LVCMOS interface levels (see Table 25 for SPI interface selection). |
| 35 | CR | Analog |  | Internal VCO regulator bypass capacitor. Use a $1.0 \mu \mathrm{~F}$ capacitor between the CR and VDD_LCF pins. |
| 33 | CBIAS | Analog |  | Internal bias circuit for VCO. Connect a $4.7 \mu \mathrm{~F}$ capacitor to GND. |
| 36 | CLDO | Analog |  | Internal LDO bypass for VCO. Connect a $10 \mu \mathrm{~F}$ capacitor to GND. |
| 73 | LFV | Output |  | VCXO-PLL charge pump output. Connect to the loop filter for the external VCXO. |
| 77 | OSC |  | PD | VCXO non-inverting and inverting differential clock input. Inverting input is biased to |
| 76 | nOSC | Input | PD/PU | $V_{D D \_v} / 2$ by default when left floating. Compatible with LVPECL, LVDS and LVCMOS signals. |
| 44 | ICPF | Analog |  | Connect to LFF pin (38) and external loop filter. |
| 38 | LFF | Output |  | Loop filter/charge pump output for the FemtoClockNG NG PLL. Connect to the external loop filter. |
| 37 | LFFR | Analog |  | Ground return path pin for the VCO loop filter. |
| 72 | RES_CAL | Analog |  | Connect a $2.8 \mathrm{k} \Omega(1 \%)$ resistor to GND for output current calibration. |
| $\begin{aligned} & 13,18,23, \\ & 32,41,42 \end{aligned}$ | DNU |  |  | Do not use, do not connect. |
| 57, 62 | VDD_QCLKA | Power |  | Positive supply voltage (3.3V) for the QCLK_A[1:0] outputs. |
| 51 | VDD_QREFAO | Power |  | Positive supply voltage (3.3V) for the QREF_A0 outputs. |
| 56 | VDD_QREFA1 | Power |  | Positive supply voltage (3.3V) for the QREF_A1 outputs. |
| 63, 66 | VDD_QREFA2 | Power |  | Positive supply voltage (3.3V) for the QREF_A2 outputs. |
| 7, 12 | VDD_QCLKB | Power |  | Positive supply voltage (3.3V) for the QCLK_B[1:0] outputs. |
| 1 | VDD_QREFB0 | Power |  | Positive supply voltage (3.3V) for the QREF_B0 output. |
| 6 | VDD_QREFB1 | Power |  | Positive supply voltage (3.3V) for the QREF_B1 output. |
| 19, 22 | VDD_QCLKC | Power |  | Positive supply voltage (3.3V) for the QCLK_C outputs. |
| 14, 17 | VDD_QREFC | Power |  | Positive supply voltage (3.3V) for the QREF_C outputs. |
| 29 | VDD_QCLKD | Power |  | Positive supply voltage (3.3V) for the QCLK_D outputs. |
| 26 | VDD_QREFD | Power |  | Positive supply voltage (3.3V) for the QREF_D outputs. |
| 45, 50 | VDD_QCLKE | Power |  | Positive supply voltage (3.3V) for the QCLK_E[1:0] outputs. |
| 88 | VDD_SPI | Power |  | Positive supply voltage (3.3V) for the SPI interface. |
| 67 | VDD_INP | Power |  | Positive supply voltage (3.3V) for the differential inputs (CLK0 to CLK1). |

Table 1. Pin Descriptions (Cont.) ${ }^{\text {[a] }}$

| Pin | Name | Type $^{[\text {b] }}$ |  | Description |
| :---: | :---: | :--- | :--- | :--- |
| 31 | VDD_LCV1 | Power |  | Positive supply voltage (3.3V) for internal VCXO_PLL circuits. |
| 34 | VDD_LCV2 | Power |  | Positive supply voltage (3.3V) for internal VCXO_PLL circuits. |
| 39,40 | VDD_LCF | Power |  | Positive supply voltage (3.3V) for the internal oscillator of the FemtoClockNG PLL. |
| 43 | VDD_CPF | Power |  | Positive supply voltage (3.3V) for internal FemtoClockNG circuits. |
| 75,80 | VDD_QCLKV | Power |  | Positive supply voltage (3.3V) for OSC, nOSC input and QCLKV, nQCLKV output. |
| 74 | VDD_CPV | Power |  | Positive supply voltage (3.3V) for internal VCXO_PLL circuits. |
| 30 | VDD_SYNC | Power |  | Positive supply voltage (3.3V). |
| Exposed <br> Pad (EP) | GND | Power |  | Ground supply voltage (GND) and ground return path. Connect to board GND (OV). |

[a] See Section "Application Information" on page 67 for essential information on power supply filtering.
[b] PU (pull-up) and PD (pull-down) indicate internal input resistors (see Table 46 for values).

## Principles of Operation

## Overview

The 8V19N492 generates low-phase noise, synchronized clock and SYSREF output signals locked to an input reference frequency. The device contains two PLLs with configurable frequency dividers. The first PLL (VCXO-PLL, suffix V) uses an external VCXO as the oscillator and provides jitter attenuation. The external loop filter is used to set the VCXO-PLL bandwidth frequency in conjunction with internal parameters. The second, low-phase noise PLL (FemtoClock NG, suffix F) multiplies the VCXO-PL1L frequency to 2949.12 MHz . The FemtoClock NG PLL is completely internal and provides a central timing reference point for all output signals. From this point, fully synchronous dividers generate the output frequencies and the internal timing references for JESD204B support.

The device supports the generation of SYSREF pulses synchronous to the clock signals. There are five channels consisting of clock and/or SYSREF outputs. The clock outputs are configurable with support for LVPECL or LVDS formats and a variable output amplitude. Clock and SYSREF offer adjustable phase delay functionality. Individual outputs and channels and unused circuit blocks support powered-down states for operating at lower power consumption. The register map, accessible through SPI interface with read-back capability controls the main device settings and delivers device status information. For redundancy purpose, there are two selectable reference frequency inputs and a configurable switch logic with priority-controlled auto-selection and holdover support.

## Phase-Locked Loop Operation

## Frequency Generation

Table 2 displays the available frequency dividers for clock generation. The dividers must be set by the user to match input, VCXO and VCO frequency, and to achieve frequency and phase lock on both PLLs. The frequency of the external VCXO is selected by the user; the internal VCO frequency is set to 2949.12 MHz . Example divider configurations for typical wireless infrastructure applications are shown in Table 3.

Table 2. PLL Operation and Divider Values

| Divider | Range | Operation for $\mathrm{vcog}^{\mathbf{~}} \mathbf{2 9 4 9 . 1 2 \mathrm { MHz }}$ |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  | Jitter Attenuation, Dual-PLL with Deterministic Input-to-Output Delay (BYPV = 0, BYPF =1) | Jitter Attenuation, Dual-PLL (BYPV = 0, BYPF = 0) | Frequency Synthesis (VCXO-PLL Bypassed, BYPV = 1) |
| VCXO-PLL <br> Pre-Divider $\mathrm{P}_{\mathrm{V}}$ | $\div 1 . . \div 4095:(12$ bit) | Input clock frequency:$f_{C L K}=P_{V} \times \frac{f_{V C X O}}{P_{F}} \times \frac{M_{F}}{M_{V 0} \times M_{V 1}}$ | Input clock frequency: $P_{V}$ | Input clock frequency: $f_{C L K}=f_{V C O} \times \frac{P_{V} \times P_{F}}{M_{F}}$ <br> $\mathrm{M}_{\mathrm{V} 0}$ and $\mathrm{M}_{\mathrm{V} 1}$ settings are not applicable to the PLL operation. <br> $P_{F}$ : Set $P_{F}$ to 0.5 in above equation if the frequency doubler is engaged by setting FDF $=1$. |
| VCXO-PLL <br> Feedback Divider $\mathrm{M}_{\mathrm{V} 0}$ | $\begin{aligned} & \div 1 \ldots \div 4095: \\ & (12 \text { bit }) \end{aligned}$ |  | $\mathrm{M}_{\mathrm{V} 1}$ setting is not applicable |  |
| PLL Feedback Divider ${ }^{[\mathrm{a}]} \mathrm{M}_{\mathrm{V} 1}$ | $\div 4 \ldots \div 511:(9$ bit $)$ |  |  |  |
| FemtoClock NG Pre-Divider $\mathrm{P}_{\mathrm{F}}$ | $\div 1 . . . \div 63:(6$ bit $)$ | VCXO frequency: $f_{V C X O}=f_{V C O} \times \frac{P_{F}}{M_{F}}$ <br> $P_{F}$ : Set $P_{F}$ to 0.5 in above equation if the frequency doubler is engaged by setting FDF $=1$. |  |  |
| FemtoClock NG Feedback Dividers $M_{F}$ | $\div 8 \ldots \div 511:(9$ bit) |  |  |  |
| Output Divider Nx $(x=A, B, C, D, E)$ | $\div 1 . . \div 160$ | Output frequency: $f_{\mathrm{OUT}}=\frac{\mathrm{f}_{\mathrm{VCO}}}{\mathrm{~N}_{\mathrm{X}}}$ |  |  |
| $\begin{aligned} & \text { SYSREF Divider }{ }^{[b]} \\ & \mathrm{N}_{\mathrm{S}} \end{aligned}$ | $\begin{aligned} & \div 16 \ldots \div 5120: \\ & \{2,4\} \times\{2,4,8,16\} \\ & \times\{2,4,8,16\} \times\{2, \\ & 3,4,5\} \end{aligned}$ | SYSREF frequency/rate: $\mathrm{f}_{\text {SYSREF }}=\frac{\mathrm{f}_{\mathrm{VCO}}}{\mathrm{~N}_{\mathrm{S}}}$ |  |  |

[a] For input monitoring, configure $\mathrm{M}_{\mathrm{V} 1}$ as described in Monitoring and LOS of Input Signal.
[b] For SYSREF operation, configure SYNC[6:0] as described in Status Conditions and Interrupts.

## VCXO-PLL

The prescaler $\mathrm{P}_{\mathrm{V}}$ and the VCXO-PLLs feedback divider $\mathrm{M}_{\mathrm{V} 0}$ and $\mathrm{M}_{\mathrm{V} 1}$ require configuration to match the input frequency to the VCXO-frequency. The BYPF setting allows to route the VCXO-PLLs feedback path through the M Mo divider. Alternatively, the feedback path is routed through the second PLL and both the $\mathrm{M}_{\mathrm{V} 0}$ and $\mathrm{M}_{\mathrm{V} 1}$ feedback divider. $\mathrm{M}_{\mathrm{V} 0}$ has a divider value range of 12 bit; $\mathrm{M}_{\mathrm{V} 1}$ has 9 bit.

The feedback path through the second PLL, in combination with the divider setting $\mathrm{P}_{\mathrm{F}}=\div 1$, is the preferred setting for achieving deterministic delay from the clock input to the outputs. Multiple divider settings are available to enable support for input frequencies of e.g. $245.76,122.88,61.44$ and 30.72 MHz and the VCXO-frequencies of $122.88 \mathrm{MHz}, 61.44,38.4,30.72$ and 245.76 MHz . In addition, the range of available input and feedback dividers allows to adjust the phase detector frequency independent on the input and VCXO frequencies. In general, the phase detector may be set into the range from 120 kHz to the input reference frequency. The VCXO-PLL charge pump current is controllable via a register and can be set in $50 \mu \mathrm{~A}$ steps from $50 \mu \mathrm{~A}$ to 1.6 mA . The VCXO-PLL may be bypassed: the FemtoClockNG PLL locks to the pre-divider input frequency.

Table 3. Example Configurations for $f_{V C X O}=\mathbf{1 2 2 . 8 8} \mathbf{M H z}^{[a]}$

| Input Frequency (MHz) | VCXO-PLL Divider Settings |  | $\begin{aligned} & \mathrm{f}_{\mathrm{PFD}} \\ & (\mathrm{MHz}) \end{aligned}$ |
| :---: | :---: | :---: | :---: |
|  | PV | MV0 |  |
| 245.76 | 2 | 1 | 122.88 |
|  | 32 | 16 | 7.68 |
|  | 256 | 128 | 0.96 |
|  | 2048 | 1024 | 0.12 |
| 122.88 | 1 | 1 | 122.88 |
|  | 16 | 16 | 7.68 |
|  | 128 | 128 | 0.96 |
|  | 1024 | 1024 | 0.12 |

[a] BYPF=0
Table 4. Example Configurations for $f_{V C X O}=\mathbf{3 8 . 4} \mathbf{M H z}^{[a]}$

| Input Frequency <br> (MHz) | VCXO- PLL Divider Settings |  | $\mathbf{f}_{\text {PFD }}$ <br> (MHz) |
| :---: | :---: | :---: | :---: |
|  | PV | MVO |  |
|  | 32 | 5 | 1.92 |
|  | 128 | 20 | 0.48 |
|  | 512 | 80 | 0.12 |
|  | 2048 | 320 | 7.68 |
| 122.88 | 16 | 5 | 1.92 |
|  | 64 | 20 | 0.48 |
|  | 256 | 80 | 0.12 |

[^0]Table 5. VCXO-PLL Bypass Settings

| BYPV | Operation |
| :---: | :--- |
| 0 | VCXO-PLL operation. |
| 1 | VCXO-PLL bypassed and disabled. The reference clock for the FemtoClockNG PLL is the input clock divided by the <br> pre-divider PV. The input clock selection must be set to manual by the user. Clock switching and holdover are not <br> defined. Device will not attenuate input jitter. No external VCXO component and loop filter required. |

Table 6. PLL Feedback Path Settings

| BYPF | Operation ${ }^{\text {[a] }}$ |
| :---: | :--- |
| 0 | VCXO-PLL feedback path through the $\mathrm{M}_{\mathrm{V} 0}$ divider. FemtoClockNG feedback path uses the $\mathrm{M}_{\mathrm{F}}$ divider. |
| 1 | VCXO-PLL feedback path through the $\mathrm{M}_{\mathrm{V} 1} \times \mathrm{M}_{\mathrm{V} 0}$ dividers. FemtoClockNG feedback path uses the $\mathrm{M}_{\mathrm{F}}$ divider. <br> Preferred setting for achieving deterministic delay from input to the outputs. |

[a] Regardless of the selected internal feedback path, the MV1 divider should be set to match its internal output frequency to the input reference frequency: the MV1 output signal is the internal reference for input loss-of-signal detect.

## FemtoClockNG PLL

This PLL locks to the output signal of the VCXO-PLL (BYPV=0). It requires configuration of the frequency doubler FDF or the pre-divider PF and the feedback divider MF to match the VCXO-PLL frequency to the VCO frequency of 2949.12MHz. This PLL is internally configured to high-bandwidth. Best phase noise is typically achieved by engaging the internal frequency doubler (FDF=1, x2). If engaged, the signal from the first PLL stage is doubled in frequency, increasing the phase detector frequency of the FemtoClockNG PLL. Enabling the frequency doubler disables the frequency pre-divider PF. If the frequency doubler is not used (FDF=0), the PF pre-divider has to be configured. Typically PF is set to $\div 1$ to keep the phase detector frequency as high as possible. Set PF to other divider values to achieve specific frequency ratios ( 1 to 19.2, 1 to 76.8 , etc.) between first and second PLL stage.

Table 7. Frequency Doubler

| FDF | Operation |
| :---: | :--- |
| 0 | Frequency doubler off. PF divides clock signal from VCXO-PLL or input (in bypass) |
| 1 | Frequency doubler on (x2). Signal from VCXO-PLL or input (in bypass) is doubled in frequency. PF divider has no <br> effect. |

Table 8. Example PLL Configurations

| VCXO-Frequency (MHz) | FemtoClock NG Divider Settings |  |  |  | Output Frequency (MHz) |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | FDF | PF | MF | $N x^{[a]}$ |  |
| 122.88 | x2 | - | 10 | 1 | 2949.12 |
|  |  |  |  | 2 | 1474.56 |
|  |  |  |  | 3 | 983.04 |
|  |  |  |  | 4 | 737.28 |
|  |  |  |  | 6 | 491.52 |
|  |  |  |  | 8 | 368.64 |
|  |  |  |  | 12 | 245.76 |
|  |  |  |  | 16 | 184.32 |
| 122.88 | - | 1 | 20 | 1 | 2949.12 |
|  |  |  |  | 2 | 1474.56 |
|  |  |  |  | 3 | 983.04 |
|  |  |  |  | 4 | 737.28 |
|  |  |  |  | 6 | 491.52 |
|  |  |  |  | 8 | 368.64 |
|  |  |  |  | 12 | 245.76 |
|  |  |  |  | 16 | 184.32 |

[a] $x=A$ to $E$

## Channel Frequency Divider

The device supports five independent channels $A$ to $E$, each of them has an channel frequency divider $N x(x=A$ to $E)$ that divides the VCO frequency to the output frequency. Each divider be individually set to a value in the range of $\div 1$ to $\div 160$. See Table 9 for typical divider values and Table 28 for the complete set of supported divider values

Table 9. Integer Frequency Divider Settings

| Channel Divider Nx ${ }^{[\mathrm{a}]}$ | Output Clock Frequency (MHz) |
| :---: | :---: |
|  | $\mathrm{f}_{\mathrm{VCO}}=\mathbf{2 9 4 9 . 1 2 ~ ( M H z ) ~}$ |
| $\div 1$ | 2949.12 |
| $\div 2$ | 1474.56 |
| $\div 3$ | 983.04 |
| $\div 4$ | 737.28 |
| $\div 6$ | 491.52 |
| $\div 8$ | 368.64 |
| $\div 12$ | 245.76 |
| $\div 16$ | 184.32 |
| $\div 24$ | 122.88 |
| $\div 30$ | 98.304 |
| $\div 32$ | 92.16 |
| $\div 36$ | 81.92 |

Table 9. Integer Frequency Divider Settings (Cont.)

| Channel Divider Nx ${ }^{\text {[a] }}$ | Output Clock Frequency (MHz) |
| :---: | :---: |
|  | $\mathrm{f}_{\mathrm{VCO}}=\mathbf{2 9 4 9 . 1 2 ~ ( M H z ) ~}$ |
| $\div 48$ | 61.44 |
| $\div 60$ | 49.152 |
| $\div 64$ | 46.08 |
| $\div 72$ | 40.96 |
| $\div 96$ | 30.72 |
| $\div 120$ | 24.576 |
| $\div 128$ | 23.04 |

[a] $x=A$ to $E$

## Redundant Inputs

The two inputs are compatible with LVDS, LVPECL signal formats and also support single-ended signals (LVCMOS, see Section "Application Information" on page 67 for applicable input interface circuits).

## Monitoring and LOS of Input Signal

The two inputs of the device are individually and permanently monitored for activity. Inactivity is defined by a static input signal.
he clock input monitors compare the device input frequency ( $\mathrm{f}_{\mathrm{CLK}}$ ) to the frequency of the VCO divided by $\mathrm{M}_{\mathrm{V} 1}$ (regardless of the internal feedback path using or not using $\mathrm{M}_{\mathrm{V1}}$ ). A clock input is declared invalid with the corresponding LOS (Loss-of-input-signal) indicator bit set after three consecutive missing clock edges. For correct operation of the LOS detect circuit, $\mathrm{M}_{\mathrm{V} 1}$ must be powered-on by setting PD_MV1 $=0$. The MV1 divider must be set so that the LOS detect reference frequency matches the input frequency. For instance, if the input frequency is $245.76 \mathrm{MHz}, \mathrm{M}_{\mathrm{V} 1}$ should be set to $\div 12$ : The VCO frequency of 2949.12 MHz divided by 12 equals the input frequency of 245.76 MHz . For an input frequency of 122.88 MHz , set $\mathrm{M}_{\mathrm{V} 1}$ to $\div 24$. Failure to set $\mathrm{M}_{\mathrm{V} 1}$ to match the input frequency will result in added latency to the LOS circuit (if $f_{V C O} \div M_{V 1}<f_{C L K}$ ) or false LOS indication (if $f_{V C O} \div M_{V 1}>f_{C L K}$ ). The minimum frequency that the circuit can monitor is $f_{\mathrm{VCO}} / \mathrm{MV} 1(\mathrm{MAX})=5.77 \mathrm{MHz}$. In applications with a lower input frequency than 5.77 MHz , disable the monitor to trigger the status flags by setting BLOCK_LOR=1.

## Input Re-Validation

A clock input is declared valid and the corresponding LOS bit is reset after the clock input signal returned for user-configurable number of consecutive input periods. This re-validation of the selected input clock is controlled by the CNTV setting (verification pulse counter).

## Clock Selection

The device supports multiple input selection modes: manual, short-term holdover and two automatic switch modes.

## Table 10. Clock Selection Settings

| Mode | Description | Application |
| :---: | :---: | :---: |
| Manual <br> nM $/ A=00$ | Input selection follows user-configuration of SEL[1:0]. Selection is never changed by the internal state machine. A failing reference clock will cause a LOS event and the PLL will unlock if the failing clock is selected. Re-validation of the selected input clock will result in the PLL to re-lock on that input clock. | Startup and external selection control |
| Automatic $\mathrm{nM} / \mathrm{A}=01$ | Input selection follows LOS status by user preset input switch priorities. A failing input clock will cause a LOS event for that clock input. If the selected clock has a LOS event, the device will immediately initiate a clock failover switch. The switch target is determined by pre-set input priorities. <br> No valid clock scenario: <br> If no valid input clocks exist, the device will not attempt to switch and will not enter the holdover state. The PLL is not locked. Re-validation of any input clock that is not the selected clock will result in the PLL to attempt to lock on that input clock. <br> See "Revertive Switching" | Multiple inputs with qualified clock signals |
| Short-term Holdover $\mathrm{nM} / \mathrm{A}=10$ | Input selection follows user-configuration of SEL[1:0]. Selection is never changed by the internal state machine. A failing reference clock will cause a LOS event. If the selected reference fails, the device will enter holdover immediately. Re-validation of the selected input clock is controlled by the CNTV setting. A successful re-validation will result in the PLL to re-lock on that input clock. <br> See "Short-Term Holdover" | Single reference |
| Automatic with holdover $\mathrm{nM} / \mathrm{A}=11$ | Input selection follows LOS status by user preset input priorities. Each failing input clock will cause a LOS event for that clock input. If the selected clock detects a LOS event, the device will go into holdover and the hold-off down-counter (CNTH) starts. The device initiates a clock failover switch after expiration of the hold-off counter. The switch target is determined by the preset input priorities. <br> No valid clock scenario: <br> If no valid input clocks exist, the device will not attempt to switch and will remain in the holdover state. Re-validation of any input clock will result in the PLL to attempt to lock on that input clock. <br> See "Automatic with Holdover (nM/A[1:0] = 11)" and See "Revertive Switching" | Multiple inputs |

## Holdover

In holdover state, the output frequency and phase is derived from an internal, digital value based on previous frequency and phase information. Holdover characteristics are defined in Table 51.

## Input Priorities

Configurable settings encompass four selectable priorities with the range 0 (lowest priority) to 3 (highest priority). A user may change the input priorities at any time. In the automatic switch modes, input priority changes may cause immediate input selection changes.

## Hold-off Counter

A configurable down-counter applicable to the "Automatic with holdover" selection mode. The purpose of this counter is a deferred, user-configurable, input switch after a LOS event. The counter expires when a zero-transition occurs; this triggers a new reference clock selection. The counter is clocked by the frequency-divided VCXO-PLL signal. The CNTR setting determines the hold-off counter frequency divider and the CNTH setting the start value of the hold-off counter. For instance, set CNTR to a value of $\div 131072$ to achieve 937.5 Hz (or a period of 1.066 ms at $\mathrm{f}_{\mathrm{VCxO}}=122.88 \mathrm{MHz}$ ): the 8 -bit CNTH counter is clocked by 937.5 Hz and the user-configurable hold-off period range is 0 ms (CNTR=0x00) to 272 ms (CNTR=0xFF). After the counter expires, it reloads automatically from the CNTH SPI register. After the LOS status bit (LS_CLK_n) for the corresponding input CLK_n has been cleared by the user, the input is enabled for generating a new LOS event.

The CNTR counter is only clocked if the device is configured in the clock selection mode "Automatic with holdover" AND the selected reference clock experiences a LOS event. Otherwise, the counter is automatically disabled (not clocked).

## Revertive Switching

Revertive switching: is only applicable to the two automatic switch modes shown in Table 10. Revertive switching enabled: Re-validation of any non-selected input clock(s) will cause a new input selection according to the user-preset input priorities (revertive switch). An input switch is only done if the re-validated input has a higher priority than the currently selected reference clock.

Revertive switching disabled: Re-validation of a non-selected input clock has no impact on the clock selection. Default setting is revertive switching disabled.

## Short-Term Holdover

If an LOS event is detected on the reference clock designated by the $\operatorname{SEL}[1: 0]$ bits:

- Holdover begins immediately
- ST_REF, LS_REF go low immediately
- No transitions will occur of the active REF clock; ST_SEL[1:0] does not change
- The hold-off countdown is not active

When the designated reference clock resumes and has met the programmed validation count of consecutive rising edges:

- Holdover turns off
- ST_SEL[1:0] does not change
- ST_REF returns to 1

LS_REF can be cleared by an SPI write of 1 to that register

## Automatic with Holdover (nM/A[1:0] = 11)

If a LOS event is detected on the active reference clock:

- Holdover begins immediately
- Corresponding ST_REF and LS_REF go low immediately
- Hold-off countdown begins immediately.

During this time, all clocks continue to be monitored and their respective ST_CLK, LS_CLK flags are active. LOS events will be indicated on ST_CLK, LS_CLK when they occur.
If the active reference clock (or any CLK) resumes and is validated during the hold-off countdown:

- Its ST_CLK status flag will return high and the LS_CLK is available to be cleared by an SPI write of 1 to that register bit.
- No transitions will occur of the active REF clock; ST_SEL[1:0] does not change and the ST_REF, LS_REF remain low even if active REF clock has been validated and its ST_CLK status bit returns high
- Revertive bit has no effect during this time (whether 0 or 1 )

When the hold-off countdown reaches zero:

- If the active reference has resumed and has been validated during the countdown, it will maintain being the active reference clock
- ST_SEL1:0 does not change
- ST_REF returns to 1
- LS_REF can be cleared by an SPI write of 1 to that register
- Holdover turns off and the VCXO-PLL attempts to lock to the active reference clock
- If the active reference has not resumed, but another (sorted by next priority) clock input CLK_n is validated, then
- ST_SEL1:0 changes to the new active reference
- ST_REF returns to 1
- LS_REF can be cleared by an SPI write of 1 to that register
- Holdover turns off
- If there is no validated CLK:
- ST_SEL1:0 does not change
- ST_REF remains low
- LS_REF cannot be cleared by an SPI write of 1 to that register
- Holdover remains active

Revertive capability returns if REVS $=1$.

## VCXO-PLL Lock Detect

The VCXO-PLL lock detect circuit uses the signal phase difference at the phase detector as loss-of-lock criteria. Loss-of-lock is reported if the actual phase difference is larger than a configurable phase detector window set by the $\Phi M V 0[2: 0]$ and $\Phi P V[2: 0]$ configuration bits. A loss-of-lock state is reported through the nST_LOLV and nLS_LOLV status bit, see Table 22.

## Loss-of-Lock Window Description

The selected clock input signal is the reference signal (CLK) for lock detection. The rising edge of CLK defines the reference point $\mathrm{t}_{0}$. $\Phi_{\mathrm{PV}}$ configures the start of the lock window $\mathrm{t}_{\mathrm{B}}$ (which occurs before $\mathrm{t}_{\text {) }}$ ) and $\Phi_{\mathrm{MVO}}$ configures the end of the window $\mathrm{t}_{\mathrm{E}}$ (which occurs after $t_{0}$ ). The width of the lock window is defined by $t_{E}-t_{\mathrm{B}}$. The VCXO-PLL declares lock when the rising edge of the feedback signal (FB) is within this window, otherwise the PLL reports loss-of-lock.

Figure 3. Lock Detect Window


## Table 11. $\mathbf{t}_{\mathbf{B}}$ and $\mathbf{t}_{\mathbf{E}}$ Calculation

| Operation | Jitter Attenuation, Dual-PLL with <br> determistic Input-to-Output Delay <br> $(B Y P V=0$, BYPF = 1) | Jitter Attenuation, Dual-PLL <br> (BYPV $=0, B Y P F=0)$ |
| :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{B}}$ | $\mathrm{t}_{\mathrm{B}}=-\frac{2^{\Phi P V}-1}{\mathrm{f}_{\mathrm{CLK}}}$ |  |
| $\mathrm{t}_{\mathrm{E}}$ | $\mathrm{t}_{\mathrm{E}}=\frac{\left(2^{\Phi M V 0}-1\right) \cdot \mathrm{M}_{\mathrm{V} 1}}{\mathrm{f}_{\mathrm{VCO}}}$ | $\mathrm{t}_{\mathrm{E}}=\frac{2^{\Phi M V 0}-1}{\mathrm{f}_{\mathrm{VCXO}}}$ |

Figure 3 shows that $\Phi_{\mathrm{PV}}$ configures the start and $\Phi \mathrm{M}_{\mathrm{V} 0}$ the end of the window in integer multiples of PLL input and feedback periods. Both $\Phi_{\text {PV }}$ and $\Phi_{\text {MVo }}$ use 3 configuration bits with valid settings from 010 to 111 (2 to 7, decimal). This range allows configuring both $t_{s}$ and $t_{E}$ from 3 to 127 periods of the input signal ( $\mathrm{T}_{\mathbb{N}}$ ) and the feedback signal ( $\mathrm{T}_{\mathrm{FB}}$ ), respectively, is implied.

## Loss-of-Lock Window Configuration Example

With given $\mathrm{P}_{\mathrm{V}}, \mathrm{M}_{\mathrm{V} 0}$ and $\mathrm{M}_{\mathrm{V} 1}$ divider values, select the corresponding $\Phi_{\mathrm{PV}}$ and $\Phi_{\mathrm{MV} 0}$ settings from Table 12 and apply the $\Phi_{\mathrm{PV}}$ and $\Phi_{\mathrm{MV}}$ values to the $\Phi P V[1: 0]$ and $\Phi M V 0[1: 0]$ registers. Table 11 shows the lock window calculation formulas. For instance, if an input frequency of 245.76 MHz and a $P_{V}$ divider of 128 is desired, set $\Phi P V[1: 0]$ to a binary value of 100 (decimal 4). This results in $t_{B}=$ -61.035 ns ( 15 periods of 4.069 ns ). With a VCXO-PLL (BYPF=0) and a VCXO frequency of 122.88 MHz and $\mathrm{M}_{\mathrm{Vo}}=64$, select 011 (decimal 3) resulting in $t_{E}=56.96$ ns ( 7 periods of 8.138 ns ) and an overall lock detect window of $t_{E}-t_{B}=56.96 \mathrm{~ns}+61.035 \mathrm{~ns}=118.001 \mathrm{~ns}$. The user may select a smaller lock detect window. For instance, a P divider of 128 allows to set $\Phi P V[1: 0]$ to 010,011 or 100 (decimal 2 to 4). Correspondingly, a $\mathrm{M}_{\mathrm{Vo}}$ divider of 64 allows $\Phi \mathrm{MVO}[1: 0]$ settings from 010 to 011 (decimal 2 to 3 ). With smaller settings, the lock detect window size is reduced exponentially.
$\Phi P V[1: 0]=000$ will set $t_{B}$ to $0.5^{*} T_{\text {REF }}$ and $\Phi P V[1: 0]=001$ will set $t_{B}$ to $1.5^{*} T_{\text {REF }}$.
$\Phi M V 0[1: 0]=000$ will set $t_{E}$ to $0.5^{*} T_{\text {REF }}$ and $\Phi M V 0[1: 0]=001$ will set $t_{E}$ to $1.5^{*} T_{\text {REF }}$.
Table 12. Recommended Lock Detector Phase Window Settings

| $P_{\mathrm{V}}$ Divider Value | $\Phi P \mathrm{P}[1: 0]$ Setting |
| :---: | :---: |
| $1-31$ | $\mathrm{~N} / \mathrm{A}$ |
| $32-63$ | 010 |
| $64-127$ | $\leq 011$ |
| $128-255$ | $\leq 100$ |
| $256-511$ | $\leq 101$ |
| $512-1023$ | $\leq 110$ |
| 1024 and higher | $\leq 111$ |


| $\mathbf{M}_{\text {V0 }}$ Divider Value | ФMV0[1:0] Setting |
| :---: | :---: |
| $1-31$ | N/A |
| $32-63$ | 010 |
| $64-127$ | $\leq 011$ |
| $128-255$ | $\leq 100$ |
| $256-511$ | $\leq 101$ |
| $512-1023$ | $\leq 110$ |
| 1024 and higher | $\leq 111$ |

## FemtoClockNG Loss-of-Lock (LOLF)

FemtoClockNG-PLL loss of lock is signaled through the nST_LOLF (momentary) and nLS_LOLF (sticky, resettable) status bits and can reported as hardware signal on the LOCK output as well as an interrupt signal on the nINT output.

## Channel, Output, and JESD204B Logic

## Channel

Each of the four channels $A$ to $D$ consists of one to two clock and associated one to three SYSREF outputs. Each SYSREF output in a channel can be individually configured to generate JESD204B (SYSREF) signals or copy the clock signal of that channel. The fifth channel (E) consists of two clock outputs without SYSREF support in that channel.
If JESD204B/SYSREF operation is assigned to a QREF output, the channel logic controls the outputs: outputs automatically turn on and off in a SYSREF sequence. QREF outputs configured to clock operation can individually configure output states.
Table 13. Channel Configuration ${ }^{[a]}$

| MUX | 0 | 1 |
| :--- | :--- | :--- |
| Description | Clock configuration | JESD204B |
| QCLK_y | Clock signal | Clock signal |
|  |  | SYSREF/JESD204B |
| Frequency Divider | QCLK_y and QREF_r: $N_{x}$ | QCLK_y: $N_{x}$ <br> QREF_r: $N_{S}\left(G l o b a l ~ t o ~ a l l ~ Q R E F \_r\right) ~$ |
| Phase Delay | QCLK_y and QREF_r: $\Phi_{\text {CLK_ }} x$ <br> $\Phi_{\text {REF_r }}$ settings do not apply | QCLK_y: $\Phi_{\text {CLK_x }}$ <br> QREF_r: $\Phi_{R E F \_r}$ |
| Power Down | Per output | Per channel |
| Output Enable | Per output | Per output |

[a] $x=\mathrm{A}$ to $\mathrm{E} . y=\mathrm{A} 0, \mathrm{~A} 1, \mathrm{~B} 0, \mathrm{~B} 1, \mathrm{C}, \mathrm{D}, \mathrm{E} 0, \mathrm{E} 1 ; r=\mathrm{A} 0, \mathrm{~A} 1, \mathrm{~A} 2, \mathrm{~B} 0, \mathrm{~B} 1, \mathrm{C}, \mathrm{D}$

## Differential Outputs

Table 14. Output Features

| Output | Style | Amplitude ${ }^{\text {[a] }}$ | Disable | Power Down | Termination |
| :---: | :---: | :---: | :---: | :---: | :---: |
| QCLK_y, QREF_r <br> (Clock) | LVPECL | $\begin{gathered} 250-1000 \mathrm{mV} \\ 4 \text { steps } \end{gathered}$ | Yes | Yes | $50 \Omega$ to $\mathrm{V}_{\mathrm{T}}$ |
|  | LVDS |  |  |  | $100 \Omega$ differential ${ }^{[b]}$ |
| QREF_r <br> (SYSREF) | LVDS | $\begin{gathered} 250-1000 \mathrm{mV} \\ 4 \text { steps } \end{gathered}$ | Controlled by SYSREF ${ }^{[\text {[] }}$ |  | $100 \Omega$ differential ${ }^{\text {b }}$ |
| QOSC | LVPECL | $\begin{gathered} 250-750 \mathrm{mV} \\ 3 \text { steps } \end{gathered}$ | Yes | Yes | $50 \Omega$ to $\mathrm{V}_{T}$ |
|  | LVDS |  |  |  | $100 \Omega$ differential ${ }^{\text {b }}$ |

[a] Amplitudes are measured single-endedly. Differential amplitudes supported are 500, 1000, 1500 and 2000 mV
[b] AC coupling and DC coupling supported.
[c] State of SYSREF outputs is controlled by an internal SYSREF state machine.

Table 15. Individual Clock Output Settings ${ }^{[a]}$

| $P D^{[b]}$ | $\begin{gathered} \text { STYL } \\ \text { E } \end{gathered}$ | $\mathrm{EN}^{[\mathrm{c}]}$ | $\mathrm{A}[1: 0]^{[d]}$ | Output Power | Termination | State | Amplitude (mV) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | X | X | X | Off | $100 \Omega$ differential or no termination | Off | X |
| 0 | 0 | 0 | XX | On | $100 \Omega$ differential (LVDS) | Disable (logic low) | X |
|  |  | 1 | 00 |  |  | Enable | 250 |
|  |  |  | 01 |  |  |  | 500 |
|  |  |  | 10 |  |  |  | 750 |
|  |  |  | 11 |  |  |  | 1000 |
|  | 1 | 0 | XX |  | $50 \Omega$ to $\mathrm{V}_{\mathrm{T}}$ (LVPECL) | Enable | X |
|  |  | 1 | 00 |  | $50 \Omega$ to $\mathrm{V}_{T}=\mathrm{V}_{\text {DD_ }} \mathrm{V}-1.50 \mathrm{~V}$ (LVPECL) |  | 250 |
|  |  |  | 01 |  | $50 \Omega$ to $\mathrm{V}_{T}=\mathrm{V}_{\text {DD_ }} \mathrm{V}-1.75 \mathrm{~V}$ (LVPECL) |  | 500 |
|  |  |  | 10 |  | $50 \Omega$ to $\mathrm{V}_{T}=\mathrm{V}_{\text {DD_ }} \mathrm{V}-2.00 \mathrm{~V}$ (LVPECL) |  | 750 |
|  |  |  | 11 |  | $50 \Omega$ to $\mathrm{V}_{T}=\mathrm{V}_{\text {DD_V }}-2.25 \mathrm{~V}$ (LVPECL) | Enable | 1000 |

[a] Applicable to clock outputs: QCLK_y and QREF_r outputs in clock mode (MUX_r = 0)
[b] Power-down modes are available for the individual channels A-E and the outputs QCLK_y (A0 to E1).
[c] Output enable is supported on each individual QCLK_y and QREF_r output.
[d] Output amplitude control is supported on each individual QCLK_y and QREF_routput.

Table 16. Individual SYSREF Output Settings ${ }^{[a]}$

| PD | STYLE | EN | nBIAS | A[1:0] | Output <br> Power | Termination | State | Amplitude (mV) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | X | X | X | X | Off | $100 \Omega$ differential or no termination | Off | X |
| 0 | 0 | 0 | 0 | X | $\mathrm{On}{ }^{[b]}$ | $100 \Omega$ differential (LVDS) | Disable (logic low) | X |
|  |  | 1 |  | $\begin{aligned} & 00 \\ & 01 \\ & 10 \\ & 11 \end{aligned}$ |  |  | Enable | $\begin{aligned} & \hline 250 \\ & 500 \\ & 750 \\ & 1000 \end{aligned}$ |
|  |  | X | 1 | XX |  |  | Line bias ${ }^{[c]}$ | XX |
|  | 1 | 0 | 0 | X |  | $\begin{gathered} 50 \Omega \text { to } V_{T}=V_{D D}-1.50 \mathrm{~V} \\ (\mathrm{LVPECL}) \end{gathered}$ | Disable (logic low) | X |
|  |  | 1 |  | $\begin{aligned} & 00 \\ & 01 \\ & 10 \\ & 11 \end{aligned}$ |  |  | Enable | $\begin{aligned} & 250 \\ & 500 \\ & 750 \\ & 1000 \end{aligned}$ |

[a] Applicable QREF_r outputs when configured as SYSREF output (MUX_r = 1).
[b] Output amplitude should be set to a 500 mV swing (A[1:0] to 01) by SPI. SYSREF output states are controlled by an internal state machine. An internal SYSREF event will automatically turn SYSREF outputs on. After the event, outputs are automatically turned off. Setting nBIAS = 1 will bias powered-off outputs to the LVDS midpoint voltage.
[c] Output (both $Q$, and $n Q$ ) bias the line to the differential signal cross-point voltage. Available if output is AC-coupled and set to LVDS style

Table 17. QCLK_V (VCXO-PLL) Output Settings

| nPD | STYLE | A[1:0] | Output Power | Termination | Amplitude (mV) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | X | X | Off | $100 \Omega$ differential (LVDS) or no termination | X |
| 1 | 0 | 00 | On | $100 \Omega$ differential (LVDS) | 250 |
|  |  | 01 |  |  | 500 |
|  |  | 10 |  |  |  |
|  |  | 11 |  |  | 750 |
|  | 1 | 00 |  | $50 \Omega$ to $\mathrm{V}_{T}=\mathrm{V}_{\text {DD_V }}-1.50 \mathrm{~V}$ (LVPECL) | 250 |
|  |  | 01 |  | $50 \Omega$ to $\mathrm{V}_{T}=\mathrm{V}_{\text {DD_V }}-1.75 \mathrm{~V}$ (LVPECL) | 500 |
|  |  | 10 |  |  |  |
|  |  | 11 |  | $50 \Omega$ to $\mathrm{V}_{T}=\mathrm{V}_{\text {DD_V }}-2.00 \mathrm{~V}$ (LVPECL) | 750 |

Table 18. QREF_r Setting for JESD204B Applications

| BIAS_TYPE | nBIAS_r | QREF_r Outputs (LVDS) |  |  | Application |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Initial | During SYSREF event | SYSREF completed |  |
| 0 | 0 | $\begin{gathered} \hline \text { Static low } \\ \left(\text { QREF }=\mathrm{L}, \mathrm{nQREF}_{-} r=\mathrm{H}\right) \end{gathered}$ | Start switching for the number of configured SYSREF pulses | Released to static low (QREF = L, nQREF_r = H) | QREF_r DC coupled |
|  | 1 | Static low (QREF = L, nQREF_r = H) |  |  |  |
| 1 | 0 | Static LVDS crosspoint level (QREF = nQREF_r $=$ VOS) | Start switching for the number of configured SYSREF pulses | Released to static LVDS crosspoint level (QREF = nQREF_r = VOS) | QREF_r AC coupled |
|  | 1 | Static LVDS crosspoint level (QREF = nQREF_r $^{\text {r }}$ VOS ) |  |  |  |

## Output Phase Delay

Output phase delay is independently supported on both clock and SYSREF outputs.
The phase delay on clock outputs $\Phi_{\text {CLK_x }}$, SYSREF outputs coarse delay $\Phi_{\text {REF_r }}$ and global delay $\Phi_{\text {REF_S }}$ is derived from the internal VCO frequency of the second PLL (FemtoClock NG PLL). In configurations bypassing the second PLL by setting SRC $=1$, the delay unit is derived from the frequency of the external VCXO: use $f_{\mathrm{VCxO}}$ instead of $f_{\mathrm{Vco}}$ in Table 19.
Table 19. Delay Circuit Settings

| Delay Circuit | Unit | Steps | Range (ns) | Alignment ${ }^{[a]}$ |
| :---: | :---: | :---: | :---: | :---: |
| Clock ${ }^{[b]} \Phi_{\text {CLK_x }}$ | $\frac{1}{\mathrm{f}_{\mathrm{VCO}}}=339 \mathrm{ps}$ | 256 | $0-86.466^{[c]}$ | Incident rising clock edges are aligned, independent on the divider N_x across channels |
| SYSREF $\Phi_{\text {REF_r }}$ | Coarse delay: $\frac{1}{2 \mathrm{f}_{\mathrm{VCO}}}=169 \mathrm{ps}$ | 8 | $0-1.187^{[c]}$ | SYSREF rising edge is aligned to the incident rising clock edge across channels |
|  | Fine delay: $0,25,50,75,85,110,135,160 \mathrm{ps}$ | 8 | $0-0.160^{[d]}$ |  |
| SYSREF (Global) $\Phi_{\text {REF_S }}$ | $\frac{1}{\mathrm{f}_{\mathrm{VCO}}}=339 \mathrm{ps}$ | 256 | $0-86.466^{[c]}$ | Global alignment of SYSREF signals |

[a] Default configuration (all delay settings = 0). TREF_r coarse delay values are exact, fine delay value vary over PVT by $\pm 20 \%$.
[b] Clock output inversion supported by setting phase delay to $180^{\circ}$ setting.
[c] Exact delay value.
[d] $\pm 20 \%$ delay variation over PVT.

## Configuration for JESD204B Operation

## Synchronizing SYSREF and Clock Output Dividers

The SYNC[6:0] divider controls the release of SYSREF pulses at coincident QCLK_y clock edges. For SYSREF operation, set the SYNC divider value to the least common multiple of the clock divider values $N_{x}(x=A$ to $E)$. For instance, if $N_{A}=N_{B}=\div 2, N_{C}=N_{D}=\div 3$, $\mathrm{N}_{\mathrm{E}}=\div 4$, set the SYNC divider to $\div 12$.

## SYSREF Generation

A SYSREF event is the generation of one or more consecutive pulses on the QREF outputs. An event can be triggered by SPI commands or by a signal-transition on the EXT_SYS input. The number of SYSREF pulses generated is programmable from 1 to 255 . The SYSREF signal can also be programmed to be continuous. The SYSREF pulse rate is configurable to the frequencies shown in Table 20. SYSREF output pulses are aligned to coincident rising clock edges of the clock outputs QCLK_y. Device settings for phase alignment between QCLK_y and QREF_r outputs is detailed in the section, QCLK to QREF Phase Alignment. The following SYSREF pulse generation modes are available and configurable by SPI:

- Counted pulse mode - 1 to 255 pulses are generated by the device. SYSREF activity stops automatically after the transmission of the selected number of pulses and the QREF output powers down.
- Continuous mode - The SYSREF signal is a clock signal.

The generation of SYSREF pulses is configured by SPI commands and is available after the initial setup of output clock divider and QREF phase delay stages. A SYSREF event will automatically turn on the SYSREF outputs. After the event, SYSREF outputs are automatically turned off (power-down). SYSREF outputs with the nBIAS bit set high will bias the outputs at the LVDS crosspoint voltage level (requires BIAS_TYPE = 1).

Table 20. SYSREF Generation ${ }^{[a]}$

| SRO | $\mathrm{N}_{\mathrm{S}}$ | SYSREF Operation (f ${ }_{\text {SYSREF }}$ ) |
| :---: | :---: | :---: |
|  |  | $\mathrm{f}_{\mathrm{VCO}}=2949.12 \mathrm{MHz}$ |
| 0 | Counted pulse mode <br> (Use the SRPC register to configure the number of generated SYSREF pulses) |  |
|  | $\div 64$ | 46.08 |
|  | $\div 96$ | 30.72 |
|  | $\div 128$ | 23.04 |
|  | $\div 192$ | 15.36 |
|  | $\div 256$ | 11.52 |
|  | $\div 384$ | 7.68 |
|  | $\div 512$ | 5.76 |
|  | $\div 768$ | 3.84 |
|  | $\div 1024$ | 2.88 |
|  | $\div 2048$ | 1.44 |
|  | $\div 4096$ | 0.72 |
|  | $\div 5120$ | 0.576 |
| 1 | Continuous pulse mode |  |
|  | $\div 64$ | 46.08 |
|  | $\div 96$ | 30.72 |
|  | $\div 128$ | 23.04 |
|  | $\div 192$ | 15.36 |
|  | $\div 256$ | 11.52 |
|  | $\div 384$ | 7.68 |
|  | $\div 512$ | 5.76 |
|  | $\div 768$ | 3.84 |
|  | $\div 1024$ | 2.88 |
|  | $\div 2048$ | 1.44 |
|  | $\div 4096$ | 0.72 |
|  | $\div 5120$ | 0.576 |

[a] SRO and SRPC are global settings.

## Internal SYSREF Generation

SYSREF generation is set to internal (SRG $=0$ ). The SRO setting defines if SYSREF pulses are counted or continuous and the NS[6:0] divider sets the frequency. In counted pulse mode, the SRPC register contains the number of pulses to generate. Any number from 1 to 255 pulses may be generated. SYSREF pulses are generated upon completion of the SPI command RS (SYSREF release). Setting RS activates the SYSREF outputs, loads the number of pulses from the SRPC register and starts the generation of SYSREF pulses synchronized to the incident edge of the clock signals. After the programmed number of pulses are generated, SYSREF outputs will go into logic low state or bias the output voltage to the static LVDS crosspoint level (see Table 21 for settings and details). In continuous mode, SYSREF is a clock signal and the content of the SRPC signal is ignored.

## External SYSREF Generation

SYSREF generation is set to external (SRG = 1): SYSREF pulses are generated in response to the detection of a rising edge at the EXT_SYS input. The EXT_SYS input rising edge releases SYSREF pulses. Both SRO and SRPC register settings apply as in internal SYSREF generation mode for generating single shot and repetitive SYSREF output signals. Set RS = 1 to prepare for SYSREF generation; the generation of SYSRE pulses is triggered by a rising edge at EXT_SYS pin.

## QCLK to QREF (SYSREF) Phase Alignment

Figure 4 and Table 21 show how to achieve output phase alignment between the QCLK_y clock and the QREF_r SYSREF outputs in internal SYSREF generation mode (SRG=0). The closest (smallest phase error) output alignment is achieved by setting the clock phase delay register $\Phi_{\text {QCLK }}$ Y to $0 \times 00$ (clock), the SYSREF output phase delay register $\Phi_{\text {REF_r }}$ to $0 \times 01$ and the global $\Phi_{\text {REF_S }}$ delay register to $0 \times 29$. With a SYSREF phase delay setting of $0 \times 01$ or less, $\Phi_{\text {REF_r }}=0$, the QREF_r output phase is in advance of the QCLK_y phase, which is applicable in JESD204B application. Phase delay settings and propagation delays are independent on the clock and SYSREF frequencies, but independent of the SYSREF generation mode (SRG $=0$ or $\operatorname{SRG}=1$ ). Recommended phase delay setting several device configurations are shown in Table 21.

Figure 4. QCLK to QREF Phase Alignment


QCLK_y
$\Phi_{Q C L K-y=}=0 \times 00$
QCLK_y
ФQCLK $y=0 \times 00$

QREF_r
$\Phi_{\text {REF }_{-} r}=0 \times 00$
TREF_I_F $=1$

QREF_r
$\Phi_{\text {REF }_{-} r}=0 \times 00$
$\Phi_{\text {REF_I_F }}=1$


Table 21. Recommended Delay Settings for Closest Clock-SYSREF Output Phase Alignment ${ }^{[a]}$

| Divider Configuration | ФCLK_y | ¢REF_r | ФREF_S |
| :---: | :---: | :---: | :---: |
| $N_{S}=\div 384$ | 0x00 | $0 \times 01$ | 0x29 |
| $\begin{aligned} & N_{A-E}=\div 3, \div 6, \div 12 \\ & N_{S}=\div 384 \end{aligned}$ | 0x00 | 0x01 | 0x29 |
| $N_{S}=\div 384 \quad N_{A-E}=\div 8$ | 0x00 | 0x03 | 0x00 |

[a] QCLK and QREF outputs are aligned on the incident edge.

## Deterministic Phase Relationship and Phase Alignment

Input to output delay is deterministic when the device is configured as dual PLL with the BYPV $=0$, BYPF $=1$ (PLL feedback path through $\mathrm{M}_{\mathrm{V} 0} \times \mathrm{M}_{\mathrm{V} 1}$ ). Refer to the application note AN-952: 8V19N480/490 Design Guide for JESD204B Output Phase Alignment and Termination for additional information on phase alignment, termination and coupling techniques.

## Status Conditions and Interrupts

The device has an interrupt output to signal changes in status conditions. Settings for status conditions may be accessed in the Status registers. The devices has several conditions that can indicate faults and status changes in the operation of the device. These are shown in Table 22 and can be monitored directly in the status registers. Status bits (named: ST_condition) are read-only and reflect the momentary device status at the time of read-access. Several status bits are also copied into latched bit positions (named: LS_condition). The latched version is controlled by the corresponding fault and status conditions and remains set ("sticky") until reset by the user by writing " 1 " to the status register bit. The reset of the status condition has only an effect if the corresponding fault condition is removed, otherwise, the status bit will set again.

Setting a status bit on several latched registers can be programmed to generate an interrupt signal (nINT) via settings in the Interrupt Enable bits (named: IE_condition). A setting of "0" in any of these bits will mask the corresponding latched status bit from affecting the interrupt status pin. Setting all IE bits to 0 has the effect of disabling interrupts from the device. Interrupts are cleared by resetting the appropriate bit(s) in the latched register after the underlying fault condition has been resolved. When all valid interrupt sources have been cleared in this manner, this will release the nINT output until the next unmasked fault
Table 22. Status Bit Functions

| Status Bit |  | Function |  |  | Interrupt Enable Bit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Momentary | Latched | Description | Status if Bit is: |  |  |
|  |  |  | 1 | 0 |  |
| ST_CLK_0 | LS_CLK_0 | CLK 0 input status | Active | LOS | IE_CLK_0 |
| ST_CLK_1 | LS_CLK_1 | CLK 1 input status | Active | LOS | IE_CLK_1 |
| nST_LOLV | nLS_LOLV | VCXO-PLL loss of lock | Locked | Loss of lock | IE_LOLV |
| nST_LOLF ${ }^{[a]}$ | nLS_LOLF | FemtoClockNG-PLL loss of lock | Locked | Loss of lock | IE_LOLF |
| nST_HOLD | nLS_HOLD | Holdover | Not in holdover | Device in holdover | IE_HOLD |
| ST_VCOF | - | FemtoClockNG VCO calibration | Not completed | Completed | - |
| ST_SEL[1:0] | - | Clock input selection in auto-selection mode | $\begin{array}{r} 00 \\ 01 \\ 10,11 \\ \hline \end{array}$ | $\begin{aligned} & \text { LK_0 } \\ & \text { LK_1 } \\ & \text { t defined } \end{aligned}$ | - |
| ST_REF | LS_REF | PLL reference status | Valid reference ${ }^{[b]}$ | Reference lost | IE_REF |

[a] nST_LOLV and nLS_LOLV report 1 (PLL locked) if the VCXO-PLL is bypassed by setting BYPV = 1
[b] Manual and short-term holdover mode: 0 indicates if the reference selected by SEL[1:0] is lost, 1 if not lost Automatic with holdover mode: 0 indicates the reference is lost and while still in holdover

Table 23. LOCK Function

| Status Bit (PLL) |  | Status reported on LOCK <br> output |
| :---: | :---: | :---: |
| nLS_LOLV <br> (VCXO-PLL) | nLS_LOLF <br> (FemtoClockNG) |  |
| Locked $^{[\mathrm{a}]}$ | Locked |  |
|  | Not locked | 0 |
|  | Locked | 0 |

[^1]
## Device Startup, Reset, and Synchronization

At startup, an internal POR (power-on reset) resets the device and sets all register bits to its default value. The device forces the VCXO control voltage at the LFV pin to half of the power supply voltage to center the VCXO-frequency. In the default configuration the QCLK_y and QREF_r outputs are disabled at startup.

## Recommended Configuration Sequence (In Order):

1. (Optional) Set the value of the CPOL register bit to define the SPI read mode, so that SPI settings can be validated by subsequent SPI read accesses.
2. Configure all PLL settings, output divider and delay circuits as well as other device configurations:

- BYPF and BYPV for the desired PLL operation mode and configure the PLL dividers $P_{V}, M_{V 0}, M_{V 1}, M_{F}$ and $P_{F}$ as required to achieve PLL lock. See Table 2 for details
- VCXO-PLL lock detect window by configuring the phase settings $\Phi M_{V 0}$ and $\Phi P_{V}$
- Charge pump currents for both PLLs (CPV[4:0] and CPF[4:0]) and POLV for the desired VCXO polarity
- (optional) OSVEN and OFFSET[4:0] for the VCXO-PLL static phase offset
- Channel dividers (see Table 8)
- MUX_r for the desired operation of the QREF_r outputs
- QCLK_y, QREF_r and QOSC output features such as desired output power-down state, style and amplitude
- Desired input selection and monitoring modes: this involves $n M / A[1: 0]$ and $S E L[1: 0]$ for input selection. In any of the automatic modes, configure PRIO[1:0]_n, and REVS. Configure the CNTH[7:0], CNTR[1:0] counters for the desired holdover characteristics and DIV4_VAL, CNTV[1:0] for input revalidation if applicable to the operation mode.
- Individual $\Phi_{\text {CLK_X }}$ and $\Phi_{\text {REF_r }}$ registers and the global delay $\Phi_{\text {REF_S }}$ register for the desired phase delay between clock and SYSREF outputs; see (link to phase alignment section).
- Interrupt enable configuration bits IE_status_condition, as desired for fault reporting on the nINT output

3. For SYSREF operation:

- Configure the $N_{S}$ and SYNC divider as described in the section Status Conditions and Interrupts
- Configure the SYSREF registers SRG, SRO and SRPC[7:0] according to the desired SYSREF operation

4. Set the initialization bit INIT_CLK. This will initiate all divider and delay circuits and synchronize them to each other. The INIT_CLK bit will self-clear.
5. Set both the RELOCK bit and PB_CAL bit. This step should not be combined with the previous step (setting INIT_CLK) in a multi SPI-byte register access. Both bits will self-clear.
6. Clear the FVCV bit to release the VCXO control voltage and VCXO-PLL will attempt to lock to the input clock signal starting from its center frequency.
7. Clear the status flags.
8. At this point, the basic configuration of the registers $0 \times 00$ to $0 \times 73$ should be completed and the SPI transfer ended (set nCS to high level).
9. In a separate SPI write access, enable the outputs as desired by accessing the output-enable registers $0 \times 74$ and $0 \times 76$.
10. For SYSREF operation: set the RS bit to start (or re-start) generating the configured number of SYSREF pulses. The RS bit will auto-clear.

- In internal SYSREF generation mode $(S R G=0)$ the SYSREF pulses are generated as a result of setting the RS bit.
- In external SYSREF mode the SYSREF pulses are generated at the next rising edge of the EXT_SYS input.

Reserved registers and registers in the address range $0 \times 78$ to $0 x F F$ should not be used. Do not write into any registers in the $0 \times 78$ to $0 x F F$ range.

## Changing Frequency Dividers and Phase Delay Values

## Clock Frequency Divider and Delay

The following procedure must be applied for a change of a clock divider and phase delay value $\mathrm{N}_{\mathrm{A}-\mathrm{E}}$, and $\Phi_{\text {CLKA-E }}$ :

1. (Optional) Set the value of the CPOL register to define the SPI read mode, so that SPI settings can be validated by subsequent SPI read accesses.
2. (Optional) Disable the outputs whose frequency divider or delay value is changed.
3. Configure the $N_{A-E}$ dividers and the delay circuits $\Phi_{\text {CLKA-E }}$ to the desired new values.
4. (Optional) configure the SYNC divider if required for synchronization between clock and SYSREF signals.
5. Set the initialization bit INIT_CLK. This will initiate all divider and delay circuits and synchronize them to each other. The INIT_CLK bit will self-clear. During this initialization step, all QCLK_y and QREF_r outputs are reset to the logic low state.
6. Set the RELOCK bit. This step should not be combined with the setting INIT_CLK in a multi SPI-byte register access. Bit will self-clear.
7. (Optional) enable the outputs whose frequency divider was changed.

## SYSREF Frequency Divider, Delay and Starting/Re-Starting SYSREF Pulse Sequences

The following procedure must be applied for a change of a SYSREF divider and phase delay value $N_{S}$ and $\Phi_{R E F}$ _s:

1. (Optional) Set the value of the CPOL register to define the SPI read mode, so that SPI settings can be validated by subsequent SPI read accesses.
2. (Optional) Disable the outputs whose frequency divider or delay value is changed.
3. Configure any $N_{S}$ divider and any delay circuits $\Phi_{\text {REF_S }}$ to their desired new values.
4. Configure the SYNC divider if required for synchronization between clock and SYSREF signals.
5. Set the initialization bit INIT_CLK. This will initiate all divider and delay circuits and synchronize them to each other. The INIT_CLK bit will self-clear. During this initialization step, all QCLK_y and QREF_r outputs are reset to the logic low state.
6. Set the RELOCK bit. This step should not be combined with the setting INIT_CLK in a multi SPI-byte register access. Bit will self-clear.
7. Set the SRO bit to counted pulse mode or to continues pulse mode, as desired
8. (Optional) enable the outputs whose frequency divider was changed.
9. For SYSREF operation: set the RS bit to start (or re-start) generating the configured number of SYSREF pulses. The RS bit will auto-clear.

- In internal SYSREF generation mode $(S R G=0)$ the SYSREF pulses are generated as a result of setting the RS bit.
- In external SYSREF mode the SYSREF pulses are generated at the next rising edge of the EXT_SYS input.


## SPI Interface

The device has a 3-wire serial control port capable of responding as a slave in an SPI configuration to allow read and write access to any of the internal registers for device programming or read back. The SPI interface consists of the SCLK (clock), SDAT (serial data input and output), and nCS (chip select) pins. A data transfer consists any integer multiple of 8 bits and is always initiated by the SPI master on the bus. Internal register data is organized in SPI bytes of 8 bit each.

If $n C S$ is at logic high, the SDAT data I/O is in high-impedance state and the SPI interface of the device is disabled.
In a write operation, data on SDAT will be clocked in on the rising edge of SCLK. In a read operation, data on SDAT will be clocked out on the falling or rising edge of SCLK depending on the CPOL setting (CPOL=0: output data changes on the falling edge, $\mathrm{CPOL}=1$ : output data changes on the rising edge).

Starting a data transfer requires nCS to set and hold at logic low level during the entire transfer. Setting nCS $=0$ will enable the SPI interface with SDAT in data input mode. The master must initiate the first 8-bit transfer. The first bit presented by the SPI master in each transfer is the LSB (least significant bit). The first bit presented to the slave is the direction bit R/nW ( $1=$ Read, $0=$ Write) and the following seven bits are the address bits $\mathrm{A}[0: 6]$ pointing to an internal register in the address space 0 to 127 .

Read operation from an internal register: a read operation starts with an 8 bit transfer from the master to the slave: SDAT is clocked on the rising edge of SCLK. The first bit is the direction bit $\mathrm{R} / \mathrm{nW}$ which must be to 1 to indicate a read transfer, followed by 7 address bits A[0:6]. After the first 8 bits are clocked into SDAT, the SDAT I/O changes to output: The register content addressed by A[0:6] are loaded into the shift register and the next 8 SCLK falling (CPOL=1) clock cycles will then present the loaded register data on the SDAT output and transfer these to the master. Transfers must be completed with de-asserting nCS after any multiple 8 SCLK cycles. If nCS is de-asserted at any other number of SCLKs, the SPI behavior is undefined. SPI byte (8 bit) and back-to-back read transfers of multiple registers are supported with an address auto-increment. During multiple transfers, nCS must stay at logic low level and SDAT will present multiple registers (A), $(A+1)$, $(A+2)$, etc. with each 8 SCLK cycles. During SPI Read operations, the user may continue to hold $n C S$ low and provide further bytes of data for up to a total of 127 bytes in a single block read.

Write operation to a device register: During a write transfer, a SPI master transfers one or more bytes of data into the internal registers of the device. A write transfer starts by asserting nCS to low logic level. The first bit presented by the master must set the direction bit $\mathrm{R} / \mathrm{nW}$ to 0 (Write) and the 7 address bits $\mathrm{A}[0: 6]$ must contain the 7 -bit register address. Bits DO to D 7 contain 8 bit of payload data, which is written into the register addressed by $\mathrm{A}[0: 6]$ at the end of a 8 -bit write transfer. Multiple, subsequent register transfers from the master to the slave are supported by holding nCS asserted at logic low level during write transfers. The 7 bit register address will auto-increment. Transfers must be completed with de-asserting nCS after any multiple 8 SCLK cycles. If nCS is de-asserted at any other number of SCLKs, the SPI behavior is undefined.

End of transfer: After nCS is de-asserted to logic 1, the SPI bus is available to transfers to other slaves on the SPI bus. See also the READ diagram (Figure 5) and WRITE (Figure 6) displaying the transfer of two bytes of data from and into registers.

Registers $0 \times 78$ to 0xFF. Registers in the address range $0 x 78$ to $0 x F F$ should not be used. Do not write into any registers in the $0 x 78$ to $0 x F F$ range.

Figure 5. Logic Diagram: READ Data from Registers for CPOL $\mathbf{= 0}$ and CPOL $\mathbf{= 1}$


Figure 6. Logic Diagram: WRITE Data into Registers


Table 24. SPI Read / Write Cycle Timing Parameters

| Symbol | Parameter | Test Condition | Minimum | Maximum | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {SCLK }}$ | SCLK frequency |  |  | 20 | MHz |
| $t_{\text {S1 }}$ | Setup time, nCS (falling) to SCLK (rising) |  | 5 |  | ns |
| $\mathrm{t}_{\mathrm{S} 2}$ | Setup time, SDAT (input) to SCLK (rising) |  | 5 |  | ns |
| $\mathrm{t}_{\text {S }}$ | Setup time, nCS (rising) to SCLK (rising) |  | 5 |  | ns |
| $t_{\text {H1 }}$ | Hold time, SCLK (rising) to SDAT (input) |  | 5 |  | ns |
| $\mathrm{t}_{\mathrm{H} 2}$ | Hold time, SCLK (falling) to nCS (rising) |  | 5 |  | ns |
| $\mathrm{t}_{\text {PD2F }}$ | Propagation delay, SCLK (falling) to SDAT | CPOL = 0 |  | 12 | ns |
| $t_{\text {PD2R }}$ | Propagation delay, SCLK (rising) to SDAT | CPOL = 1 |  | 12 | ns |
| $\mathrm{t}_{\text {PD3 }}$ | Propagation delay, nCS to SDAT disable |  |  | 12 | ns |

Figure 7. SPI Timing Diagram


High Impedance
Table 25. Serial Interface Logic Voltage

| SELSV | SPI Interface (SCLK, SDAT, nCS) Logic Voltage |
| :---: | :---: |
| 0 | 1.8 V |
| (default) | 3.3 V |
| 1 |  |

## Configuration Registers

This section contains all addressable registers, sorted by function, followed for a detailed description of each bit field for each register. Several functional blocks with multiple instances in this device have individual registers controlling their settings, but since the registers have an identical format and bit meaning, they are described only once, with an additional table to indicate their addresses and default values. All writable register fields will come up with a default values as indicated in the Factory Defaults column unless altered by values loaded from non-volatile storage during the initialization sequence.

Fixed read-only bits will have defaults as indicated in their specific register descriptions. Read-only status bits will reflect valid status of the conditions they are designed to monitor once the internal power-up reset has been released. Unused registers and bit positions are Reserved. Reserved bit fields may be used for internal debug test and debug functions.

Table 26. Configuration Registers

| Register Address | Register Description |
| :---: | :---: |
| 0x00-0x01 | PLL Frequency Divider: ФMV, MV0 |
| 0x02-0x03 | PLL Frequency Divider: MV1, BYPF |
| 0x04-0x05 | VCXО-PLL Control: Frequency Divider, ФPV, PV |
| 0x06-0x07 | Reserved |
| 0x08-0x09 | PLL Frequency Divider MF |
| $0 \times 0 \mathrm{~A}$ | VCXO-PLL Control BYPV |
| $0 \times 0 \mathrm{~B}$ | Reserved |
| 0x0C | PLL Frequency Divider: PF, FDF |
| 0x0D-0x0F | Reserved |
| $0 \times 10-0 \times 12$ | VCXO-PLL Control, output state QOSC |
| $0 \times 13$ | Reserved |
| $0 \times 14$ | Input Selection Mode Priority |
| $0 \times 15$ | Input Selection Mode Switching |
| $0 \times 16$ | Input Selection Mode CNTH |
| $0 \times 17$ | Input Selection Mode: CNTR, CNTV |
| $0 \times 18$ | SYSREF control: Divider, PD |
| $0 \times 19$ | SYSREF control SYNC |
| $0 \times 1 \mathrm{~A}$ | SYSREF control SRPC |
| $0 \times 1 \mathrm{~B}$ | SYSREF control ФREF_S |
| 0x1C | SYSREF control SRG, SRO |
| 0x1D-0x1F | Reserved |
| 0x20-0x22 | Channel A |
| $0 \times 23$ | Reserved |
| 0x24 | Output State QCLK_A0 |
| 0x25 | Output State QCLK_A1 |
| 0x26 | Reserved |
| $0 \times 27$ | Reserved |
| 0x28 | QREF_A0: Delay, MUX |

Table 26. Configuration Registers (Cont.)

| Register Address | Register Description |
| :---: | :---: |
| 0x29 | QREF_A1: Delay, MUX |
| $0 \times 2 \mathrm{~A}$ | QREF_A2: Delay, MUX |
| $0 \times 2 \mathrm{~B}$ | Reserved |
| 0x2C | Output State QREF_A0 |
| $0 \times 2 \mathrm{D}$ | Output State QREF_A1 |
| 0x2E | Output State QREF_A2 |
| $0 \times 2 \mathrm{~F}$ | Reserved |
| 0x30-0x32 | Channel B |
| 0x33 | Reserved |
| $0 \times 34$ | Output State QCLK_B0 |
| 0x35 | Output State QCLK_B1 |
| $0 \times 36-0 \times 37$ | Reserved |
| $0 \times 38$ | QREF_B0: Delay, MUX |
| 0x39 | QREF_B1: Delay, MUX |
| $0 \times 3 \mathrm{~A}-0 \times 3 \mathrm{~B}$ | Reserved |
| $0 \times 3 \mathrm{C}$ | Output State QREF_B0 |
| $0 \times 3 \mathrm{D}$ | Output State QREF_B1 |
| $0 \times 3 \mathrm{E}-0 \times 3 \mathrm{~F}$ | Reserved |
| 0x40-0x42 | Channel C |
| $0 \times 43-0 \times 44$ | Reserved |
| 0x45 | Output State QCLK_C |
| 0x46-0x48 | Reserved |
| 0x49 | QREF_C Delay, MUX |
| $0 \times 4 \mathrm{~A}-0 \times 4 \mathrm{C}$ | Reserved |
| $0 \times 4 \mathrm{D}$ | Output State QREF_C |
| $0 \times 4 \mathrm{E}-0 \times 4 \mathrm{~F}$ | Reserved |
| 0x50-0x52 | Channel D |
| 0x53 | Reserved |
| 0x54 | Output State QCLK_D |
| 0x55-0x57 | Reserved |
| 0x58 | QREF_D Delay, MUX |
| $0 \times 59-0 \times 5 B$ | Reserved |
| $0 \times 5 \mathrm{C}$ | Output State QREF_D |
| $0 \times 5 \mathrm{D}-0 \times 5 \mathrm{~F}$ | Reserved |
| 0x60-0x62 | Channel E |
| 0x63 | Reserved |

Table 26. Configuration Registers (Cont.)

| Register Address | Register Description |
| :---: | :---: |
| $0 \times 64$ | Output State QCLK_E0 |
| $0 \times 65$ | Output State QCLK_E1 |
| $0 \times 66-0 \times 67$ | Reserved |
| $0 \times 68-0 \times 69$ | Interrupt Enable |
| $0 \times 6$ A-0x6B | Reserved |
| $0 \times 6 \mathrm{C}$ | Status (Latched) |
| $0 \times 6 \mathrm{D}$ | Status (Momentary) |
| $0 \times 6 \mathrm{E}$ | Status (Latched) |
| $0 \times 6 \mathrm{~F}$ | Status (Momentary) |
| $0 \times 70$ | SYSREF control RS |
| $0 \times 71-0 \times 73$ | General Control |
| $0 \times 74-0 \times 75$ | Output State QCLK |
| $0 \times 76$ | Output State QREF |
| $0 \times 70$ | SYSREF control RS |
| $0 \times 77$ | Reserved |
| $0 \times 78-0 \times 7 \mathrm{~A}$ | Reserved |
| $0 \times 7 \mathrm{~B}$ | Reserved |
| $0 \times 7 \mathrm{C}-0 \times 7 \mathrm{~F}$ | Reserved |
| $0 \times 80-0 \times F F$ | Reserved |

## Channel and Clock Output Registers

The content of the channel register and clock output registers set the channel state, the clock divider, the QCLK output state and clock phase delay.

## Table 27. Channel and Clock Output Register Bit Field Locations

| Bit Field Location |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Register <br> Address | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| $0 \times 20$ : Channel A <br> 0x30: Channel B <br> $0 \times 40$ : Channel C <br> 0x50: Channel D <br> 0x60: Channel E |  |  |  |  |  |  |  |  |
| 0x21: Channel A 0x31: Channel B 0x41: Channel C 0x51: Channel D 0x61: Channel E |  |  |  | ФCLK ФCLK ФCLK ФCLK ФCLK | $A[7: 0]$ $B[7: 0]$ $C[7: 0]$ $D[7: 0]$ $E[7: 0]$ |  |  |  |
| 0x22: Channel A 0x32: Channel B 0x42: Channel C 0x52: Channel D 0x62: Channel E | PD_A <br> PD_B <br> PD_C <br> PD_D <br> PD_E | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved |
| $\begin{aligned} & \text { 0x24: QCLK_A0 } \\ & \text { 0x25: QCLK_A1 } \end{aligned}$ | $\begin{aligned} & \text { PD_A0 } \\ & \text { PD_A1 } \end{aligned}$ | Reserved | Reserved | STYLE_AO <br> STYLE_A1 |  |  | Res |  |
| $\begin{aligned} & \text { 0x34: QCLK_B0 } \\ & \text { 0x35: QCLK_B1 } \end{aligned}$ | $\begin{aligned} & \text { PD_B0 } \\ & \text { PD_B1 } \end{aligned}$ | Reserved | Reserved | STYLE_BO <br> STYLE_B1 | A_B ${ }_{\text {A }}$ |  | Res |  |
| 0x45: QCLK_C | PD_C | Reserved | Reserved | STYLE_C |  |  | Res |  |
| 0x54: QCLK_D | PD_D | Reserved | Reserved | STYLE_D |  |  | Res |  |
| $\begin{aligned} & \text { 0x64: QCLK_E0 } \\ & \text { 0x65: QCLK_E1 } \end{aligned}$ | $\begin{aligned} & \text { PD_EO } \\ & \text { PD_E1 } \end{aligned}$ | Reserved | Reserved | STYLE_EO <br> STYLE_E1 |  |  | Res |  |
| 0x74 | $\underset{\text { AO }}{\text { EN_QCLK_ }}$ | $\underset{\text { A1 }}{\text { EN_QCLK_ }}$ | Reserved | $\underset{\text { BO }}{\text { EN_QCLK_ }}$ | $\underset{\text { B1 }}{\text { EN_QCLK_ }}$ | Reserved | $\underset{C}{\text { EN_QCLK_ }}$ | $\frac{\text { EN_QCLK_ }}{\text { D }}$ |
| 0x75 | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | $\underset{\text { E1 }}{\text { EN_QCLK }}$ | $\underset{\text { E0 }}{\text { EN_QCLK_ }}$ |

Table 28. Channel and Clock Output Register Descriptions ${ }^{[a]}$

| Bit Field Location |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Bit Field Name | Field Type | Default (Binary) | Description |  |  |  |
| N_x[7:0] | R/W | 00000100 <br> Value $=\div 6$ | Output Frequency Divider N N_x[7:0]Divider Value |  |  |  |
|  |  |  | 10000000 00000000 00000001 00000010 00000011 00000100 00000110 | $\begin{aligned} & \hline \div 1 \\ & \div 2 \\ & \div 3 \\ & \div 4 \\ & \div 5 \\ & \div 6 \\ & \div 8 \end{aligned}$ | $\begin{aligned} & \hline 01000011 \\ & 01000100 \\ & 01000110 \\ & 01001011 \\ & 01001100 \end{aligned}$ | $\begin{aligned} & \div 10 \\ & \div 12 \\ & \div 16 \\ & \div 16 \\ & \div 20 \\ & \div 24 \end{aligned}$ |
|  |  |  |  | $\begin{aligned} & \div 30 \\ & \div 32 \\ & \div 36 \end{aligned}$ | 01011011 <br> 01010110 | $\begin{aligned} & \hline \div 40 \\ & \div 40 \end{aligned}$ |
|  |  |  | 01100011 | $\div 50$ | $\begin{aligned} & 01100100 \\ & 01011110 \end{aligned}$ | $\begin{aligned} & \hline \div 60 \\ & \div 64 \end{aligned}$ |
|  |  |  | 01011111 | $\div 72$ | 01100110 | $\div 80$ |
|  |  |  | 01101110 | $\div 96$ | 01111011 | $\div 100$ |
|  |  |  | 01111100 01110110 | $\begin{aligned} & \div 120 \\ & \div 128 \end{aligned}$ |  |  |
|  |  |  | 01111110 | $\div 160$ |  |  |
| PD_x | R/W | 0 | $\begin{aligned} & 0=\text { Channel } x \text { is powered up } \\ & 1=\text { Channel } x \text { is power down } \end{aligned}$ |  |  |  |
| PD_y | R/W | 0 | $0=$ Output QCLK_y is powered up <br> 1 = Output QCLK_y is power down |  |  |  |
| ФCLK_x[7:0] | R/W | 00000000 | CLK_x phase delay ФCLK_x[7:0] |  |  |  |
|  |  |  | ```Delay in ps = ФCLK_x > 339ps (256 steps) 0000 0000=0 ps 1111 1111= 86.466ns``` |  |  |  |

Table 28. Channel and Clock Output Register Descriptions ${ }^{[a]}$

| Bit Field Location |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Bit Field Name | Field Type | Default (Binary) | Description |  |
| A_y[1:0] | R/W | 00 | QCLK_y Output amplitude |  |
|  |  |  | Setting for STYLE $=0$ (LVDS) | Setting for STYLE = 1 (LVPECL) |
|  |  |  | $\begin{aligned} & \mathrm{A}[1: 0]=00: 250 \mathrm{mV} \\ & \mathrm{~A}[1: 0]=01: 500 \mathrm{mV} \\ & \mathrm{~A}[1: 0]=10: 750 \mathrm{mV} \\ & \mathrm{~A}[1: 0]=11: 1000 \mathrm{mV} \end{aligned}$ <br> Termination: $100 \Omega$ across | $\begin{aligned} & \mathrm{A}[1: 0]=00: 250 \mathrm{mV} \\ & \mathrm{~A}[1: 0]=01: 500 \mathrm{mV} \\ & \mathrm{~A}[1: 0]=10: 750 \mathrm{mV} \\ & \mathrm{~A}[1: 0]=11: 1000 \mathrm{mV} \\ & \text { Termination: } 50 \Omega \text { to } \mathrm{VT} \end{aligned}$ |
| STYLE_y | R/W | 0 | QCLK_y Output format <br> $0=$ Output is LVDS (Requires <br> $1=$ Output is LVPECL (Requir recommended termination volta | output termination) <br> $0 \Omega$ output termination of to the specified |
| EN_y | R/W | 0 | $\begin{aligned} & \text { QCLK_y Output enable } \\ & 0=\text { QCLK_y Output is disabled } \\ & 1=\text { QCLK_y Output is enabled } \end{aligned}$ | ow state |

[a] $x=A, B, C, D, E ; y=A 0, A 1, B 0, B 1, C, D, E 0, E 1 ; r=A 0, A 1, A 2, B 0, B 1, C, D$

## QREF Output State Registers

The content of the output registers set the output frequency and divider, several output states, the power state, the output style and amplitude.
Table 29. QREF Output State Register Bit Field Locations ${ }^{[a]}$

| Bit Field Location |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Register Address | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| 0x28: QREF_A0 <br> 0x29: QREF_A1 <br> 0x2A:QREF_A2 | Reserved | ФRE <br> ФRE <br> ФRE | $\begin{aligned} & 0] \_A 0 \\ & 0] \_A 1 \\ & 0] \_A 2 \end{aligned}$ | MUX_A0 MUX_A1 MUX_A2 |  | ФREF_AO[2:0] ФREF_A1[2:0] ФREF_A2[2:0] |  | $\begin{gathered} \text { बREF_F[2] } \\ \quad A 0 \\ \Phi R E F_{-} F[2] \\ A_{1} \end{gathered}$ |
| $\begin{aligned} & \text { 0x38: QREF_B0 } \\ & 0 \times 39: \text { QREF_B1 } \end{aligned}$ | Reserved |  |  | $\begin{aligned} & \text { MUX_B0 } \\ & \text { MUX_B1 } \end{aligned}$ |  | $\begin{aligned} & \text { बREF_B0[2:0] } \\ & \Phi R E F \_B 1[2: 0] \end{aligned}$ |  | $\begin{gathered} \text { बREF_F[2] } \\ B_{B 0} \\ \Phi R E F_{-F}[2] \\ B_{B 1} \end{gathered}$ |
| 0x49: QREF_C | Reserved |  | 0]_C | MUX_C |  | ФREF_C[2:0] |  | $\begin{gathered} \text { ФREF_F[2] } \\ { }_{C} \mathrm{C} \end{gathered}$ |
| 0x58: QREF_D | Reserved | ФR | [0]D | MUX_D |  | ФREF_D[2:0] |  | ФREF_F[2] |

Table 29. QREF Output State Register Bit Field Locations ${ }^{[a]}$

| Bit Field Location |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Register Address | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| 0x2C: QREF_A0 0x2D: QREF_A1 0x2E: QREF_A2 | $\begin{aligned} & \text { PD_A0 } \\ & \text { PD_A1 } \\ & \text { PD_A2 } \end{aligned}$ | Reserved | nBIAS_A0 <br> nBIAS_A1 <br> nBIAS_A2 | STYLE_AO <br> STYLE_A1 <br> STYLE_A2 |  |  | Reserved |  |
| $\begin{aligned} & \text { 0x3C: QREF_B0 } \\ & \text { 0x3D: QREF_B1 } \end{aligned}$ | $\begin{aligned} & \text { PD_B0 } \\ & \text { PD_B1 } \end{aligned}$ | Reserved | nBIAS_BO nBIAS_B1 | STYLE_BO <br> STYLE_B1 | $\begin{aligned} & \text { A_BO[1:0] } \\ & \text { A_B1[1:0] } \end{aligned}$ |  | Reserved |  |
| 0x4D: QREF_C | PD_C | Reserved | nBIAS_C | STYLE_C | A_C[1:0] |  | Reserved |  |
| 0x5C: QREF_D | PD_D | Reserved | nBIAS_D | STYLE_D | A_D[1:0] |  | Reserved |  |
| 0x76 | $\begin{gathered} \text { EN_QREF }_{-} \\ \text {A0 } \end{gathered}$ | $\underset{\text { A1 }}{\substack{\text { EN_QREF_ } \\ \hline}}$ | $\underset{\text { A2 }}{\substack{\text { EN_QREF_ } \\ \hline}}$ | $\begin{gathered} \text { EN_QREF }_{-} \\ \text {BO } \end{gathered}$ | $\underset{\text { B1 }}{\text { EN_QREF }_{-}}$ | Reserved | $\begin{aligned} & \text { EN_QREF }_{-} \\ & \mathrm{C} \end{aligned}$ | $\frac{\text { EN_QCLK_ }}{\mathrm{D}}$ |

$[\mathrm{a}] x=\mathrm{A}, \mathrm{B}, \mathrm{C}, \mathrm{D}, \mathrm{E} ; y=\mathrm{A} 0, \mathrm{~A} 1, \mathrm{~B} 0, \mathrm{~B} 1, \mathrm{C}, \mathrm{D}, \mathrm{E} 0, \mathrm{E} 1 ; \mathrm{r}=\mathrm{A} 0, \mathrm{~A} 1, \mathrm{~A} 2, \mathrm{~B} 0, \mathrm{~B} 1, \mathrm{C}, \mathrm{D}$
Table 30. QREF Output State Register Descriptions ${ }^{[a]}$

| Bit Field Location |  |  |  |
| :---: | :---: | :---: | :---: |
| Bit Field Name | Field Type | Default (Binary) | Description |
| MUX_r | R/W | 1 | $0=$ QREF_r output signal source is the channel's clock signal <br> $1=$ QREF_r output signal source is the centrally generated SYSREF signal |
| TREF_r[2:0] | R/W | 000 | SYSREF coarse phase delay ФREF_r[2:0] |
|  |  |  | $\begin{aligned} & \text { Delay in ps }=\Phi \text { REF_ } \_[2: 0] \times 169 \mathrm{ps}(8 \text { steps }) \\ & 000=0 \text { ps } \\ & \ldots \\ & 111=1.187 \mathrm{~ns} \end{aligned}$ |

Table 30. QREF Output State Register Descriptions ${ }^{[a]}$

| Bit Field Location |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Bit Field Name | Field Type | Default (Binary) | Description |  |
| ФREF_F[2:0]_r | R/W | 000 | SYSREF fine phase delay ФREF_F[2:0]_r |  |
|  |  |  | Insert a SYSREF fine phase dela ФREF_r[2:0]. $\begin{aligned} & 000=0 \mathrm{ps} \\ & 001=25 \mathrm{ps} \\ & 010=50 \mathrm{ps} \\ & 011=75 \mathrm{ps} \\ & 100=85 \mathrm{ps} \\ & 101=110 \mathrm{ps} \\ & 110=135 \mathrm{ps} \\ & 111=160 \mathrm{ps} \end{aligned}$ | steps) in addition to the delay value in |
| nBIAS_r | R/W | 0 | QREF_r Output Bias Voltage <br> $0=$ Output is not voltage biased. <br> $1=$ Output is biased to the LVDS cross-point voltage if BIAS_TYPE (register 0x19, bit <br> 7) is set to 1 . Bit has no effect if BIAS_TYPE $=0$. <br> Output bias $=1$ requires AC coupling and LVDS style on the corresponding output. |  |
| A_r $1: 0]$ | R/W | 00 | QREF_r Output amplitude |  |
|  |  |  | Setting for STYLE_r $=0$ (LVDS) | Setting for STYLE_r 1 (LVPECL) |
|  |  |  | $\begin{aligned} & \mathrm{A}[1: 0]=00: 250 \mathrm{mV} \\ & \mathrm{~A}[1: 0]=01: 500 \mathrm{mV} \\ & \mathrm{~A}[1: 0]=10: 750 \mathrm{mV} \\ & \mathrm{~A}[1: 0]=11: 1000 \mathrm{mV} \\ & \text { Termination: } 100 \Omega \text { across } \end{aligned}$ | $\begin{aligned} & \mathrm{A}[1: 0]=00: 250 \mathrm{mV} \\ & \mathrm{~A}[1: 0]=01: 500 \mathrm{mV} \\ & \mathrm{~A}[1: 0]=10: 750 \mathrm{mV} \\ & \mathrm{~A}[1: 0]=11: 1000 \mathrm{mV} \\ & \text { Termination: } 50 \Omega \text { to } \mathrm{VT} \end{aligned}$ |
| PD_r | R/W | 0 | QREF_r Output Power Down <br> $0=$ Output is powered up <br> 1 = Output is power down. STYL | $\mathrm{A}[1: 0]$ settings have no effect. |
| STYLE_r | R/W | 0 | QREF_r Output format $0=$ Output is LVDS (Requires LV $1=$ Output is LVPECL (Requires recommended termination voltag | output termination) <br> $50 \Omega$ output termination to the specified |
| EN_r | R/W | 0 | $\begin{array}{\|l} \text { QREF_r Output enable } \\ 0=\text { Output is disabled at the logi } \\ 1=\text { Output is enabled } \\ \hline \end{array}$ |  |

$[a] x=A, B, C, D, E ; y=A 0, A 1, B 0, B 1, C, D, E 0, E 1 ; r=A 0, A 1, A 2, B 0, B 1, C, D$

## PLL Frequency Divider Registers

Table 31. PLL Frequency Divider Register Bit Field Locations

| Bit Field Location |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Register Address | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| $0 \times 00$ | ФMVO[2:0] |  |  | PD_MV1 | MVO[11:8] |  |  |  |
| 0x01 | MVO[7:0] |  |  |  |  |  |  |  |
| 0x02 | MV1[7:0] |  |  |  |  |  |  |  |
| 0x03 | MV[8] | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | BYPF |
| 0x04 |  | ФPV[2:0] |  | Reserved |  | PV |  |  |
| 0x05 | PV[7:0] |  |  |  |  |  |  |  |
| 0×08 | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | MF[8] |
| 0x09 | MF[7:0] |  |  |  |  |  |  |  |
| 0x0A | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | BYPV |
| 0x0C | FDF | Reserved | PF[5:0] |  |  |  |  |  |

Table 32. PLL Frequency Divider Register Descriptions


Table 32. PLL Frequency Divider Register Descriptions

| Bit Field Location |  |  |  |
| :---: | :---: | :---: | :---: |
| Bit Field Name | Field Type | Default (Binary) | Description |
| MV0[11:0] | R/W | $\begin{array}{r} 1100 \\ 00000000 \\ \text { Value }=+3072 \end{array}$ | VCXO-PLL Feedback-Divider <br> The value of the frequency divider (binary coding) <br> Range: $\div 1$ to $\div 4095$ |
| MV1[8:0] | R/W | $\begin{aligned} & 001100000 \\ & \text { Value }=\div 96 \end{aligned}$ | PLL Feedback-Divider. <br> The value of the frequency divider (binary coding) Range: $\div 4$ to $\div 511$ |
| PD_MV1 | R/W | $\begin{gathered} \text { Value }=\text { MV1 } \\ \text { enabled } \end{gathered}$ | PLL Feedback-Divider MV1 Power Down/Disabled. <br> $0=$ MV1 Divider is enabled <br> $1=$ MV1 Divider is powered down and disabled <br> Disabled MV1 to save power consumption in configurations not using the input clock monitors. |
|  |  |  | Phase of the $P_{V}$ input (reference) divider. Determines the PLL lock-detect phase window in conjunction with $\Phi M V O[2: 0]$. Sampling clock phase is relative to the VCXO-PLL phase detector clock edge. Set $\Phi$ PV[2:0] in relationship to $\mathrm{P}_{\mathrm{V}}$ : <br> $\mathrm{P}_{\mathrm{V}}$ Divider Value <br> $\Phi P V[2: 0]$ Setting |
| ФPV[2:0] | R/W | 000 | $1-31$  <br> $32-63$ 010 <br> $64-127$ 011 <br> $128-255$ 100 <br> $256-511$ 101 <br> $512-1023$ 110 <br> $1024+$ 111 |
| PV[11:0] | R/W | $\begin{array}{r} 1100 \\ 00000000 \\ \text { Value=} \div 3072 \end{array}$ | VCXO-PLL Input Frequency Pre-Divider <br> The value of the frequency divider (binary coding) <br> Range: $\div 1$ to $\div 4095$ |
| MF[8:0] | R/W | $\begin{aligned} & 000011000 \\ & \text { Value }=\div 24 \end{aligned}$ | FemtoClock NG Pre-Divider <br> The value of the frequency divider (binary coding) <br> Range: $\div 8$ to $\div 511$ |
| PF[5:0] | R/W | $\begin{aligned} & 000000 \\ & \text { Value = } \\ & \text { Bypass } \end{aligned}$ | FemtoClockNG Pre-Divider <br> The value of the frequency divider (binary coding) <br> Range: $\div 1$ to $\div 63$ <br> 00 0000: PF is bypassed |
| FDF | R/W | $\begin{gathered} 0 \\ \text { Value }= \\ \mathrm{fvCxO} \div \mathrm{PF} \end{gathered}$ | Frequency Doubler <br> The input frequency of the FemtoClockNG PLL (2nd stage) is: <br> $0=$ The output signal of the BYPV multiplexer, divided by the PF divider <br> 1 = The output signal of the BYPV multiplexer, doubled in frequency. <br> Use this setting to improve phase nose. The PF divider has no effect if $\mathrm{FDF}=1$. |

## VCXO-PLL Control Registers

## Table 33. VCXO-PLL Control Bit Field Locations

| Bit Field Location |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Register Address | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| 0x03 | MV[8] | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | BYPF |
| $0 \times 0 \mathrm{~A}$ | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | BYPV |
| $0 \times 10$ | POLV | FVCV | Reserved |  |  | CPV[4:0] |  |  |
| 0x11 | nPD_QOSC | $\begin{gathered} \text { STYLE_QO } \\ \text { SC } \end{gathered}$ | OSVEN |  |  | OFFSET[4:0] |  |  |
| 0x12 | Reserved | A_QO | [1:0] |  |  | CPF[4:0] |  |  |

## Table 34. VCXO-PLL Control Register Descriptions

| Bit Field Location |  |  |  |
| :---: | :---: | :---: | :---: |
| Bit Field Name | Field Type | Default <br> (Binary) | Description |
| BYPF | R/W | 0 | $\begin{array}{\|l} \hline \text { PLL feedback Bypass } \\ 0=\text { VCXO-PLL feedback divider: MV0 } \\ 1 \text { = VCXO-PLL feedback divider: MV0 } \times \text { MV1 } \end{array}$ |
| BYPV | R/W | 0 | $\begin{aligned} & \text { VCXO-PLL Bypass } \\ & 0=\text { VCXO-PLL is enabled. } \\ & 1=\text { VCXO-PLL is disabled and bypassed. } \end{aligned}$ |
| POLV | R/W | 0 | $\begin{array}{\|l} \hline \text { VCXO Polarity } \\ 0=\text { Positive polarity. Use for an external VCXO with a positive } f\left(V_{\mathrm{C}}\right) \text { characteristics } \\ 1=\text { Negative polarity. Use for an external VCXO with a negative } f\left(V_{\mathrm{C}}\right) \text { characteristics } \\ \hline \end{array}$ |
| FVCV | R/W | 1 | VCXO-PLL Force VC control voltage <br> 0 = Normal operation. <br> $1=$ Forces the voltage at the LFV control pin (VCXO input) to $\mathrm{V}_{\mathrm{DD}} \mathrm{V} / 2$. VCXO-PLL unlocks and the VCXO is forced to its mid-point frequency. $\mathrm{FVCV}=1$ is the default setting at startup to center the VCXO frequency. FVCV should be cleared after startup to enable the PLL to lock to the reference frequency. |
| CPV[4:0] | R/W | $11000$ <br> Value: $1.25 \mathrm{~mA}$ | VCXO-PLL Charge-Pump Current <br> Controls the charge pump current $I_{\text {CPV }}$ of the VCXO-PLL. Charge pump current is the binary value of this register plus one multiplied by $50 \mu \mathrm{~A}$. $\mathrm{I}_{\mathrm{CPV}}=50 \mu \mathrm{~A} \times(\mathrm{CPV}[4: 0]+1) .$ <br> CPV[4:0] = 00000 sets ICPV to the min. current of $50 \mu \mathrm{~A}$. Max. charge pump current is 1.6 mA . Default setting is $1.25 \mathrm{~mA}:((24+1) \times 50 \mu \mathrm{~A})$. |

Table 34. VCXO-PLL Control Register Descriptions

| Bit Field Location |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Bit Field Name | Field Type | Default (Binary) | Description |  |
| nPD_QOSC | R/W | 0 | $\begin{aligned} & \text { QOSC Power State } \\ & 0=\text { Output QOSC is powered down } \\ & 1=\text { Output QOSC is power up } \end{aligned}$ |  |
| STYLE_QOSC | R/W | 0 | QOSC Output format <br> $0=$ Output is LVDS (Requires LVDS 100 $\Omega$ output termination) <br> $1=$ Output is LVPECL (Requires LVPECL $50 \Omega$ output termination of to the specified recommended termination voltage). |  |
| OSVEN | R/W | 0 | VCXO-PLL Offset Enable <br> $0=$ No offset <br> $1=$ Offset enabled. A static phase offset of OFFSET[4:0] is applied to the PFD of the VCXO-PLL |  |
| OFFSET[4:0] | R/W | $00000$ <br> Value: $0^{\circ}$ | VCXO-PLL Static Phase Offset <br> Controls the static phase detector offset of the VCXO-PLL. Phase offset is the binary value of this register multiplied by $0.9^{\circ}$ of the PFD input signal (OFFSET [4:0] $\times \mathrm{f}_{\text {PFD }} \div$ 400). Max. offset is $31 \times 0.9^{\circ}=27.9^{\circ}$. Setting OFFSET to $0.0^{\circ}$ eliminates the thermal noise of an offset current. If the VCXO-PLL input jitter period $\mathrm{T}_{\text {JIT }}$ exceeds the average input period: set OFFSET to a value larger than $\mathrm{f}_{\text {PFD }} \times \mathrm{T}_{\mathrm{JIT}} \times 400$ to achieve a better charge pump linearity and lower in-band noise of the PLL. |  |
| CPF[4:0] | R/W | 11000 <br> Value: <br> 5.0 mA | FemtoClockNG-PLL Charge-Pump Current <br> Controls the charge pump current $I_{\text {CPF }}$ of the FemtoClockNG PLL. Charge pump current is the binary value of this register plus one multiplied by $200 \mu \mathrm{~A}$. $I_{\mathrm{CPF}}=200 \mu \mathrm{~A} \times(\mathrm{CPF}[4: 0]+1) .$ <br> CPV[4:0] $=00000$ sets $\mathrm{I}_{\mathrm{CPF}}$ to the min. current of $200 \mu \mathrm{~A}$. Max. charge pump current is 6.4 mA . Default setting is $5.0 \mathrm{~mA}:((24+1) \times 200 \mu \mathrm{~A})$ |  |
|  |  |  | QOSC Output amplitude |  |
|  |  |  | Setting for STYLE_r = 0 (LVDS) | Setting for STYLE_r = 1 (LVPECL) |
| A_QOSC | R/W | Value: <br> 250 mV | $\begin{aligned} & \mathrm{A}[1: 0]=00: 250 \mathrm{mV} \\ & \mathrm{~A}[1: 0]=01: 500 \mathrm{mV} \\ & \mathrm{~A}[1: 0]=10: 500 \mathrm{mV} \\ & \mathrm{~A}[1: 0]=11: 750 \mathrm{mV} \end{aligned}$ <br> Termination: $100 \Omega$ across | $\begin{aligned} & \mathrm{A}[1: 0]=00: 250 \mathrm{mV} \\ & \mathrm{~A}[1: 0]=01: 500 \mathrm{mV} \\ & \mathrm{~A}[1: 0]=10: 500 \mathrm{mV} \\ & \mathrm{~A}[1: 0]=11: 750 \mathrm{mV} \\ & \text { Termination: } 50 \Omega \text { to } \mathrm{VT} \end{aligned}$ |

## Input Selection Mode Registers

## Table 35. Input Selection Mode Bit Field Locations

| Bit Field Location |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Register Address | D7 | D6 | D5 | D4 | D3 D2 | D1 | D0 |
| 0x14 | PRIO_O[1:0] |  | PRIO_1[1:0] |  | PRIO_2[1:0] | PRIO_3[1:0] |  |
| 0x15 | Reserved | BLOCK_LOR | DIV4_VAL | REVS | nM/A[1:0] |  |  |
| $0 \times 16$ | CNTH[7:0] |  |  |  |  |  |  |
| 0x17 | CNTR[1:0] |  | Reserved | Reserved | PD_CLKn | CNTV[1:0] |  |

Table 36. Input Selection Mode Register Descriptions

| Bit Field Location |  |  |  |
| :---: | :---: | :---: | :---: |
| Bit Field Name | Field Type | Default (Binary) | Description |
| PRIO_n[1:0] | R/W | $\begin{aligned} & \text { CLK_0: } 11 \\ & \text { CLK_1: } 10 \end{aligned}$ | Controls the auto-selection priority of the clock input CLK_n ( $n=0 . . .3$ ). If multiple inputs have equal priority, the order within that priority is from CLKO (highest) to CLK3 (lowest). <br> $00=$ Priority 0 (lowest) <br> $01=$ Priority 1 <br> $10=$ Priority 2 <br> $11=$ Priority 3 (highest) |
| DIV4_VAL | R/W | 0 <br> Value: $\div 1$ | Pre-divider for CNTV[1:0]. Use the $\div 4$ pre-divider for input frequencies $>250 \mathrm{MHz}$. $\begin{aligned} & 0=\div 1 \\ & 1=\div 4 \end{aligned}$ |
| REVS | R/W | $\begin{gathered} 0 \\ \text { (Value: off) } \end{gathered}$ | Revertive Switching. <br> The revertive input switching setting is only applicable to the two automatic selection modes shown in Table 10. If $\mathrm{nM} / \mathrm{A}[1: 0]=\mathrm{X} 0$, the REVS setting has not meaning. <br> $0=$ Disabled: Re-validation of a non-selected input clock has no impact on the clock selection. <br> 1 = Enabled: Re-validation of any non-selected input clock(s) will cause an new input selection according to the pre-set input priorities (revertive switch). An input switch is only done if the re-validated input has a higher priority than the current VCXO-PLL reference clock. <br> Default setting is revertive switching turned off. |

Table 36. Input Selection Mode Register Descriptions

| Bit Field Location |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Bit Field Name | Field Type | Default (Binary) | Description |  |  |
| nM/A[1:0] | R/W | 00 <br> Value: <br> Manual Selection | Reference Input Selection Mode. <br> In any of the manual selection modes ( $\mathrm{nM} / \mathrm{A}[1: 0]=00$ or 10 ), the VCXO-PLL reference input is selected by SEL[1:0]. In any of the automatic selection modes, the VCXO-PLL reference input is selected by an internal state machine according to the input LOS states and the priorities in the input priority registers <br> $00=$ Manual selection. <br> 01 = Automatic selection (no holdover) <br> 10 = Short-term holdover. <br> 11 = Automatic selection with holdover |  |  |
| SEL[1:0] | R/W | ```0 0 Value:CLKO selected``` | VCXO-PLL Input Reference Selection <br> Controls the selection of the VCXO-PLL reference input in manual selection mode. In automatic selection modes (nM/A[1:0]=X1), SEL[1:0] has no meaning. $\begin{aligned} & 00=\text { CLK_0 } \\ & 01=\text { CLK_1 } \end{aligned}$ |  |  |
| CNTH[7:0] | R/W | 10000000 (value: 136ms) | nMA[1:0]=10 Short-term holdover: Hold-off counter period. The device initiates a clock failover switch upon counter expiration (zero transition). The counters start to counts backwards after a LOS event is detected. The hold-off counter period is determined by the binary number of VCXO-PLL output pulses divided by CNTR[1:0]. With a VCXO frequency of 122.88 MHz and $\operatorname{CNTR}[1: 0]=10$, the counter has a period of $(1.066 \mathrm{~ms} \times$ binary setting). After each zero-transition, the counter automatically re-loads to the setting in this register. The default setting is 136 ms (VCXO $=122.88 \mathrm{MHz}: 1 / 122.88 \mathrm{MHz}$ $\times 2^{17} \times 128$ ) |  |  |
| CNTR[1:0] | R/W | $\begin{gathered} 10 \\ \text { (Value: } 2^{17} \text { ) } \end{gathered}$ | Short-term holdover reference divider |  |  |
|  |  |  | CNTR[1:0] | CNTH frequency (period; range) |  |
|  |  |  |  | 122.88 MHz VCXO | 38.4 MHz VCXO |
|  |  |  | $00=f_{V C x O} \div 215$ |  | 1171 Hz (0.853ms; 0-217.6ms) |
|  |  |  | $01=\mathrm{f}_{\mathrm{VCxO}} \div 2^{16}$ | 1875 Hz (0.533ms; 0-136ms) |  |
|  |  |  | $10=\mathrm{f}_{\mathrm{VcxO}} \div 2^{17}$ | 937.5 Hz (1.066ms; 0-272ms) |  |

Table 36. Input Selection Mode Register Descriptions

| Bit Field Location |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Bit Field Name | Field Type | Default (Binary) |  | Description |
| CNTV[1:0] | R/W | $\begin{gathered} 10 \\ \text { (value: } 32 \text { ) } \end{gathered}$ | Controls the number of required consecutive, valid input reference pulses for clock re-validation on CLK_n ( $n=0 \ldots 3$ ), in number of input periods. At a LOS event, the re-validation counter loads this setting from the register and counts down by one with every valid, consecutive input signal period. Missing input edges (for one input period) will cause this counter to re-load its setting. An input is re-validated when the counter transitions to zero and the corresponding LOS flag is reset. <br> DIV4_VAL = 0 <br> DIV4_VAL $=1$ |  |
|  |  |  | $\begin{aligned} & 00=2 \text { (shortest possible) } \\ & 01=16 \\ & 10=32 \\ & 11=64 \end{aligned}$ | $\begin{aligned} & \hline 00=8 \text { (shortest possible) } \\ & 01=64 \\ & 10=128 \\ & 11=256 \end{aligned}$ |
| PD_CLK_n | R/W | 0Power <br> up/Enabled | Input CLK_n Power Down/Disable. <br> $0=$ Input CLK_ $n$ is enabled <br> $1=$ Input CLK_n is power down and disabled <br> Disable individual Input CLK_n input to save power consumption in configurations not using the respective input and in manual switching or short-term holdover mode. Enable inputs CLK_n in configurations with automatic switching. |  |
| BLOCK_LOR | R/W | 0Value: Not <br> blocked | Block loss-of-reference (input activity) indicator VCXO-PLL loss of lock signals nST_LOLV and nLS_LOLV are triggered by: $0=$ VCXO-PLL loss of lock or by inactivity of the selected reference clock 1 = Only VCXO-PLL loss of lock. <br> BLOCK_LOR = 1 will also block loss-of-reference from triggering a failure on the LOCK output pin. |  |

## SYSREF Control Registers

Table 37. SYSREF Control Register Bit Field Locations

| Bit Field Location |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Register Address | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| $0 \times 18$ | PD_S | NS[6:0] |  |  |  |  |  |  |
| $0 \times 19$ | BIAS_TYPE | SYNC[6:0] |  |  |  |  |  |  |
| $0 \times 1 \mathrm{~A}$ | SRPC[7:0] |  |  |  |  |  |  |  |
| $0 \times 1 \mathrm{~B}$ | ФREF_S[7:0] |  |  |  |  |  |  |  |
| 0x1C | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | SRG | SRO |
| 0x70 | RS | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved |

Table 38. SYSREF Control Register Descriptions

| Bit Field Location |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Bit Field Name | Field Type | Default (Binary) | Description |  |  |  |
| PD_S | R/W | 0 | SYSREF global power down (incl. global delay $\Phi S$, SYSREF frequency divider NS) <br> $0=$ SYSREF functional blocks are powered up. <br> 1 = SYSREF functional blocks are powered down. |  |  |  |
| NS[6:0] | R/W | $0101111$$\begin{aligned} & \text { Value }= \\ & \div 1280 \end{aligned}$ | SYSREF Frequency Divider. <br> The value of the frequency divider is set by the product of $\mathrm{NS}[6] \times \mathrm{NS}[5: 4] \times \mathrm{NS}[3: 2] \times$ NS[1:0] <br> NS[6] NS[5:4] NS[3:2] NS[1:0] |  |  |  |
|  |  |  | $0=\div 2$ | $00=\div 2$ | $00=\div 2$ | $00=\div 2$ |
|  |  |  | $1=\div 4$ | $01=\div 4$ | $01=\div 4$ | $01=\div 3$ |
|  |  |  |  | $10=\div 8$ | $10=\div 8$ | $10=4$ |
|  |  |  |  | $11=\div 16$ | $11=\div 16$ | $11=\div 5$ |
|  |  |  | The SYSREF contains four serial dividers that can be individually controlled by NS[6], $N S[5: 4], N S[3: 2]$ and $N S[1: 0]$, respectively. The total $N S$ divider is the product of the four serial dividers. Example: to achieve a SYSREF divider value of $\div 384=\{2\} \times\{4\} \times$ $\{16\} \times\{3\}$, set $\operatorname{NS}[6]=0, N S[5: 4]=01, N S[3: 2]=11$ and $N S[1: 0]=01$. <br> If a given output divider can be achieved by multiple $N S[6: 0]$ settings, use the highest possible divider in NS[1:0], then in NS[3:2], followed by NS[5:4]=11 and then NS[6] |  |  |  |
| BIAS_TYPE | R/W | 1 | SYSREF output voltage bias <br> $0=$ QREF_r outputs are in a low/high state when nBIAS_r is set to 1 or during a SYSREF event <br> $1=$ QREF_r outputs are in a cross-point biased state when nBIAS_r is set to 1 or during a SYSREF event. |  |  |  |

Table 38. SYSREF Control Register Descriptions


Table 38. SYSREF Control Register Descriptions

| Bit Field Location |  |  |  |
| :---: | :---: | :---: | :--- |
| Bit Field Name | Field Type | Default <br> (Binary) |  |
| SRG | R/W | 0 | SYSREF pulse generation <br> $0=$ Internal, SPI controlled SYSREF generation using the RS bit. <br> $1=$ External controlled SYSREF generation using the EXT_SYS pin. |
| SRO | R/W | 0 | SYSREF pulse mode <br> $0=$ Counted SYSREF pulse generation mode. <br> Number of pulses is controlled by SRPC[7:0]. <br> $1=$ Continuous SYSREF pulse generation. |
| RS | Wuto-Clear only | $X$ | Set RS = 1 to initiate the SYSREF pulse generation of SRPC-number of pulses. <br> Powers up the SYSREF circuitry and releases the SYSREF pulse(s) as configured. <br> Requires SRG=0 and SRO=0, otherwise no function. <br> RS = 1 also phase-aligns the QREF outputs to the QCLK outputs and adds the <br> programmed delay values into the QREF paths. |

## Status Registers

Table 39. Status Register Bit Field Locations

| Bit Field Location |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Register Address | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| $0 \times 68$ | Reserved | Reserved | IE_LOLF | IE_LOLV | Reserved | Reserved | IE_CLK_1 | IE_CLK_0 |
| $0 \times 69$ | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | IE_REF | IE_HOLD |
| 0x6C | Reserved | Reserved | nLS_LOLF | nLS_LOLV | Reserved | Reserved | LS_CLK_1 | LS_CLK_0 |
| $0 \times 6 \mathrm{D}$ | ST_S | [1:0] | nST_LOLF | nST_LOLV | Reserved | Reserved | ST_CLK_1 | ST_CLK_0 |
| 0x6E | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | LS_REF | nLS_HOLD |
| 0x6F | Reserved | Reserved | Reserved | Reserved | Reserved | ST_VCOF | ST_REF | nST_HOLD |

Table 40. Status Register Descriptions ${ }^{[a]}$

| Bit Field Location |  |  |  |
| :---: | :---: | :---: | :---: |
| Bit Field Name | Field Type | Default <br> (Binary) | Description |
| IE_LOLF | R/W | 0 | Interrupt Enable for FemtoClockNG-PLL loss of lock <br> $0=$ Disabled: Setting LS_LOLF will not cause an interrupt on nINT <br> 1 = Enabled: Setting LS_LOLF will assert the nINT output (nINT=0, interrupt) |
| IE_LOLV | R/W | 0 | Interrupt Enable for VCXO-PLL loss of lock <br> $0=$ Disabled: Setting LS_LOLV will not cause an interrupt on nINT <br> $1=$ Enabled: Setting LS_LOLV will assert the niNT output (nINT=0, interrupt) |
| IE_CLK_n | R/W | 0 | Interrupt Enable for CLKn input loss-of-signal <br> $0=$ Disabled: Setting LS_CLK_n will not cause an interrupt on nINT <br> 1 = Enabled: Setting LS_CLK_n will assert the nINT output (nINT=0, interrupt) |
| IE_REF | R/W | 0 | Interrupt Enable for LS_REF <br> $0=$ Disabled: any changes to LS_REF will not cause an interrupt on nINT <br> 1 = Enabled: any changes to LS_REF will assert the nINT output (nINT=0, interrupt) |
| IE_HOLD | R/W | 0 | Interrupt Enable for holdover <br> $0=$ Disabled: Setting LS_HOLD will not cause an interrupt on nINT <br> 1 = Enabled: Setting LS_HOLD will assert the nINT output (nINT=0, interrupt) |
| nLS_LOLF | R/W | - | FemtoClockNG-PLL loss of lock (latched status of nST_LOLF) <br> Read $0=\geq 1$ loss-of-lock events detected after the last status latch clear <br> Read $1=$ No loss-of-lock detected after the last status latch clear <br> Write 1 = Clear status latch (clears pending nLS_LOLF interrupt) |
| nLS_LOLV | R/W | - | VCXO-PLL loss of lock (latched status of nST_LOLV) <br> Read $0=\geq 1$ loss-of-lock events detected after the last status latch clear. <br> Read $1=$ No loss-of-lock detected after the last nLS_LOLV clear <br> Write 1 = Clear status latch (clears pending nLS_LOLV interrupt) |
| LS_CLK_n | R/W | - | Input CLK_n status (latched status of ST_CLK_n) <br> Read $0=\geq 1$ LOS events detected on CLK_n after the last LS_CLK_n clear <br> Read $1=$ No loss-of-signal detected on CLK_n input after the last LS_CLK_n clear <br> Write 1 = Clear LS_CLK_n status latch (clears pending LS_CLK_n interrupts on nINT) |
| ST_SEL[1:0] | R | - | Input selection (momentary status) <br> Reference Input Selection Status of the state machine. In any input selection mode, reflects the input selected by the state machine. $\begin{aligned} & 00=\text { CLK_0 } \\ & 01=\text { CLK_1 } \end{aligned}$ |
| nST_LOLF | R | - | FemtoClockNG-PLL loss of lock (momentary status) <br> Read $0=\geq 1$ loss-of-lock events detected <br> Read $1=$ No loss-of-lock detected <br> A latched version of these status bit is available (nLS_LOLF) |

Table 40. Status Register Descriptions ${ }^{[a]}$

| Bit Field Location |  |  |  |
| :---: | :---: | :---: | :---: |
| Bit Field Name | Field Type | Default (Binary) | Description |
| nST_LOLV | R | - | VCXO-PLL loss of lock (momentary status bit) <br> Read $0=\geq 1$ loss-of-lock events detected <br> Read 1 = No loss-of-lock detected <br> A latched version of these status bits is available (nLS_LOLV) |
| ST_CLK_n | R | - | Input CLK_n status (momentary) <br> $0=$ LOS detected on CLK_n <br> $1=$ No LOS detected, CLK_n input is active <br> A latched version of these status bits are available (LS_CLK_n) |
| LS_REF | R/W | - | PLL reference status (latched status of ST_REF) <br> Read $0=$ Reference is lost since last reset of this status bit. <br> Read 1 = Reference is valid since last reset of this status bit. <br> Write 1 = Clear LS_REF status latch (clears pending IE_REF interrupts on nINT) |
| nLS_HOLD | R/W |  | Holdover status indicator (latched status of ST_HOLD) <br> Read $0=$ VCXO-PLL has entered holdover state $\geq 1$ times after reset of this status bit <br> Read $1=$ VCXO-PLL is (or attempts to) lock(ed) to an input clock <br> Write 1 = Clear status latch (clears pending nLS_HOLD interrupt) |
| ST_VCOF | R | - | FemtoClockNG-PLL calibration status (momentary) <br> Read $0=$ FemtoClockNG PLL auto-calibration is completed <br> Read 1 = FemtoClockNG PLL calibration is active (not completed) |
| ST_REF | R | - | Input reference status <br> $0=$ No input reference present <br> 1 = Input reference is present at the clock input selected by SEL[1:0] |
| nST_HOLD | R | - | Holdover status indicator (momentary) <br> $0=$ VCXO-PLL in holdover state, not locked to any input clock <br> $1=$ VCXO-PLL is (or attempts to) lock(ed) to input clock <br> A latched version of this status bit is available (nLS_HOLD) |

[^2]
## General Control Registers

Table 41. General Control Register Bit Field Locations

| Bit Field Location |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Register Address | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| $0 \times 71$ | INIT_CLK | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved |
| $0 \times 72$ | RELOCK | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved |
| $0 \times 73$ | PB_CAL | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | CPOL |

Table 42. General Control Register Descriptions

| Bit Field Location |  |  |  |
| :---: | :---: | :---: | :--- |
| Bit Field Name | Field Type | Default <br> (Binary) | Description | |NIT_CLK | W only |
| :---: |
| Auto-Clear |$\quad$ X | Set INIT_CLK = 1 to initialize divider functions. Required as part of the startup |
| :--- |
| procedure. |

## Absolute Maximum Ratings

The absolute maximum ratings are stress ratings only. Stresses greater than those listed below can cause permanent damage to the device. Functional operation of the 8V19N492 at absolute maximum ratings is not implied. Exposure to absolute maximum rating conditions may affect device reliability.
Table 43. Absolute Maximum Ratings

| Item | Rating |
| :---: | :---: |
| Supply Voltage, , $\mathrm{DD}_{\text {_V }}$ V | 3.6 V |
| Inputs | -0.5 V to $\mathrm{V}_{\text {DD_V }}+0.5 \mathrm{~V}$ |
| Outputs, $\mathrm{V}_{\mathrm{O}}$ (LVCMOS) | -0.5 V to $\mathrm{V}_{\text {DD_V }}+0.5 \mathrm{~V}$ |
| Outputs, Io (LVPECL) Continuous Current Surge Current | 50 mA 100 mA |
| Outputs, Io (LVDS) Continuous Current Surge Current | 50 mA 100 mA |
| Input termination current, $\mathrm{I}_{\mathrm{VT}}$ | $\pm 35 \mathrm{~mA}$ |
| Operating Junction Temperature, $\mathrm{T}_{\mathrm{J}}$ | $125^{\circ} \mathrm{C}$ |
| Storage Temperature, $\mathrm{T}_{\text {STG }}$ | $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| ESD - Human Body Model ${ }^{[a]}$ | 2000V |
| ESD - Charged Device Model ${ }^{\text {a }}$ | 500 V |

[a] According to JEDEC JS-001-2012/JESD22-C101

## Pin Characteristics

Table 44. Pin Characteristics, $V_{D D \_V}=3.3 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ (Case) ${ }^{[\mathrm{ar}]}$

| Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}{ }^{[b]}$ | Input Capacitance | OSC, nOSC |  | 2 | 4 | pF |
|  |  | Other inputs |  | 2 | 4 | pF |
| $\mathrm{R}_{\text {PU }}$ | Input Pull-Up Resistor | SDAT, nCS, nCLK_0, nCLK_1 |  | 51 |  | $\mathrm{k} \Omega$ |
| $\mathrm{R}_{\text {PU }}$ | Input Pull-Down Resistor | EXT_SYS, SCLK, CLK_0, CLK_1 |  | 51 |  | $\mathrm{k} \Omega$ |
| $\mathrm{R}_{\text {OUT }}$ | LVCMOS Output Impedance | nINT, LOCK |  | 25 |  | $\Omega$ |

[a] Design target specifications.
[b] Guaranteed by design

## DC Characteristics

Table 45. Power Supply DC Characteristics, $V_{D D_{-} V}=3.3 V \pm 5 \%, T_{A}=-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ (Case) ${ }^{[a][b]}$

| Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DD} \_} \mathrm{V}$ | Core Supply Voltage |  | 3.135 | 3.3 | 3.465 | V |
| $\mathrm{I}_{\mathrm{DD}, ~} \mathrm{~V}$ | Power Supply Current | $[\mathrm{c}]$ |  | 845.5 | 943.85 | mA |

[a] Design target specifications.
[b] Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 5001fpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.
[c] Test Case 2 of Table 46 with QREFs-On at 7.68 MHz and 500 mV LVDS.

Table 46. Typical Power Supply DC Current Characteristics, $V_{D D \_}=3.3 V \pm 5 \%, T_{A}=-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ (Case) ${ }^{[a]}$

| Symbol | Supply Pin Current |  | Test Case |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | 1 | 2 | 3 | 4 | 5 | 6 |  |
|  | QCLK_y | Style | LVPECL | LVPECL | LVPECL | LVPECL | LVDS | LVDS |  |
|  |  | State | On | On | On | On | On | On |  |
|  |  | Amplitude | 500 | 750 | 1000 | 250 | 500 | 750 | mV |
|  | QREF_r | Style | LVDS | LVDS | LVDS | LVDS | LVDS | LVDS |  |
|  |  | State | On | On | Off | On | Off | Off |  |
|  |  | Amplitude | 500 | 500 |  | 250 |  |  | mV |
| $\mathrm{IDD}_{\text {_ }} \mathrm{CA}$ | Current through VDD_QCLKA pin |  | 85 | 101 | 113 | 75 | 69 | 85 | mA |
| $\mathrm{I}_{\mathrm{DD} \text { _CB }}$ | Current through VDD_QCLKB pin |  | 89 | 101 | 112 | 79 | 69 | 85 | mA |
| $\mathrm{I}_{\text {DD_CC }}$ | Current through VDD_QCLKC pin |  | 64 | 69 | 75 | 58 | 53 | 61 | mA |
| $\mathrm{I}_{\text {DD_CD }}$ | Current through VDD_QCLKD pin |  | 60 | 66 | 72 | 55 | 49 | 57 | mA |
| $\mathrm{IDD}_{\text {_CE }}$ | Current through VDD_QCLKE pin |  | 91 | 102 | 113 | 80 | 69 | 85 | mA |
| $\mathrm{I}_{\text {DD_RA }}$ | Current through VDD_QREFA pin |  | 77.3 | 77.1 | 0 | 55.7 | 0 | 0 | mA |
| $\mathrm{I}_{\text {DD_RB }}$ | Current through VDD_QREFB pin |  | 51.3 | 51.3 | 0 | 36.9 | 0 | 0 | mA |
| $\mathrm{I}_{\mathrm{DD} \text { _RC }}$ | Current through VDD_QREFC pin |  | 27.3 | 25.3 | 0 | 20.9 | 0 | 0 | mA |
| $\mathrm{I}_{\mathrm{DL} \text { _RD }}$ | Current through VDD_QREFD pin |  | 26.1 | 25.9 | 0 | 18.7 | 0 | 0 | mA |
| $l_{\text {DD_INP }}$ | Current through VDD_INP pin |  | 60.50 | 61 | 61.8 | 60.1 | 62.6 | 63.3 | mA |
| $\mathrm{IDD}_{\text {_SPI }}$ | Current through VDD_SPI pin |  | 6.0 | 6.5 | 6.4 | 4.4 | 5.9 | 6.0 | mA |
| $\begin{gathered} \hline \mathrm{I}_{\mathrm{DD} \text { _OSC }}+ \\ \mathrm{I}_{\mathrm{DD} \text { _CP }} \end{gathered}$ | Current through VDD_OSC and VDD_CP pins |  | 38.7 | 38.8 | 38.9 | 38.6 | 39.3 | 39.0 | mA |
| $\mathrm{I}_{\text {DD_SYNC }}$ | Current through VDD_SYNC pin |  | 82.6 | 82.6 | 1.9 | 82.8 | 1.9 | 1.9 | mA |
| $\mathrm{I}_{\text {DD_CPF }}$ | Current through VDD_CPF pin |  | 59.4 | 59.5 | 59.4 | 59.4 | 59.4 | 60.2 | mA |
| I DD_LCV | Current through VDD_LCV pin |  | 72.3 | 72.3 | 72.2 | 72.3 | 74.4 | 76.9 | mA |
| $\mathrm{I}_{\text {DD_LCF }}$ | Current through VDD_LCF pin |  | 52.2 | 52.0 | 52.5 | 52.5 | 52.4 | 52.4 | mA |
| $\mathrm{P}_{\text {TOT }}$ | Total Device Power Consumption |  | 2.7 | 2.8 | 2.0 | 2.5 | 2.0 | 2.2 | W |
| $\mathrm{P}_{\text {TOT, SYS }}$ | Total System Power Consumption ${ }^{[b]}$ |  | 3.1 | 3.3 | 2.6 | 2.8 | 2.0 | 2.2 | W |

[a] Configuration: $\mathrm{f}_{\mathrm{CLK}}$ (input) $=122.88 \mathrm{MHz}, \mathrm{f}_{\text {SYSREF }}=7.68 \mathrm{MHz}$, internal SYSREF generation (continuous), QA[2:0] = 1474.56MHz, QB[1:0] = $245.76 \mathrm{MHz}, \mathrm{QC}[1: 0]=245.76 \mathrm{MHz}, \mathrm{QD}=491.52 \mathrm{MHz}, \mathrm{QE}[1: 0]=122.88 \mathrm{MHz}$ ). QCLK_y outputs terminated according to amplitude settings. QREF_r outputs unterminated when SYSREF is turned off.
[b] Includes total device power consumption and the power dissipated in external output termination components.

Table 47. LVCMOS DC Characteristics, $V_{D D} V=3.3 V \pm 5 \%, T_{A}=\mathbf{4 0}{ }^{\circ} \mathrm{C}$ to $\mathbf{~ + 8 5}^{\circ} \mathrm{C}$

| Symbol |  | Parameter | Test Conditions | Minimum | Typical | Maximum | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Control Input SELSV (3.3V Logic) |  |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  |  | 2.0 |  | $\mathrm{V}_{\text {DD_V }}$ | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Low Voltage |  |  | -0.3 |  | 0.8 | V |
| $\mathrm{I}_{\mathrm{H}}$ | Input High Current |  | $\mathrm{V}_{\text {DD_V }}=3.3 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=3.3 \mathrm{~V}$ |  |  | 150 | $\mu \mathrm{A}$ |
| ILL | Input Low Current |  | $\mathrm{V}_{\text {DD_V }}=3.3 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0 \mathrm{~V}$ | -5 |  |  | $\mu \mathrm{A}$ |
| SYSREF Trigger Input EXT_SYS (1.8V/3.3V Selectable Logic) |  |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 1.8 V logic ( $\mathrm{SELSV}=0$ ) | 1.17 |  | $V_{\text {DD_V }}$ | V |
|  |  |  | 3.3 V logic ( $\mathrm{SELSV}=1$ ) | 2.0 |  | VDD_V | V |
| VIL | Input Low Voltage |  | 1.8 V logic ( $\mathrm{SELSV}=0$ ) | -0.3 |  | 0.63 | V |
|  |  |  | 3.3 V logic ( $\mathrm{SELSV}=1$ ) | -0.3 |  | 0.8 | V |
| $\mathrm{I}_{\mathrm{H}}$ | Input High Current |  | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}} \mathrm{~V}=3.3 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=1.8 \mathrm{~V} \text { or } \\ & 3.3 \mathrm{~V} \end{aligned}$ |  |  | 150 | $\mu \mathrm{A}$ |
| IIL | Input Low Current |  | $\mathrm{V}_{\text {DD_V }}=3.3 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0 \mathrm{~V}$ | -5 |  |  | $\mu \mathrm{A}$ |
| SPI Inputs SDAT (when input), SCLK, nCS (1.8V/3.3V Selectable Logic with Input Hysteresis) |  |  |  |  |  |  |  |
| V | Input Voltage |  |  | -0.3 |  | VDD_V | V |
| $\mathrm{V}_{\text {T+ }}$ | Positive-going Input Threshold Voltage |  | 1.8 V logic ( $\mathrm{SELSV}=0$ ) | 0.660 |  | 1.350 | V |
|  |  |  | 3.3 V logic (SELSV $=1$ ) |  | 1.8-2.1 |  | V |
| $\mathrm{V}_{\mathrm{T}}$. | Negative-going Input Threshold Voltage |  | 1.8 V logic ( $\mathrm{SELSV}=0$ ) | 0.495 |  | 1.170 | V |
|  |  |  | 3.3 V logic ( $\mathrm{SELSV}=1$ ) |  | 0.75-0.97 |  | V |
| $\mathrm{V}_{\mathrm{H}}$ | Hysteresis V |  | $\mathrm{V}_{\mathrm{T}^{+}-} \mathrm{V}_{\mathrm{T}^{-}}$ | 0.165 |  | 0.780 | V |
| $\mathrm{I}_{\mathrm{H}}$ | Input <br> High Current | Inputs with pull-down resistor ${ }^{[a]}$ | $\mathrm{V}_{\text {D_V }}=3.3 \mathrm{~V}, \mathrm{~V}_{\text {IH }}=1.8 \mathrm{~V}$ |  |  | 150 | $\mu \mathrm{A}$ |
|  |  | Inputs with pull-up resistor ${ }^{[b]}$ |  |  |  | 5 |  |
| IIL | Input Low Current | Inputs with pull-down resistor ${ }^{[a]}$ | $\mathrm{V}_{\mathrm{DD}} \mathrm{V}=3.465 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=0 \mathrm{~V}$ | -5 |  |  | $\mu \mathrm{A}$ |
|  |  | Inputs with pull-up resistor ${ }^{[b]}$ |  | -150 |  |  |  |
| SPI output DAT (when output), nINT, LOCK (1.8V/3.3V selectable logic) |  |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage |  | $\begin{aligned} & 1.8 \mathrm{~V} \text { logic }(\mathrm{SELSV}=0) \\ & \mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA} \\ & \hline \end{aligned}$ | 1.35 |  |  | V |
|  |  |  | $\begin{aligned} & \text { 3.3V logic (SELSV }=1) \\ & \mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA} \\ & \hline \end{aligned}$ | 2.4 |  |  | V |
| $\mathrm{V}_{\text {OL }}$ | Output Low Voltage |  | $\begin{aligned} & \text { 1.8V logic }(\mathrm{SELSV}=0) \\ & \mathrm{I}_{\mathrm{OL}}=4 \mathrm{~mA} \\ & \hline \end{aligned}$ |  |  | 0.45 | V |
|  |  |  | $\begin{aligned} & \hline \text { 3.3V logic (SELSV = 1) } \\ & \mathrm{I}_{\mathrm{oL}}=4 \mathrm{~mA} \end{aligned}$ |  |  | 0.4 | V |

[a] SCLK, EXT_SYS.
[b] nCS, SDAT (when input)

Table 48. Differential Input DC Characteristics, $V_{D D \_V}=\mathbf{3 . 3 V} \pm 5 \%, \mathbf{T}_{A}=\mathbf{- 4 0} \mathbf{C}$ to $\mathbf{~}_{\mathbf{8 5}}{ }^{\circ} \mathbf{C}{ }^{[\mathrm{a}][\mathrm{b}]}$

| Symbol | Parameter |  | Test Conditions | Minimum | Typical | Maximum | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $I_{\text {IH }}$ | Input <br> High Current | Inputs with pull-down resistor ${ }^{[C]}$ | $V_{\text {DD_V }}=\mathrm{V}_{\text {IN }}=3.465 \mathrm{~V}$ |  |  | 150 | $\mu \mathrm{A}$ |
|  |  | Pull-down/pull-up inputs ${ }^{[d]}$ |  |  |  | 150 | $\mu \mathrm{A}$ |
| IIL | Input <br> Low Current | Inputs with pull-down resistor | $\mathrm{V}_{\text {D_V }}=3.465 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0 \mathrm{~V}$ | -150 |  |  | $\mu \mathrm{A}$ |
|  |  | Pull-down/pull-up inputs ${ }^{[d]}$ |  | -150 |  |  | $\mu \mathrm{A}$ |

[a] Design target specifications.
[b] Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm . The device will meet specifications after thermal equilibrium has been reached under these conditions.
[c] Non-Inverting inputs: CLK_n, OSC
[d] Inverting inputs: nCLK_n, nOSC

Table 49. LVPECL DC Characteristics (QCLK_y, QREF_r, STYLE = 1), $V_{D D \_V}=\mathbf{3 . 3 V} \mathbf{\pm 5 \%}, \mathbf{T}_{\mathbf{A}}=\mathbf{- 4 0} \mathbf{C}$ to $\boldsymbol{+ 1 0 5}{ }^{\circ} \mathbf{C}$ (Case)

| Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage ${ }^{[a]}$ | 250 mV amplitude setting | $V_{\text {DD_V }}-0.975$ | $V_{\text {DD_V }}-0.875$ | $V_{\text {DD_V }}-0.774$ | V |
|  |  | 500 mV amplitude setting | $V_{\text {DD_V }}-1.000$ | $V_{\text {DD_V }}-0.904$ | $V_{\text {DD_V }}-0.805$ | V |
|  |  | 750 mV amplitude setting | $V_{\text {DD_V }}-1.100$ | $\mathrm{V}_{\text {DD_V }}-0.937$ | $V_{\text {DD_V }}-0.829$ | V |
|  |  | 1000 mV amplitude setting | $V_{\text {DD_V }}-1.100$ | $V_{\text {DD_V }}-0.962$ | $V_{\text {DD_V }}-0.861$ | V |
| $\mathrm{V}_{\text {OL }}$ | Output Low Voltage | 250 mV amplitude setting | $V_{\text {DD_V }}-1.250$ | $V_{\text {DD_V }}-1.150$ | $V_{\text {DD_V }}-1.040$ | V |
|  |  | 500 mV amplitude setting | $V_{\text {DD_V }}-1.540$ | $V_{\text {DD_V }}-1.420$ | $V_{\text {DD_V }}-1.131$ | V |
|  |  | 750 mV amplitude setting | $V_{\text {DD_V }}-1.810$ | $V_{\text {DD_V }}-1.690$ | $V_{\text {DD_V }}-1.580$ | V |
|  |  | 1000 mV amplitude setting | $V_{\text {DD_V }}-2.090$ | $V_{\text {DD_V }}-1.960$ | $V_{\text {DD_V }}-1.840$ | V |

[a] Outputs terminated with $50 \Omega$ to $\mathrm{V}_{D D \vee}-1.5 \mathrm{~V}$ ( 250 mV amplitude setting), $\mathrm{V}_{\mathrm{DD} \_} \mathrm{V}-1.75 \mathrm{~V}$ ( 500 mV amplitude setting), $\mathrm{V}_{\mathrm{DD}} \mathrm{V}-2.0 \mathrm{~V}$ ( 750 mV amplitude setting), $\mathrm{V}_{\mathrm{DD}} \mathrm{V}-2.25 \mathrm{~V}$ ( 1000 mV amplitude setting).

Table 50. LVDS DC Characteristics (QCLK_y, QREF_r, STYLE = 0), $V_{D D V}=\mathbf{3 . 3 V} \pm 5 \%, \mathbf{T}_{\mathbf{A}}=\mathbf{- 4 0}{ }^{\circ} \mathbf{C}$ to $\mathbf{+ 1 0 5}{ }^{\circ} \mathbf{C}$ (Case)

| Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {OS }}$ | Offset Voltage ${ }^{[a]}$ | 250 mV amplitude setting | 2.10 | 2.40 | 2.70 | V |
|  |  | 500 mV amplitude setting | 1.90 | 2.23 | 2.60 | V |
|  |  | 750 mV amplitude setting | 1.80 | 2.08 | 2.4 | V |
|  |  | 1000 mV amplitude setting | 1.60 | 1.93 | 2.20 | V |
| $\Delta \mathrm{V}_{\text {OS }}$ | $V_{\text {OS }}$ Magnitude Change |  |  |  | 80 | mV |

[a] $V_{O S}$ changes with $V_{D D \_}$.

## AC Characteristics

Table 51. AC Characteristics, $\mathrm{V}_{\mathrm{DD}, \mathrm{V}}=\mathbf{3 . 3 V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=-\mathbf{4 0}{ }^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ (Case) ${ }^{[a][b][c]}$

| Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\mathrm{vco}}$ | VCO Frequency |  | 2920 | 2949.12 | 3000 | MHz |
| fout | Output Frequency | QCLK_y, QREF_r (Clock), $\mathrm{N}=\div$ + |  | 2949.12 |  | MHz |
|  |  | QCLK_y, QREF_r (Clock), $\mathrm{N}=\div$ - 2 |  | 1474.56 |  | MHz |
|  |  | QCLK_y, QREF_r (Clock), $\mathrm{N}=\div 3$ |  | 983.04 |  | MHz |
|  |  | QCLK_y, QREF_r (Clock), $\mathrm{N}=\div 6$ |  | 491.52 |  | MHz |
|  |  | QCLK_y, QREF_r (Clock), $\mathrm{N}=\div 12$ |  | 245.76 |  | MHz |
|  |  | QCLK_y, QREF_r (Clock), $\mathrm{N}=\div 24$ |  | 122.88 |  | MHz |
|  |  | QREF_r (SYSREF) | 0.576 |  | 30.72 | MHz |
| $\mathrm{f}_{\text {CLK }}$ | Input Frequency | CLK_n | $1.92{ }^{[d]}$ | 245.76 | 2000 | MHz |
| $\mathrm{f}_{\mathrm{Vcxo}}$ | VCXO Frequency |  | 30.72 | 122.88 | 500 | MHz |
| $\Delta_{\text {fp }}$ | Static Frequency Error | $\mathrm{f}_{\text {CLK }}=0 \mathrm{pbb}$ frequency deviation |  |  | 0 | ppb |
| $\Delta_{\text {frms }}$ | Dynamic Frequency Error $R M S^{[e]}$ | $\mathrm{f}_{\text {CLK }}=0 \mathrm{ppb}$ frequency deviation |  |  | 0.5 | ppb |
| $\mathrm{V}_{\mathrm{IN}}$ | Input Voltage Amplitude ${ }^{[f]}$ | CLK_n, nCLK_n | 0.15 |  | 1.2 | V |
| V ${ }_{\text {DIF__IN }}$ | Differential Input Voltage Amplitude ${ }^{[f[g]}$ | CLK_n - nCLK_n | 0.3 |  | 2.4 | V |
| $\mathrm{V}_{\text {CMR }}$ | Common Mode Input Voltage |  | 1.0 |  | $\begin{aligned} & V_{D D \_V}- \\ & \left(V_{1 N} / 2\right) \end{aligned}$ | V |
| odc | Output Duty Cycle | QCLK_y, QREF_r (Clock) | 45 | 50 | 55 | \% |
| $t_{R} / t_{F}$ | Output Rise/Fall Time, Differential | QCLK_y, QREF_r (LVPECL), 20-80\% |  |  | 250 | ps |
|  |  | QCLK_y, QREF_r (LVDS), 20-80\% |  |  | 250 | ps |
|  |  | QREF_r (SYSREF, LVDS), 20-80\% |  |  | 250 | ps |
|  | Output Rise/Fall Time | LVCMOS outputs, 20\%-80\% |  |  | 1 | ns |
| $V_{O(P P)}{ }^{[h]}$ | LVPECL Output Voltage Swing, Peak-to-peak, 1474.56 MHz | 250 mV Amplitude Setting | 190 | 272 | 367 | mV |
|  |  | 500 mV Amplitude Setting | 394 | 505 | 634 | mV |
|  |  | 750 mV Amplitude Setting | 598 | 733 | 875 | mV |
|  |  | 1000 mV Amplitude Setting | 784 | 946 | 1090 | mV |
|  | LVPECL Differential Output Voltage Swing, Peak-to-peak, 1474.56 MHz | 250 mV Amplitude Setting | 380 | 544 | 734 | mV |
|  |  | 500 mV Amplitude Setting | 788 | 1010 | 1268 | mV |
|  |  | 750 mV Amplitude Seting | 1196 | 1466 | 1750 | mV |
|  |  | 1000mV Amplitude Setting | 1585 | 1892 | 2180 | mV |

Table 51. AC Characteristics, $\mathrm{V}_{\mathrm{DD} \_} \mathrm{V}=3.3 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ (Case) ${ }^{[a][b][c]}$

| Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{O D}{ }^{[1]}$ | LVDS Output Voltage Swing, <br> Peak-to-peak, 1474.56MHz | 250 mV Amplitude Setting | 128 | 193 | 273 | mV |
|  |  | 500 mV Amplitude Setting | 312 | 404 | 512 | mV |
|  |  | 750 mV Amplitude Setting | 490 | 615 | 757 | mV |
|  |  | 1000 mV Amplitude Setting | 676 | 822 | 992 | mV |
|  | LVDS Differential Output Voltage Swing, Peak-to-peak, 1474.56 MHz | 250 mV Amplitude Setting | 256 | 386 | 546 | mV |
|  |  | 500 mV Amplitude Setting | 624 | 808 | 1024 | mV |
|  |  | 750 mV Amplitude Setting | 980 | 1230 | 1514 | mV |
|  |  | 1000 mV Amplitude Setting | 1352 | 1644 | 1984 | mV |
| $\Delta t_{\text {PD }}$ | Propagation delay variation between reference input and any QCLK_y output |  | -200 |  | +200 | ps |
| tsk(0) | Output Skew ${ }^{[\mathrm{j} / \mathrm{ilk}]}$ <br> All delays set to 0 | QCLK_y (same N divider) |  |  | 100 | ps |
|  |  | QCLK_y (any N divider, incident rising edge) |  |  | 100 | ps |
|  |  | QREF_r (Clock) |  |  | 100 | ps |
|  |  | QREF_r (SYSREF) |  |  | 100 | ps |
|  |  | QREF_r (Clock) to QCLK_y (any divider, incident rising QCLK edge) |  |  | 150 | ps |
|  |  | QREF_r (SYSREF) to QCLK_y (any divider, incident rising QCLK edge) |  |  | 150 | ps |
| $\Delta \Phi$ | Output isolation between any neighboring clock output | $\mathrm{f}_{\text {OUT }}=983.04 \mathrm{MHz}$ |  | 77 |  | dB |
|  |  | $\mathrm{f}_{\text {OUT }}=491.52 \mathrm{MHz}$ | 65 | 83 |  | dB |
|  |  | $\mathrm{f}_{\text {OUT }}=245.76 \mathrm{MHz}$ | 70 | 86 |  | dB |
| $\Delta \Phi$ | Output isolation between any QCLK_y, QREF_r (SYSREF ${ }^{[1]}$ ) output | Both SYSREF and clock signals active | 50 | 60 |  | dB |
| $t_{\text {d, LOS }}$ | LOS state detected (Measured in input reference periods) | $\mathrm{f}_{\mathrm{N}}=122.88 \mathrm{MHz}$ |  |  | 2 | $\mathrm{T}_{\text {IN }}$ |
|  |  | $\mathrm{f}_{\mathrm{IN}}=245.76 \mathrm{MHz}$ |  |  | 3 |  |
| ${ }_{\text {t }}^{\text {, LOCK }}$ | PLL lock detect | PLL re-lock time after a short-term holdover scenario. Measured from LOS to both PLLs lock-detect asserted; hold-off timer $=200 \mathrm{~ms}$, initial frequency error <200 ppm. PLL1 BW 100Hz PLL1 BW 30Hz |  | $\begin{gathered} 42 \\ 100 \end{gathered}$ | $\begin{aligned} & 300 \\ & 300 \end{aligned}$ | ms |
| $t_{\text {D, RES }}$ | PLL lock residual time error | Refer to PLL lock detect $\mathrm{t}_{\mathrm{D}, \text { Lock }}$. Reference point: final value of clock output phase after all phase transitions settled. <br> PLL1 BW 100Hz <br> PLL1 BW 30Hz |  | $\begin{aligned} & 0.0099 \\ & 0.0019 \end{aligned}$ |  | ns |

Table 51. AC Characteristics, $V_{D D \_V}=3.3 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{A}=-\mathbf{4 0}{ }^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ (Case) ${ }^{[a][b][c]}$

| Symbol | Parameter |  | Test Conditions | Minimum | Typical | Maximum | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\Delta \mathrm{f}_{\text {HoLD }}$ | Holdover accuracy |  | Max. frequency deviation during a holdover duration of 200 ms and after the clock re-validate event <br> PLL1 BW 100Hz <br> PLL1 BW 30Hz |  | $\begin{gathered} 1.62 \\ 0.5 \end{gathered}$ | $\begin{aligned} & \pm 5 \\ & \pm 5 \end{aligned}$ | ppm |
| ${ }_{\text {t }}$, RES-H | Holdover residual error. |  | Measured 50 ms after the reference clock re-appeared in a holdover scenario. Reference point: final value of clock output phase after all phase transitions settled. <br> PLL1 BW 100Hz <br> PLL1 BW 30Hz |  | $\begin{aligned} & 4.32 \\ & 4.63 \end{aligned}$ | $\begin{aligned} & \pm 8.138 \\ & \pm 8.138 \end{aligned}$ | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Hold Time | $\begin{aligned} & \hline \text { EXT_SYSto } \\ & \text { CLK_n[m] } \end{aligned}$ |  | 2.5 |  |  | ns |
| $t_{s}$ | Setup Time | $\begin{aligned} & \hline \text { EXT_SYSto } \\ & \text { CLK_n }{ }^{[m]} \text {. } \end{aligned}$ |  | 0 |  |  | ns |
| ${ }^{\text {tw }}$ | Pulse Width | EXT_SYS ${ }^{[m]}$ |  | 4 |  |  | ns |

[a] Design target specifications.
[b] Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm . The device will meet specifications after thermal equilibrium has been reached under these conditions.
[c] VCXO-PLL bandwidth $=100 \mathrm{~Hz}$.
[d] Minimum input frequency for the loss the input reference detector is $\mathrm{f}_{\mathrm{Vco}} / \mathrm{MV} 1$ (MAX)
[e] RMS frequency error, measured at any QCLK_y output, caused by Gaussian noise. Weighted with a 1 ms low pass time window filter.
[f] $\mathrm{V}_{\text {IL }}$ should not be less than -0.3 V and $\mathrm{V}_{\mathrm{IH}}$ should not be greater than $\mathrm{V}_{\mathrm{DD} \_} \mathrm{V}$
[g] Common Mode Input Voltage is defined as the cross-point voltage.
[h] LVPECL outputs terminated with $50 \Omega$ to $\mathrm{V}_{\mathrm{CcO}}-1.5 \mathrm{~V}$ ( 250 mV amplitude setting), $\mathrm{V}_{\mathrm{CCO}}-1.75 \mathrm{~V}$ ( 500 mV amplitude setting), $\mathrm{V}_{\mathrm{CCO}}-2.0 \mathrm{~V}(750 \mathrm{mV}$ amplitude setting), $\mathrm{V}_{\mathrm{CcO}}-2.25 \mathrm{~V}$ ( 1000 mV amplitude setting)
[i] LVDS outputs terminated $100 \Omega$ across terminals
[j] This parameter is defined in accordance with JEDEC standard 65
[k] Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the differential cross points
[]] SYSREF frequencies: $30.72,15.36,7.68 \mathrm{MHz}$
[m]SYSREF external trigger mode, BYPV $=0, B Y P F=1\left(P L L\right.$ feedback through $M_{V 0}$ and $\left.M_{V 1}\right), P_{V 0}=\div 1024, M_{V_{0}}=\div 1024, M_{V 1}=\div 12, N_{S}=\div 384$, SYNC $=\div 12, \mathrm{f}_{\mathrm{IN}}=245.76 \mathrm{MHz}$ (see Figure 8 ).

Table 52. Clock Phase Noise Characteristics, $V_{D D_{-} V}=3.3 V \pm 5 \%, T_{A}=-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}(\mathrm{Case})^{[a][b][c][d]}$

| Symbol | Parameter |  | Test Conditions | Minimum | Typical | Maximum | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tjit(Ø) | Clock RMS Phase Jitter (Random) |  | Integration Range: 1kHz-76.8MHz |  | 72 | 125 | fs |
|  |  |  | Integration Range: $12 \mathrm{kHz}-20 \mathrm{MHz}$ |  | 57 | 88 | fs |
| $\Phi_{N}(10)$ | Clock single-side band phase noise | 1474.56 MHz | 10 Hz offset (determined by VCXO) |  | -66.83 | -51 | $\mathrm{dBc} / \mathrm{Hz}$ |
| $\Phi_{N}(100)$ |  |  | 100 Hz offset (determined by VCXO) |  | -93.74 | -80 | $\mathrm{dBc} / \mathrm{Hz}$ |
| $\Phi_{N}(500)$ |  |  | 500 Hz offset from Carrier (VCXO: -99dBc/Hz) |  | -112.72 | -102 | $\mathrm{dBc} / \mathrm{Hz}$ |
| $\Phi_{N}(1 \mathrm{k})$ |  |  | 1 kHz offset from Carrier |  | -118.24 | -112 | $\mathrm{dBc} / \mathrm{Hz}$ |
| $\Phi_{\mathrm{N}}(10 \mathrm{k})$ |  |  | 10kHz offset from Carrier |  | -123.02 | -121 | $\mathrm{dBc} / \mathrm{Hz}$ |
| $\Phi_{\mathrm{N}}(60 \mathrm{k})$ |  |  | 60kHz offset from Carrier |  | -124.69 | -122 | $\mathrm{dBc} / \mathrm{Hz}$ |
| $\Phi_{N}(100 \mathrm{k})$ |  |  | 100kHz offset from Carrier |  | -126.21 | -125 | $\mathrm{dBc} / \mathrm{Hz}$ |
| $\Phi_{N}(200 k)$ |  |  | 200kHz offset from Carrier |  | -128.86 | -128 | $\mathrm{dBc} / \mathrm{Hz}$ |
| $\Phi_{\mathrm{N}}(800 \mathrm{k})$ |  |  | 800kHz offset from Carrier |  | -138.17 | -137 | $\mathrm{dBc} / \mathrm{Hz}$ |
| $\Phi_{N}(5 \mathrm{M})$ |  |  | 5 MHz offset from Carrier |  | -151.10 | -149 | $\mathrm{dBc} / \mathrm{Hz}$ |
| $\Phi_{N}(\geq 10 \mathrm{M})$ |  |  | $\geq 10 \mathrm{MHz}$ offset from Carrier and Noise Floor |  | -152.12 | -150 | $\mathrm{dBc} / \mathrm{Hz}$ |
| $\Phi_{N}(10)$ | Clock single-side band phase noise | 491.52 MHz | 10 Hz offset (determined by VCXO) |  | -72.26 | -53 | $\mathrm{dBc} / \mathrm{Hz}$ |
| $\Phi_{N}(100)$ |  |  | 100 Hz offset (determined by VCXO) |  | -103.63 | -85 | $\mathrm{dBc} / \mathrm{Hz}$ |
| $\Phi_{N}(500)$ |  |  | 500 Hz offset from Carrier (VCXO: -99dBc/Hz) |  | -122.40 | -106 | $\mathrm{dBc} / \mathrm{Hz}$ |
| $\Phi_{N}(1 \mathrm{k})$ |  |  | 1 kHz offset from Carrier |  | -127.31 | -112 | $\mathrm{dBc} / \mathrm{Hz}$ |
| $\Phi_{\mathrm{N}}(10 \mathrm{k})$ |  |  | 10 kHz offset from Carrier |  | -131.50 | -123 | $\mathrm{dBc} / \mathrm{Hz}$ |
| $\Phi_{\mathrm{N}}(60 \mathrm{k})$ |  |  | 60kHz offset from Carrier |  | -133.20 | -123 | $\mathrm{dBc} / \mathrm{Hz}$ |
| $\Phi_{\mathrm{N}}(100 \mathrm{k})$ |  |  | 100 kHz offset from Carrier |  | -134.86 | -126 | dBc/Hz |
| $\Phi_{\mathrm{N}}(200 \mathrm{k})$ |  |  | 200kHz offset from Carrier |  | -137.74 | -129 | $\mathrm{dBc} / \mathrm{Hz}$ |
| $\Phi_{\mathrm{N}}(800 \mathrm{k})$ |  |  | 800kHz offset from Carrier |  | -147.12 | -144 | $\mathrm{dBc} / \mathrm{Hz}$ |
| $\Phi_{\mathrm{N}}(5 \mathrm{M})$ |  |  | 5 MHz offset from Carrier |  | -155.97 | -150 | $\mathrm{dBc} / \mathrm{Hz}$ |
| $\Phi_{N}(\geq 10 \mathrm{M})$ |  |  | $\geq 10 \mathrm{MHz}$ offset from Carrier and Noise Floor |  | -156.18 | -153 | $\mathrm{dBc} / \mathrm{Hz}$ |

Table 52. Clock Phase Noise Characteristics, $V_{D D} V=3.3 V \pm 5 \%, T_{A}=-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ (Case) ${ }^{[a][b][c][d]}$

| Symbol | Parameter |  | Test Conditions | Minimum | Typical | Maximum | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\Phi_{\mathrm{N}}(10)$ | Clock single-side band phase noise | 245.76 MHz | 10 Hz offset (determined by VCXO) |  | -82.47 | -59 | dBc/Hz |
| $\Phi_{\mathrm{N}}(100)$ |  |  | 100 Hz offset (determined by VCXO) |  | -109.05 | -91 | dBc/Hz |
| $\Phi_{N}(500)$ |  |  | 500 Hz offset from Carrier (VCXO: -99dBc/Hz) |  | -127.35 | -112 | dBc/Hz |
| $\Phi_{\mathrm{N}}(1 \mathrm{k})$ |  |  | 1 kHz offset from Carrier |  | -131.91 | -118 | dBc/Hz |
| $\Phi_{\mathrm{N}}(10 \mathrm{k})$ |  |  | 10kHz offset from Carrier |  | -138.09 | -129 | dBc/Hz |
| $\Phi_{\mathrm{N}}(60 \mathrm{k})$ |  |  | 60kHz offset from Carrier |  | -139.97 | -129 | dBc/Hz |
| $\Phi_{\mathrm{N}}(100 \mathrm{k})$ |  |  | 100kHz offset from Carrier |  | -141.54 | -134 | dBc/Hz |
| $\Phi_{\mathrm{N}}(200 \mathrm{k})$ |  |  | 200kHz offset from Carrier |  | -144.12 | -135 | dBc/Hz |
| $\Phi_{\mathrm{N}}(800 \mathrm{k})$ |  |  | 800kHz offset from Carrier |  | -152.58 | -150 | dBc/Hz |
| $\Phi_{\mathrm{N}}(5 \mathrm{M})$ |  |  | 5 MHz offset from Carrier |  | -159.27 | -153 | dBc/Hz |
| $\Phi_{N}(\geq 10 \mathrm{M})$ |  |  | $\geq 10 \mathrm{MHz}$ offset from Carrier and Noise Floor |  | -159.52 | -153 | dBc/Hz |

[a] Design target specifications.
[b] Phase noise and spurious specifications apply for device operation with QREF_r outputs inactive (no SYSREF pulses generated).
[c] Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm . The device will meet specifications after thermal equilibrium has been reached under these conditions.
[d] Phase noise specifications are applicable for all outputs active, Nx not equal. Measured without crystal reference noise.

Table 53. Clock Spurious Signals Characteristics, $\mathrm{V}_{\mathrm{DD}, \mathrm{V}}=3.3 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=\mathbf{- 4 0 ^ { \circ }} \mathbf{C}$ to $\boldsymbol{+ 1 0 5}{ }^{\circ} \mathrm{C}$ (Case) ${ }^{[a][b]}$

| Symbol | Parameter |  | Test Conditions | Minimum | Typical | Maximum | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Ф | Spurious Signals (QCLK, QREF as clock) | 983.04 MHz | $100 \mathrm{~Hz}-300 \mathrm{~Hz}$ |  | -75.6 | -67.5 | dBc |
|  |  |  | $300 \mathrm{~Hz}-100 \mathrm{kHz}$ |  | -101.0 | -90.3 | dBC |
|  |  |  | 100kHz-100MHz |  | -93.7 | -86.2 | dBc |
|  |  |  | 122.88 MHz reference spurious ${ }^{[\mathrm{c}]}$ |  | -77.8 | -70 | dBc |
|  |  |  | 245.76 MHz reference spurious ${ }^{[d]}$ |  | -84.6 | -70 | dBc |
|  |  |  | 491.52 MHz reference spurious ${ }^{\text {[e] }}$ |  | -78.3 | -65 | dBc |
|  |  | 491.52MHz | $100 \mathrm{~Hz}-300 \mathrm{~Hz}$ |  | -82.1 | -74.9 | dBc |
|  |  |  | $300 \mathrm{~Hz}-100 \mathrm{kHz}$ |  | -97.9 | -86.1 | dBc |
|  |  |  | 100kHz-100MHz |  | -92.7 | -84.7 | dBc |
|  |  |  | 122.88 MHz reference spurious ${ }^{[c]}$ |  | -92.2 | -70 | dBc |
|  |  |  | 245.76 MHz reference spurious ${ }^{[d]}$ |  | -84 | -70 | dBC |
|  |  | 245.76 MHz | $100 \mathrm{~Hz}-300 \mathrm{~Hz}$ |  | -87.6 | -80.3 | dBc |
|  |  |  | $300 \mathrm{~Hz}-100 \mathrm{kHz}$ |  | -109.0 | -102.2 | dBc |
|  |  |  | 100kHz-100MHz |  | -90.9 | -87.9 | dBc |
|  |  |  | 122.88 MHz reference spurious ${ }^{[c]}$ |  | -86.7 | -70 | dBc |

[a] Spurious specifications apply for device operation with QREF_r outputs inactive (no SYSREF pulses generated).
[b] Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.
[c] Measured at all offset frequencies except at $\mathrm{f}_{\mathrm{OFFSET}}=122.88 \mathrm{MHz}$.
[d] Measured at all offset frequencies except at $\mathrm{f}_{\text {OFFSET }}=245.76 \mathrm{MHz}$.
[e] Measured at all offset frequencies except at $\mathrm{f}_{\text {OFFSET }}=491.52 \mathrm{MHz}$.


| Symbol | Parameter |  | Test Conditions | Minimum | Typical | Maximum | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\Phi_{\mathrm{N}}(500)$ | SYSREF <br> single-side <br> band phase <br> noise | 30.72 MHz | 500 Hz offset |  | -144.58 | -130 | dBc/Hz |
| $\Phi_{\mathrm{N}}(10 \mathrm{k})$ |  |  | 10kHz offset from Carrier |  | -154.66 | -130 | dBc/Hz |
| $\Phi_{\mathrm{N}}(60 \mathrm{k})$ |  |  | 60kHz offset from Carrier |  | -155.10 | -140 | dBc/Hz |
| $\Phi_{N}(800 \mathrm{k})$ |  |  | 800kHz offset from Carrier |  | -158.13 | -145 | dBc/Hz |
| $\Phi_{N}(\geq 3 \mathrm{M})$ |  |  | $\geq 3 \mathrm{MHz}$ offset from Carrier and Noise Floor |  | -158.11 | -145 | dBc/Hz |
| $\Phi_{N}(500)$ | SYSREF <br> single-side <br> band phase <br> noise | 15.36 MHz | 500 Hz offset |  | -148.16 | -130 | dBc/Hz |
| $\Phi_{\mathrm{N}}(10 \mathrm{k})$ |  |  | 10kHz offset from Carrier |  | -157.15 | -130 | dBc/Hz |
| $\Phi_{\mathrm{N}}(60 \mathrm{k})$ |  |  | 60kHz offset from Carrier |  | -158.24 | -140 | dBc/Hz |
| $\Phi_{\mathrm{N}}(800 \mathrm{k})$ |  |  | 800kHz offset from Carrier |  | -159.62 | -145 | dBc/Hz |
| $\Phi_{N}(\geq 3 \mathrm{M})$ |  |  | $\geq 3 \mathrm{MHz}$ offset from Carrier and Noise Floor |  | -159.63 | -145 | dBc/Hz |
| $\Phi_{\mathrm{N}}(500)$ | SYSREF <br> single-side <br> band phase <br> noise | 7.68 MHz | 500 Hz offset |  | -138.09 | -130 | dBc/Hz |
| $\Phi_{\mathrm{N}}(10 \mathrm{k})$ |  |  | 10 kHz offset from Carrier |  | -148.86 | -130 | dBc/Hz |
| $\Phi_{\mathrm{N}}(60 \mathrm{k})$ |  |  | 60kHz offset from Carrier |  | -158.12 | -140 | dBc/Hz |
| $\Phi_{\mathrm{N}}(800 \mathrm{k})$ |  |  | 800kHz offset from Carrier |  |  | -145 | dBc/Hz |
| $\Phi_{N}(\geq 3 \mathrm{M})$ |  |  | $\geq 3 \mathrm{MHz}$ offset from Carrier and Noise Floor |  |  | -145 | dBc/Hz |
| Ф | Spurious signals ${ }^{[d]}$ | 30.72 MHz | > 500 Hz |  | -60 | -56 | dBc |
|  |  | 15.36 MHz | $>500 \mathrm{~Hz}$ |  | -60 | -56 | dBc |
|  |  | 7.68 MHz | > 500 Hz |  | -60 | -56 | dBc |

[a] Design target specifications.
[b] Phase noise is measured as additive phase noise contribution by the device on all SYSREF outputs, dividers and channel logic. SYSREF signals measured as continued clock signal. Clock signals (QCLK) are turned on.
[c] Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm . The device will meet specifications after thermal equilibrium has been reached under these conditions.
[d] Measured as sum of all spurious amplitudes in one side band in the offset frequency range above 500 Hz , excluding the harmonics of the fundamental frequency of $\mathrm{n}^{*}$ SYSREF (e.g., $\left.\mathrm{n}^{* 7} 7.68 \mathrm{MHz}\right)$ ).

Table 55. AC Characteristics: Typical QCLK_y Output Amplitude, $\mathrm{V}_{\mathrm{DD} \_} \mathrm{V}=\mathbf{3 . 3 V}, \mathbf{T}_{\mathrm{A}}=\mathbf{8 5}{ }^{\circ} \mathbf{C}^{[\mathrm{a}]}$

| Symbol | Parameter | Test Conditions | QCLK_y Output Frequency in MHz |  |  |  |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | 2949.12 | 1474.56 | 983.04 | 737.28 | 491.52 | 245.76 |  |
| $\mathrm{V}_{\mathrm{O}(\mathrm{PP})^{[b]}}$ | LVPECL Output Voltage Swing, Peak-to-peak | 250 mV Amplitude Setting | 214 | 283 | 260 | 262 | 264 | 281 | mV |
|  |  | 500 mV Amplitude Setting | 376 | 520 | 492 | 484 | 508 | 520 | mV |
|  |  | 750 mV Amplitude Setting | 512 | 748 | 740 | 716 | 730 | 768 | mV |
|  |  | 1000 mV Amplitude Setting | 628 | 960 | 984 | 944 | 968 | 1008 | mV |
| $\mathrm{V}_{\text {OD }}{ }^{[c]}$ | LVDS Output Voltage Swing, Peak-to-peak | 250 mV Amplitude Setting | 120 | 190 | 200 | 210 | 215 | 225 | mV |
|  |  | 500 mV Amplitude Setting | 250 | 390 | 410 | 430 | 440 | 470 | mV |
|  |  | 750 mV Amplitude Setting | 370 | 592 | 650 | 670 | 682 | 710 | mV |
|  |  | 1000 mV Amplitude Setting | 475 | 790 | 870 | 900 | 920 | 980 | mV |

[a] Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 Ifpm . The device will meet specifications after thermal equilibrium has been reached under these conditions.
[b] LVPECL outputs terminated with $50 \Omega$ to $V_{D D \_V}-1.5 \mathrm{~V}$ ( 250 mV amplitude setting), $\mathrm{V}_{\mathrm{DD} \_} \mathrm{V}-1.75 \mathrm{~V}$ ( 500 mV amplitude setting), $\mathrm{V}_{\mathrm{DD}} \mathrm{V}-2.0 \mathrm{~V}$ ( 750 mV amplitude setting), $\mathrm{V}_{\mathrm{CCO}}-2.25 \mathrm{~V}$ ( 1000 mV amplitude setting)
[c] LVDS outputs terminated $100 \Omega$ across terminals

Figure 8. EXT_SYS Input Timing Diagram


## Clock Phase Noise Characteristics

Conditions for Phase Noise Characteristics:
VCXO characteristics: $\mathrm{f}=122.88 \mathrm{MHz}$ and phase noise: $-85 \mathrm{dBc} / \mathrm{Hz}(10 \mathrm{~Hz}),-115 \mathrm{dBc} / \mathrm{Hz}(100 \mathrm{~Hz}),-145 \mathrm{dBc} / \mathrm{Hz}(1 \mathrm{kHz})$,
$-155 \mathrm{dBc} / \mathrm{Hz}(10 \mathrm{kHz}),-160 \mathrm{dBc} / \mathrm{Hz}(100 \mathrm{kHz})$

- Input reference frequency: 122.88 MHz
- VCXO-PLL bandwidth: 27 Hz
- VCXO-PLL charge pump current: 0.75 mA
- FemtoClock-NG PLL bandwidth: 139kHz
- $\mathrm{V}_{\mathrm{DD} \_\mathrm{V}}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

Figure 9. 1474.56MHz Output Phase Noise


Figure 10. 491.52MHz Output Phase Noise


Figure 11. 245.76MHz Output Phase Noise


## Application Information

## Termination for QCLK_y, QREF_r LVDS Outputs (STYLE = 0)

Figure 12 shows an example termination for the QCLK_y, QREF_r LVDS outputs. In this example, the characteristic transmission line impedance is $50 \Omega$. The termination resistor $\mathrm{R}(100 \Omega)$ is matched to the line impedance. The termination resistor must be placed at the line end. No external termination resistor is required if $R$ is an internal part of the receiver circuit. The LVDS termination in Figure 12 is applicable for any output amplitude setting specified in Table 15.

Figure 12. LVDS (SYLE=0) Output Termination


## AC Termination for QCLK_y, QREF_r LVDS Outputs (STYLE = 0)

Figure 13 and Figure 14 show example AC terminations for the QCLK_y, QREF_r LVDS outputs. In the examples, the characteristic transmission line impedance is $50 \Omega$. In Figure 13, the termination resistor $R(100 \Omega)$ is placed at the line end. No external termination resistor is required if $R$ is an internal part of the receiver circuit, which is shown in Figure 14. The LVDS terminations in both Figure 13 and Figure 14 are applicable for any output amplitude setting specified in Table 15. The receiver input should be re-biased according to its common mode range specifications.

Figure 13. LVDS (STYLE = 0) AC Output Termination


Figure 14. LVDS (STYLE = 0) AC Output Termination


## Termination for QCLK_y, QREF_r LVPECL Outputs (STYLE = 1)

Figure 15 shows an example termination for the QCLK_y, QREF_r LVPECL outputs. In this example, the characteristic transmission line impedance is $50 \Omega$. The R1 ( $50 \Omega$ ) and R2 ( $50 \Omega$ ) resistors are matched load terminations. The output is terminated to the termination voltage $\mathrm{V}_{\mathrm{T}}$. The $\mathrm{V}_{T}$ must be set according to the output amplitude setting defined in Table 15. The termination resistors must be placed close at the line end.

Figure 15. LVPECL (STYLE = 1) Output Termination

$$
\begin{aligned}
& V_{T}=V_{D D_{-} V}-1.50 \mathrm{~V}(250 \mathrm{mV} \text { Amplitude }) \\
& V_{T}=V_{D D_{-}}-1.75 \mathrm{~V}(500 \mathrm{mV} \text { Amplitude })
\end{aligned}
$$



## Thermal Characteristics

## Package Exposed Pad Thermal Release Path

In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in Figure 16. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts.

Figure 16. Assembly for Exposed Pad Thermal Release Path - Side View (Drawing not to Scale)


While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes." The number of vias (i.e., "heat pipes") are application-specific and are dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13 mils ( 0.30 to 0.33 mm ) with $10 z$ copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern.

Note: These recommendations are to be used as a guideline only. For more information, refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/Electrically Enhance Lead-frame Base Package, Amkor Technology.

## Thermal Characteristics

The 8V19N492 is a multi-functional, high-speed device that targets a wide variety of clock frequencies and applications. Since this device is highly programmable with a broad range of features and functionality, the power consumption will vary as each of these features and functions is enabled. The device was designed and characterized to operate within the industrial temperature range of $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ (Case). The ambient temperature represents the temperature around the device, not the junction temperature. When using the device in extreme cases, such as maximum operating frequency and high ambient temperature, external air flow may be required in order to ensure a safe and reliable junction temperature. Extreme care must be taken to avoid exceeding $125^{\circ} \mathrm{C}$ junction temperature. For any concerns on calculating the power dissipation for your own specific configuration, please contact Renesas technical support.
Table 56. Thermal Resistance ${ }^{[a]}$

| Symbol | Thermal Parameter | Condition | Value | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\Theta_{\text {JA }}$ | Junction to Ambient | $0 \mathrm{~m} / \mathrm{s}$ air flow | 17.2 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | $1 \mathrm{~m} / \mathrm{s}$ air flow | 16.1 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | $2 \mathrm{~m} / \mathrm{s}$ air flow | 15.6 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\Theta_{\text {JC }}$ | Junction to Case |  | 22.6 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\Theta_{\text {JB }}$ | Junction to Board | 0.9 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |  |

[a] Standard JEDEC 2S2P multilayer PCB.

## Case Temperature Considerations

The 8V19N492 supports applications in a natural convection environment that does not have any thermal conductivity through ambient air. The PCB is typically in a sealed enclosure without any natural or forced air flow and is kept at or below a specific temperature. The device package design incorporates an exposed pad (ePad) with enhanced thermal parameters that is soldered to the PCB where most of the heat escapes from the bottom exposed pad. For this type of application, it is recommended to use the junction-to-board thermal characterization parameter $\Psi_{\mathrm{JB}}\left(\right.$ Psi-JB) to calculate the junction temperature $\left(\mathrm{T}_{\mathrm{J}}\right)$ and ensure it does not exceed the maximum allowed junction temperature in Absolute Maximum Ratings.

The junction-to-board thermal characterization parameter, $\Psi_{\mathrm{JB}}$, is calculated using the following equation:
$T_{J}=T_{C B}+\Psi_{J B} \times P_{D}$, where
$\mathrm{T}_{\mathrm{J}}=$ Junction temperature at steady state condition in $\left({ }^{\circ} \mathrm{C}\right)$.
$\mathrm{T}_{\mathrm{CB}}=$ Case temperature (Bottom) at steady state condition in $\left({ }^{\circ} \mathrm{C}\right)$.
$\Psi_{\mathrm{JB}}=$ Thermal characterization parameter to report the difference between junction temperature and the temperature of the board measured at the top surface of the board.
$P_{D}=$ Power dissipation (W) in desired operating configuration.


The ePad provides a low thermal resistance path for heat transfer to the PCB and represents the key pathway to transfer heat away from the IC to the PCB. It is critical that the connection of the exposed pad to the PCB is properly constructed to maintain the desired IC case temperature ( $\mathrm{T}_{\mathrm{CB}}$ ). A good connection ensures that temperature at the exposed pad ( $\mathrm{T}_{\mathrm{CB}}$ ) and the board temperature ( $\mathrm{T}_{\mathrm{B}}$ ) are relatively the same. An improper connection can lead to increased junction temperature, increased power consumption, and decreased electrical performance. In addition, there could be long-term reliability issues and increased failure rate.

Example Calculation for Junction Temperature ( $T_{J}$ ): $T_{J}=T_{C B}+\Psi_{J B} \times P_{D}$
$P_{D}=3.27 \mathrm{~W}$ ( $P_{D}$ is calculated from Table 45)
$\mathrm{T}_{\mathrm{J}}=105^{\circ} \mathrm{C}+0.7^{\circ} \mathrm{C} / \mathrm{W} \times 3.27 \mathrm{~W}=107.3^{\circ} \mathrm{C}<125^{\circ} \mathrm{C}$

## Table 57. Thermal Resistance for 88-VFQFPN Package

| Package Type | $\mathbf{8 8}$-VFQFPN |
| :---: | :---: |
| Body size $(\mathrm{mm})$ | $10 \times 10 \mathrm{~mm}$ |
| ePad size $(\mathrm{mm})$ | $8 \times 8 \mathrm{~mm}^{2}$ |
| Thermal Via | $8 \times 8$ Matrix |
| $\Psi_{\text {JB }}$ | $0.7^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{T}_{\mathrm{CB}}$ | $105^{\circ} \mathrm{C}$ |

## Recommended Application Schematics

Figure 17 and Figure 18 show an 8 V 19 N 492 application schematic example in which the device is operated from a 3.3 V power supply. To ensure the logic control inputs are properly set for the application, see Pin Descriptions.

Figure 17. Application Schematics - Page 1


Figure 18. Application Schematics - Page 2


## Package Outline Drawings

The package outline drawings are appended at the end of this document and are accessible from the link below. The package information is the most current data available.
www.idt.com/document/psc/88-vfqfpn-package-outline-drawing-100-x-100-x-085-mm-body-04mm-pitchepad-810-x-810-mm-nlg88p2

## Marking Diagram

- Line 1 is the part number.
- Line 2 indicates the following:
- "\#" denotes stepping.
- "YY" is the last two digits of the year and "WW" is a work week number that the part was assembled.
- " $\$$ " denotes the mark code.
- Line 3 is the assembly lot number.


## Ordering Information

| Orderable Part Number | Package | Carrier Type | Temperature |
| :---: | :---: | :---: | :---: |
| 8V19N492NLGI | $10 \times 10 \mathrm{~mm}, 88$-VFQFPN |  |  |
| RoHS $6 / 6$ |  |  |  |$)$

Table 58. Pin 1 Orientation in Tape and Reel Packaging

| Part Number Suffix | Pin 1 Orientation | Illustration |
| :---: | :---: | :---: |
| 8 | Quadrant 1 <br> (EIA-481-C) |  |
| /W | Quadrant 2 <br> (EIA-481-D/E) |  |

## Glossary

| Abbreviation | Description |
| :---: | :---: |
| Index $n$ | Denominates a clock input CLK_n. Range: 0 to 1 |
| Index $x$ | Denominates a channel, channel frequency divider and the associated configuration bits. Range: A, B, C, D, E. |
| Index y | Denominates a QCLK output and associated configuration bits. Range: $\mathrm{A} 0, \mathrm{~A} 1, \mathrm{B0}, \mathrm{~B} 1, \mathrm{C}, \mathrm{D}, \mathrm{E} 0, \mathrm{E} 1$ |
| Index $r$ | Denominates a QREF output and associated configuration bits. Range: A0, A1, A2, B0, B1, C, D |
| VDD_V | Denominates voltage supply pins. Range: VDD_QCLKA, VDD_QCLKB, VDD_QCLKC, VDD_QCLKD, VDD_QCLKE, VDD_QREFA0, VDD_QREFA1, VDD_QREFA2, VDD_QREFB0, VDD_QREFB1, VDD_QREFC, VDD_QREFD, VDD_SPI, VDD_QCLKV, VDD_CPV, VDD_INP, VDD_CPF, VDD_LCF, VDD_LCV1, VDD_LCV2, VDD_SYNC |
| [...] | Index brackets describe a group associated with a logical function or a bank of outputs. |
| \{...\} | List of discrete values |
| Suffix V | Denominates a function associated with the VCXO-PLL |
| Suffix F | Denominates a function associated with the 2nd stage PLL (FemtoClock NG) |

## Revision History

| Revision Date | Description of Change |
| :---: | :--- |
| November 5, 2020 | Updated Output Phase Delay |
| April 20, 2020 | Updated the description of pin 85 in Table 1. |
| December 17, 2019 | Updated the description of pin 35 in Table 1. |
| September 19, 2018 | Initial release. |



88-VFQFPN, Package Outline Drawing
$10.0 \times 10.0 \times 0.85 \mathrm{~mm}$ Body, 0.4 mm Pitch, Epad $8.10 \times 8.10 \mathrm{~mm}$
NLG88P2, PSC-4451-02, Rev 02, Page 2


## RECOMMENDED LAND PATTERN DIMENSION

## NOTES:

1. ALL DIMENSIONS ARE IN MM. ANGLES IN DEGREES.
2. TOP DOWN VIEW. AS VIEWED ON PCB.
3. LAND PATTERN RECOMMENDATION PER IPC-7351B GENERIC REQUIREMENT FOR SURFACE MOUNT DESIGN AND LAND PATTERN.

| Package Revision History |  |  |
| :--- | :---: | :--- |
| Date Created | Rev No. | Description |
| March 8, 2018 | Rev 02 | Change QFN to VFQFPN, Change Pin 1 Identifier |
| Dec 4, 2017 | Rev 01 | New Format |

## IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.
(Rev.1.0 Mar 2020)

## Corporate Headquarters

TOYOSU FORESIA, 3-2-24 Toyosu,
Koto-ku, Tokyo 135-0061, Japan
www.renesas.com

## Contact Information

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/

## Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Clock Generators \& Support Products category:
Click to view products by Renesas manufacturer:
Other Similar products are found below :
CV183-2TPAG 950810CGLF 9DBV0741AKILF 9VRS4420DKLF CY25404ZXI226 CY25422SXI-004 MPC9893AE NB3H515001MNTXG PL602-20-K52TC ICS557GI-03LF PI6LC48P0101LIE 82P33814ANLG 840021AGLF ZL30244LFG7 PI6LC48C21LE ZL30245LFG7 PI6LC48P0405LIE PI6LC48P03LE MAX24505EXG+ ZL30163GDG2 5L1503L-000NVGI8 ZL30156GGG2 ZL30673LFG7 MAX24188ETK2 ZL30152GGG2 5L1503-000NVGI8 PI6C557-01BZHIEX PI6LC48C21LIE CY2542QC002 5P35023-106NLGI 5X1503L-000NLGI8 ZL30121GGG2V2 ZL30282LDG1 ZL30102QDG1 ZL30159GGG2 DS1070K ZL30145GGG2 ZL30312GKG2 MAX24405EXG2 ZL30237GGG2 SY100EL34LZG 9FGV1002BQ506LTGI AD9518-4ABCPZ MX852BB0030 PI6LC4840ZHE AD9516-0BCPZ-REEL7 AD9574BCPZ-REEL7 PL602-21TC-R ZL30105QDG1 ZL30100QDG1


[^0]:    [a] BYPF=0

[^1]:    [a] nST_LOLV and nLS_LOLV report 1 (PLL locked) if the VCXO-PLL is bypassed by setting BYPV = 1

[^2]:    [a] CLKn = CLK0, CLK1, CLK2, CLK3.

