

# Four Output Differential Buffer for PCI Express

9DB401C

# **Description**

The 9DB401C is a DB400 Version 2.0 Yellow Cover part with PCI Express support. It can be used in PC or embedded systems to provide outputs that have low cycle-to-cycle jitter (50ps), low output-to-output skew (100ps), and are PCI Express gen 1 compliant. The 9DB401C supports a 1 to 4 output configuration, taking a spread or non spread differential HCSL input from a CK410(B) main clock such as 954101 and 932S401, or any other differential HCSL pair. 9DB401C can generate HCSL or LVDS outputs from 50 to 200MHz in PLL mode or 0 to 400Mhz in bypass mode. There are two de-jittering modes available selectable through the HIGH\_BW# input pin, high bandwidth mode provides de-jittering for spread inputs and low bandwidth mode provides extra de-jittering for non-spread inputs. The SRC\_STOP#, PD#, and OE real-time input pins provide completely programmable power management control.

### **Output Features**

- 4 0.7V HCSL or LVDS differential output pairs
- · Supports zero delay buffer mode and fanout mode
- Bandwidth programming available

#### Features/Benefits

- Spread spectrum modulation tolerant, 0 to -0.5% down spread and +/- 0.25% center spread
- Supports undriven differential outputs in PD# and SRC\_STOP# modes for power management.

# **Key Specifications**

- Outputs cycle-cycle jitter: < 50ps</li>
- Outputs skew: < 50ps</li>
- Extended frequency range in bypass mode:

Revision B: up to 333.33MHz Revision C: up to 400MHz

- Real-time PLL lock detect output pin
- 28-pin SSOP/TSSOP package
- Available in RoHS compliant packaging

# **Functional Block Diagram**



Note: Polarities shown for  $OE_INV = 0$ .

# **Pin Configuration**



# 28-pin SSOP & TSSOP

# **Polarity Inversion Pin List Table**

|      | OE_INV    |          |  |  |  |  |
|------|-----------|----------|--|--|--|--|
| Pins | 0         | 1        |  |  |  |  |
| 8    | OE_1      | OE1#     |  |  |  |  |
| 15   | PD#       | PD       |  |  |  |  |
| 16   | DIF_STOP# | DIF_STOP |  |  |  |  |
| 21   | OE_6      | OE6#     |  |  |  |  |

# **Power Groups**

| Pin N       | lumber | Description                   |
|-------------|--------|-------------------------------|
| VDD         | GND    | Description                   |
| 1           | 4      | SRC_IN/SRC_IN#                |
| 5,11,18, 24 | 4      | DIF(1,2,5,6)                  |
| N/A         | 27     | IREF                          |
| 28          | 27     | Analog VDD & GND for PLL core |

# Pin Description for OE\_INV = 0

| PIN# | PIN NAME    | PIN TYPE | DESCRIPTION                                                              |
|------|-------------|----------|--------------------------------------------------------------------------|
| 1    | VDD         | PWR      | Power supply, nominal 3.3V                                               |
| 2    | SRC_IN      | IN       | 0.7 V Differential SRC TRUE input                                        |
| 3    | SRC_IN#     | IN       | 0.7 V Differential SRC COMPLEMENTARY input                               |
| 4    | GND         | PWR      | Ground pin.                                                              |
| 5    | VDD         | PWR      | Power supply, nominal 3.3V                                               |
| 6    | DIF_1       | OUT      | 0.7V differential true clock output                                      |
| 7    | DIF_1#      | OUT      | 0.7V differential complement clock output                                |
| 8    | OE_1        | IN       | Active high input for enabling output 1.                                 |
| 0    | OE_1        | IIN      | 0 = tri-state outputs, 1= enable outputs                                 |
| 9    | DIF_2       | OUT      | 0.7V differential true clock output                                      |
| 10   | DIF_2#      | OUT      | 0.7V differential complement clock output                                |
| 11   | VDD         | PWR      | Power supply, nominal 3.3V                                               |
| 12   | BYPASS#/PLL | IN       | Input to select Bypass(fan-out) or PLL (ZDB) mode                        |
| 12   | DTPASS#/PLL | IIN      | 0 = Bypass mode, 1= PLL mode                                             |
| 13   | SCLK        | IN       | Clock pin of SMBus circuitry, 5V tolerant.                               |
| 14   | SDATA       | I/O      | Data pin for SMBus circuitry, 5V tolerant.                               |
|      |             |          | Asynchronous active low input pin used to power down the device.         |
| 15   | PD#         | IN       | The internal clocks are disabled and the VCO and the crystal are         |
|      |             |          | stopped.                                                                 |
| 16   | SRC_STOP#   | IN       | Active low input to stop SRC outputs.                                    |
| 17   | HIGH_BW#    | IN       | 3.3V input for selecting PLL Band Width                                  |
| 17   | nign_bvv#   | IIN      | 0 = High, 1= Low                                                         |
| 18   | VDD         | PWR      | Power supply, nominal 3.3V                                               |
| 19   | DIF_5#      | OUT      | 0.7V differential complement clock output                                |
| 20   | DIF_5       | OUT      | 0.7V differential true clock output                                      |
| 21   | OE_6        | IN       | Active high input for enabling output 6.                                 |
|      |             | IIN      | 0 = tri-state outputs, 1= enable outputs                                 |
| 22   | DIF_6#      | OUT      | 0.7V differential complement clock output                                |
| 23   | DIF_6       | OUT      | 0.7V differential true clock output                                      |
| 24   | VDD         | PWR      | Power supply, nominal 3.3V                                               |
| 25   | OE_INV      | IN       | This latched input selects the polarity of the OE pins.                  |
| 23   | OL_IIV      | IIN      | 0 = OE pins active high, 1 = OE pins active low (OE#)                    |
|      |             |          | This pin establishes the reference current for the differential current- |
| 26   | IREF        | OUT      | mode output pairs. This pin requires a fixed precision resistor tied     |
| 20   |             | 001      | to ground in order to establish the appropriate current. 475 ohms is     |
|      |             |          | the standard value.                                                      |
| 27   | GNDA        | PWR      | Ground pin for the PLL core.                                             |
| 28   | VDDA        | PWR      | 3.3V power for the PLL core.                                             |

# Pin Description for OE\_INV = 1

| PIN# | PIN NAME    | PIN TYPE | DESCRIPTION                                                                                                                |
|------|-------------|----------|----------------------------------------------------------------------------------------------------------------------------|
| 1    | VDD         | PWR      | Power supply, nominal 3.3V                                                                                                 |
| 2    | SRC_IN      | IN       | 0.7 V Differential SRC TRUE input                                                                                          |
| 3    | SRC_IN#     | IN       | 0.7 V Differential SRC COMPLEMENTARY input                                                                                 |
| 4    | GND         | PWR      | Ground pin.                                                                                                                |
| 5    | VDD         | PWR      | Power supply, nominal 3.3V                                                                                                 |
| 6    | DIF_1       | OUT      | 0.7V differential true clock output                                                                                        |
| 7    | DIF_1#      | OUT      | 0.7V differential complement clock output                                                                                  |
|      | 054#        | INI      | Active low input for enabling DIF pair 1.                                                                                  |
| 8    | OE1#        | IN       | 1 = tri-state outputs, 0 = enable outputs                                                                                  |
| 9    | DIF_2       | OUT      | 0.7V differential true clock output                                                                                        |
| 10   | DIF_2#      | OUT      | 0.7V differential complement clock output                                                                                  |
| 11   | VDD         | PWR      | Power supply, nominal 3.3V                                                                                                 |
| 10   | DVD4CC#/DL1 | INI      | Input to select Bypass(fan-out) or PLL (ZDB) mode                                                                          |
| 12   | BYPASS#/PLL | IN       | 0 = Bypass mode, 1= PLL mode                                                                                               |
| 13   | SCLK        | IN       | Clock pin of SMBus circuitry, 5V tolerant.                                                                                 |
| 14   | SDATA       | I/O      | Data pin for SMBus circuitry, 5V tolerant.                                                                                 |
| 15   | PD          | IN       | Asynchronous active high input pin used to power down the device. The internal clocks are disabled and the VCO is stopped. |
| 16   | SRC_STOP    | IN       | Active high input to stop SRC outputs.                                                                                     |
| 17   | HIGH_BW#    | IN       | 3.3V input for selecting PLL Band Width                                                                                    |
| 17   | піап_вуу#   | IIN      | 0 = High, 1= Low                                                                                                           |
| 18   | VDD         | PWR      | Power supply, nominal 3.3V                                                                                                 |
| 19   | DIF_5#      | OUT      | 0.7V differential complement clock output                                                                                  |
| 20   | DIF_5       | OUT      | 0.7V differential true clock output                                                                                        |
| 21   | OE6#        | IN       | Active low input for enabling DIF pair 6.                                                                                  |
| 21   | OL0#        | 114      | 1 = tri-state outputs, 0 = enable outputs                                                                                  |
| 22   | DIF_6#      | OUT      | 0.7V differential complement clock output                                                                                  |
| 23   | DIF_6       | OUT      | 0.7V differential true clock output                                                                                        |
| 24   | VDD         | PWR      | Power supply, nominal 3.3V                                                                                                 |
| 25   | OE_INV      | IN       | This latched input selects the polarity of the OE pins.                                                                    |
| 25   | OL_114V     | 11 1     | 0 = OE pins active high, 1 = OE pins active low (OE#)                                                                      |
|      |             |          | This pin establishes the reference current for the differential                                                            |
| 26   | IREF        | OUT      | current-mode output pairs. This pin requires a fixed precision                                                             |
| 20   | II 1LI      | 001      | resistor tied to ground in order to establish the appropriate                                                              |
|      |             |          | current. 475 ohms is the standard value.                                                                                   |
| 27   | GNDA        | PWR      | Ground pin for the PLL core.                                                                                               |
| 28   | VDDA        | PWR      | 3.3V power for the PLL core.                                                                                               |

# **Absolute Max**

| Symbol          | Parameter                 | Min     | Max                   | Units |
|-----------------|---------------------------|---------|-----------------------|-------|
| VDD_A           | 3.3V Core Supply Voltage  |         | 4.6                   | V     |
| VDD_In          | 3.3V Logic Supply Voltage |         | 4.6                   | V     |
| $V_{IL}$        | Input Low Voltage         | GND-0.5 |                       | V     |
| V <sub>IH</sub> | Input High Voltage        |         | V <sub>DD</sub> +0.5V | V     |
| Ts              | Storage Temperature       | -65     | 150                   | °C    |
| Tambient        | Ambient Operating Temp    | 0       | 70                    | ů     |
| Tcase           | Case Temperature          |         | 115                   | ů     |
|                 | Input ESD protection      |         |                       |       |
| ESD prot        | human body model          | 2000    |                       | V     |

# Electrical Characteristics - Input/Supply/Common Output Parameters $T_A = 0$ - 70°C; Supply Voltage $V_{DD} = 3.3 \text{ V } + /-5\%$

| PARAMETER                        | SYMBOL                   | CONDITIONS                                                                                           | MIN  | TYP | MAX            | UNITS | NOTES |
|----------------------------------|--------------------------|------------------------------------------------------------------------------------------------------|------|-----|----------------|-------|-------|
| Input High Voltage               | V <sub>IH</sub>          | 3.3 V +/-5%                                                                                          | 2    |     | $V_{DD} + 0.3$ | ٧     |       |
| Input Low Voltage                | $V_{IL}$                 | 3.3 V +/-5% GNE                                                                                      |      |     | 0.8            | V     |       |
| Input High Current               | I <sub>IH</sub>          | $V_{IN} = V_{DD}$                                                                                    | -5   |     | 5              | uA    |       |
| land Law Company                 | I <sub>IL1</sub>         | $V_{IN} = 0 \text{ V}$ ; Inputs with no pull-<br>up resistors                                        | -5   |     |                | uA    |       |
| Input Low Current                | I <sub>IL2</sub>         | V <sub>IN</sub> = 0 V; Inputs with pull-up resistors                                                 | -200 |     |                | uA    |       |
| Operating Cumply Current         | I <sub>DD3.3PLL</sub>    | Full Active C Full leads                                                                             |      | 175 | 200            | mA    |       |
| Operating Supply Current         | I <sub>DD3.3ByPass</sub> | Full Active, $C_L = Full load;$                                                                      |      | 160 | 175            | mA    |       |
| Powerdown Current                | I <sub>DD3.3PD</sub>     | all diff pairs driven                                                                                |      |     | 40             | mA    |       |
| 1 OWEIGOWII CUITEIIL             | 1DD3.3PD                 | all differential pairs tri-stated                                                                    |      |     | 4              | mA    |       |
| Input Frequency                  | F <sub>iPLL</sub>        | PLL Mode                                                                                             | 50   |     | 200            | MHz   |       |
| Input Frequency                  | F <sub>iBypass</sub>     | Bypass Mode (Revision<br>B/REV ID = 1H)                                                              | 0    |     | 333.33         | MHz   |       |
| Input Frequency                  | F <sub>iBypass</sub>     | Bypass Mode (Revision<br>C/REV ID = 2H)                                                              | 0    |     | 400            | MHz   |       |
| Pin Inductance <sup>1</sup>      | L <sub>pin</sub>         | ,                                                                                                    |      |     | 7              | nΗ    | 1     |
| 1                                | C <sub>IN</sub>          | Logic Inputs                                                                                         | 1.5  |     | 4              | pF    | 1     |
| Input Capacitance <sup>1</sup>   | C <sub>OUT</sub>         | Output pin capacitance                                                                               |      |     | 4              | pF    | 1     |
| DIL D. I . W                     |                          | PLL Bandwidth when PLL_BW=0                                                                          | 2.4  | 3   | 3.4            | MHz   | 1     |
| PLL Bandwidth                    | BW                       | PLL Bandwidth when PLL_BW=1                                                                          | 0.7  | 1   | 1.4            | MHz   | 1     |
| Clk Stabilization <sup>1,2</sup> | T <sub>STAB</sub>        | From V <sub>DD</sub> Power-Up and after input clock stabilization or deassertion of PD# to 1st clock |      | 0.5 | 1              | ms    | 1,2   |
| Modulation Frequency             | fMOD                     | Triangular Modulation                                                                                | 30   |     | 33             | kHz   | 1     |
| Tdrive_SRC_STOP#                 |                          | DIF output enable after<br>SRC_Stop# de-assertion                                                    |      | 10  | 15             | ns    | 1,3   |
| Tdrive_PD#                       |                          | DIF output enable after PD# de-assertion                                                             |      |     | 300            | us    | 1,3   |
| Tfall                            |                          | Fall time of PD# and<br>SRC_STOP#                                                                    |      |     | 5              | ns    | 1     |
| Trise                            |                          | Rise time of PD# and<br>SRC_STOP#                                                                    |      |     | 5              | ns    | 2     |

<sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production.

<sup>&</sup>lt;sup>2</sup>See timing diagrams for timing requirements.

<sup>&</sup>lt;sup>3</sup>Time from deassertion until outputs are >200 mV

## **Electrical Characteristics - Clock Input Parameters**

 $T_A = 0 - 70$ °C; Supply Voltage  $V_{DD} = 3.3 \text{ V } +/-5\%$ 

| PARAMETER                         | SYMBOL CONDITIONS     |                                                | MIN                   | MAX  | UNITS | NOTES |
|-----------------------------------|-----------------------|------------------------------------------------|-----------------------|------|-------|-------|
| Differential Input High Voltage   | V <sub>IHDIF</sub>    | Differential inputs (single-ended measurement) | 600                   | 1150 | mV    | 1     |
| Differential Input Low Voltage    | V <sub>ILDIF</sub>    | Differential inputs (single-ended measurement) | V <sub>SS</sub> - 300 | 300  | mV    | 1     |
| Input Slew Rate - DIF_IN          | dv/dt                 | Measured differentially                        | 0.4                   | 8    | V/ns  | 2     |
| Input Leakage Current             | I <sub>IN</sub>       | $V_{IN} = V_{DD}, V_{IN} = GND$                | -5                    | 5    | uA    | 1     |
| Input Duty Cycle                  | d <sub>tin</sub>      | Measurement from differential wavefrom 45      |                       | 55   | %     | 1     |
| Input SRC Jitter - Cycle to Cycle | SRCJ <sub>C2CIn</sub> | Differential Measurement                       |                       | 125  | ps    | 1     |

<sup>&</sup>lt;sup>1</sup> Guaranteed by design and characterization, not 100% tested in production.

## Electrical Characteristics - DIF 0.7V Current Mode Differential Pair

 $T_A = 0 - 70$ °C;  $V_{DD} = 3.3 \text{ V} + /-5\%$ ;  $C_L = 2pF$ ,  $R_S = 33.2\Omega$ ,  $R_P = 49.9\Omega$ ,  $I_{REF} = 475\Omega$ 

| PARAMETER                          | SYMBOL                | CONDITIONS                                                        | MIN  | TYP | MAX  | UNITS | NOTES |
|------------------------------------|-----------------------|-------------------------------------------------------------------|------|-----|------|-------|-------|
| Current Source Output<br>Impedance | Zo <sup>1</sup>       | $V_O = V_x$                                                       | 3000 |     |      | Ω     | 1     |
| Voltage High                       | VHigh                 | Statistical measurement on single ended signal using oscilloscope | 660  |     | 850  | mV    | 1,3   |
| Voltage Low                        | VLow                  | math function.                                                    | -150 |     | 150  | IIIV  | 1,3   |
| Max Voltage                        | Vovs                  | Measurement on single ended                                       |      |     | 1150 | ma\/  | 1     |
| Min Voltage                        | Vuds                  | signal using absolute value.                                      | -300 |     |      | mV    | 1     |
| Crossing Voltage (abs)             | Vcross(abs)           |                                                                   | 250  |     | 550  | mV    | 1     |
| Crossing Voltage (var)             | d-Vcross              | Variation of crossing over all edges                              |      |     | 140  | mV    | 1     |
| Long Accuracy                      | ppm                   | see Tperiod min-max values                                        |      |     | 0    | ppm   | 1,2   |
| Rise Time                          | t <sub>r</sub>        | $V_{OL} = 0.175V, V_{OH} = 0.525V$                                | 175  |     | 700  | ps    | 1     |
| Fall Time                          | t <sub>f</sub>        | $V_{OH} = 0.525 V V_{OL} = 0.175 V$                               | 175  |     | 700  | ps    | 1     |
| Rise Time Variation                | d-t <sub>r</sub>      |                                                                   |      |     | 125  | ps    | 1     |
| Fall Time Variation                | d-t <sub>f</sub>      |                                                                   |      |     | 125  | ps    | 1     |
| Duty Cycle                         | d <sub>t3</sub>       | Measurement from differential wavefrom                            | 45   |     | 55   | %     | 1     |
| Skew                               | t <sub>sk3</sub>      | $V_T = 50\%$                                                      |      |     | 50   | ps    | 1     |
| Jitter, Cycle to cycle             | t <sub>jcyc-cyc</sub> | PLL mode, Measurement from differential wavefrom                  |      |     | 50   | ps    | 1     |
|                                    |                       | BYPASS mode as additive jitter                                    |      |     | 50   | ps    | 1     |

<sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production.

<sup>&</sup>lt;sup>2</sup>Slew rate measured through Vswing centered around differential zero

<sup>&</sup>lt;sup>2</sup> All Long Term Accuracy and Clock Period specifications are guaranteed with the assumption that the input clock complies with CK409/CK410 accuracy requirements

 $<sup>^{3}</sup>I_{REF} = V_{DD}/(3xR_{R})$ . For  $R_{R} = 475\Omega$  (1%),  $I_{REF} = 2.32$ mA.  $I_{OH} = 6$  x  $I_{REF}$  and  $V_{OH} = 0.7$ V @  $Z_{O} = 50\Omega$ .

| SRC Reference Clock                             |                    |      |        |  |  |  |
|-------------------------------------------------|--------------------|------|--------|--|--|--|
| Common Recommendations for Differential Routing | Dimension or Value | Unit | Figure |  |  |  |
| L1 length, route as non-coupled 50ohm trace     | 0.5 max            | inch | 1      |  |  |  |
| L2 length, route as non-coupled 50ohm trace     | 0.2 max            | inch | 1      |  |  |  |
| L3 length, route as non-coupled 50ohm trace     | 0.2 max            | inch | 1      |  |  |  |
| Rs                                              | 33                 | ohm  | 1      |  |  |  |
| Rt                                              | 49.9               | ohm  | 1      |  |  |  |

| Down Device Differential Routing                                 |                     |      |   |
|------------------------------------------------------------------|---------------------|------|---|
| L4 length, route as coupled microstrip 100ohm differential trace | 2 min to 16 max     | inch | 1 |
| L4 length, route as coupled stripline 100ohm differential trace  | 1.8 min to 14.4 max | inch | 1 |

| Differential Routing to PCI Express Connector                    |                       |      |   |
|------------------------------------------------------------------|-----------------------|------|---|
| L4 length, route as coupled microstrip 100ohm differential trace | 0.25 to 14 max        | inch | 2 |
| L4 length, route as coupled stripline 100ohm differential trace  | 0.225 min to 12.6 max | inch | 2 |





|       | Alternative Termination for LVDS and other Common Differential Signals (figure 3) |      |    |      |      |     |                                |  |
|-------|-----------------------------------------------------------------------------------|------|----|------|------|-----|--------------------------------|--|
| Vdiff | Vp-p                                                                              | Vcm  | R1 | R2   | R3   | R4  | Note                           |  |
| 0.45v | 0.22v                                                                             | 1.08 | 33 | 150  | 100  | 100 |                                |  |
| 0.58  | 0.28                                                                              | 0.6  | 33 | 78.7 | 137  | 100 |                                |  |
| 0.80  | 0.40                                                                              | 0.6  | 33 | 78.7 | none | 100 | ICS874003i-02 input compatible |  |
| 0.60  | 0.3                                                                               | 1.2  | 33 | 174  | 140  | 100 | Standard LVDS                  |  |

R1a = R1b = R1 R2a = R2b = R2



| Cable Connected AC Coupled Application (figure 4) |             |      |  |  |  |  |
|---------------------------------------------------|-------------|------|--|--|--|--|
| Component                                         | Value       | Note |  |  |  |  |
| R5a, R5b                                          | 8.2K 5%     |      |  |  |  |  |
| R6a, R6b                                          | 1K 5%       |      |  |  |  |  |
| Cc                                                | 0.1 μF      |      |  |  |  |  |
| Vcm                                               | 0.350 volts |      |  |  |  |  |



# General SMBus serial interface information for the 9DB401C

## **How to Write:**

- · Controller (host) sends a start bit.
- Controller (host) sends the write address DC (h)
- IDT clock will acknowledge
- Controller (host) sends the begining byte location = N
- IDT clock will acknowledge
- Controller (host) sends the data byte count = X
- IDT clock will *acknowledge*
- Controller (host) starts sending Byte N through Byte N + X -1
- IDT clock will acknowledge each byte one at a time
- Controller (host) sends a Stop bit

## **How to Read:**

- · Controller (host) will send start bit.
- Controller (host) sends the write address DC (h)
- IDT clock will acknowledge
- Controller (host) sends the begining byte location = N
- IDT clock will acknowledge
- Controller (host) will send a separate start bit.
- Controller (host) sends the read address DD (h)
- IDT clock will acknowledge
- IDT clock will send the data byte count = X
- IDT clock sends Byte N + X -1
- IDT clock sends Byte 0 through byte X (if X<sub>(h)</sub> was written to byte 8).
- Controller (host) will need to acknowledge each byte
- · Controllor (host) will send a not acknowledge bit
- · Controller (host) will send a stop bit

| Ind   | Index Block Write Operation |                      |           |  |  |  |  |  |
|-------|-----------------------------|----------------------|-----------|--|--|--|--|--|
| Cor   | ntroller (Host)             | IDT (Slave/Receiver) |           |  |  |  |  |  |
| Т     | starT bit                   |                      |           |  |  |  |  |  |
| Slav  | e Address DC <sub>(h)</sub> |                      |           |  |  |  |  |  |
| WR    | WRite                       |                      |           |  |  |  |  |  |
|       |                             |                      | ACK       |  |  |  |  |  |
| Begi  | nning Byte = N              |                      |           |  |  |  |  |  |
|       |                             | ACK                  |           |  |  |  |  |  |
| Data  | Byte Count = X              |                      |           |  |  |  |  |  |
|       |                             |                      | ACK       |  |  |  |  |  |
| Begir | ning Byte N                 |                      |           |  |  |  |  |  |
|       |                             |                      | ACK       |  |  |  |  |  |
|       | <b>♦</b>                    | 'te                  |           |  |  |  |  |  |
|       | <b>\Q</b>                   | X Byte               | <b>\Q</b> |  |  |  |  |  |
|       | <b>\Q</b>                   | ×                    | <b>\Q</b> |  |  |  |  |  |
|       |                             |                      | <b>\Q</b> |  |  |  |  |  |
| Byte  | e N + X - 1                 |                      |           |  |  |  |  |  |
|       |                             |                      | ACK       |  |  |  |  |  |
| Р     | stoP bit                    |                      |           |  |  |  |  |  |

| Ind      | Index Block Read Operation |                     |                    |  |  |  |  |
|----------|----------------------------|---------------------|--------------------|--|--|--|--|
|          | troller (Host)             | ID                  | T (Slave/Receiver) |  |  |  |  |
| Т        | starT bit                  |                     |                    |  |  |  |  |
| Slave    | Address DC <sub>(h)</sub>  |                     |                    |  |  |  |  |
| WR       | WRite                      |                     |                    |  |  |  |  |
|          |                            |                     | ACK                |  |  |  |  |
| Begii    | nning Byte = N             |                     |                    |  |  |  |  |
|          |                            |                     | ACK                |  |  |  |  |
| RT       | Repeat starT               |                     |                    |  |  |  |  |
| Slave    | Address DD <sub>(h)</sub>  |                     |                    |  |  |  |  |
| RD       | ReaD                       |                     |                    |  |  |  |  |
|          |                            | ACK                 |                    |  |  |  |  |
|          |                            |                     |                    |  |  |  |  |
|          |                            | Data Byte Count = X |                    |  |  |  |  |
|          | ACK                        |                     |                    |  |  |  |  |
|          |                            |                     | Beginning Byte N   |  |  |  |  |
|          | ACK                        |                     |                    |  |  |  |  |
|          |                            | X Byte              | $\Diamond$         |  |  |  |  |
|          | <b>\rightarrow</b>         | В                   | <b>\Q</b>          |  |  |  |  |
|          | <b>♦</b>                   | ×                   | <b>\Q</b>          |  |  |  |  |
| <b>O</b> |                            |                     |                    |  |  |  |  |
|          |                            |                     | Byte N + X - 1     |  |  |  |  |
| N        | Not acknowledge            |                     |                    |  |  |  |  |
| Р        | stoP bit                   |                     |                    |  |  |  |  |

SMBus Table: Frequency Select Register, READ/WRITE ADDRESS (DC/DD)

| Byt   | te 0 | Pin # | Name       | <b>Control Function</b>      | Type | 0       | 1      | PWD |
|-------|------|-------|------------|------------------------------|------|---------|--------|-----|
| Bit 7 |      | -     | PD_Mode    | PD# drive mode               | RW   | driven  | Hi-Z   | 0   |
| Bit 6 |      | -     | STOP_Mode  | SRC_Stop# drive mode         | RW   | driven  | Hi-Z   | 0   |
| Bit 5 |      | -     | PD_SRC_INV | Power Down<br>and SRC Invert | RW   | Normal  | Invert | 0   |
| Bit 4 |      |       | Reserved   | Reserved                     | RW   | Res     | erved  | Χ   |
| Bit 3 |      |       | Reserved   | Reserved                     | RW   | Res     | erved  | Χ   |
| Bit 2 |      |       | PLL_BW#    | Select PLL BW                | RW   | High BW | Low BW | 1   |
| Bit 1 |      |       | BYPASS#    | BYPASS#/PLL                  | RW   | fan-out | ZDB    | 1   |
| Bit 0 |      | -     | SRC_DIV#   | SRC Divide by 2 Select       | RW   | x/2     | 1x     | 1   |

**SMBus Table: Output Control Register** 

|       |      |       |          |                  | 1    |          |        |     |
|-------|------|-------|----------|------------------|------|----------|--------|-----|
| Byt   | te 1 | Pin # | Name     | Control Function | Type | 0        | 1      | PWD |
| Bit 7 |      | 1     | Reserved | Reserved         | RW   | Reserved |        | Χ   |
| Bit 6 | 22   | ,23   | DIF_6    | Output Control   | RW   | Disable  | Enable | 1   |
| Bit 5 | 19   | ,20   | DIF_5    | Output Control   | RW   | Disable  | Enable | 1   |
| Bit 4 |      | -     | Reserved | Reserved         | RW   | Res      | erved  | Χ   |
| Bit 3 |      | -     | Reserved | Reserved         | RW   | Res      | erved  | Χ   |
| Bit 2 | 9,   | 10    | DIF_2    | Output Control   | RW   | Disable  | Enable | 1   |
| Bit 1 | 6    | ,7    | DIF_1    | Output Control   | RW   | Disable  | Enable | 1   |
| Bit 0 |      |       | Reserved | Reserved         | RW   | Res      | erved  | Χ   |

**SMBus Table: Output Control Register** 

| Byt   | te 2 | Pin # | Name     | Control Function | Туре | 0        | 1         | PWD |
|-------|------|-------|----------|------------------|------|----------|-----------|-----|
| Bit 7 |      | -     | Reserved | Reserved         | RW   | Reserved |           | Χ   |
| Bit 6 | 22   | ,23   | DIF_6    | Output Control   | RW   | Free-run | Stoppable | 0   |
| Bit 5 | 19   | ,20   | DIF_5    | Output Control   | RW   | Free-run | Stoppable | 0   |
| Bit 4 |      | -     | Reserved | Reserved         | RW   | Reserved |           | Χ   |
| Bit 3 |      | -     | Reserved | Reserved         | RW   | Res      | erved     | Χ   |
| Bit 2 | 9,   | 10    | DIF_2    | Output Control   | RW   | Free-run | Stoppable | 0   |
| Bit 1 | 6    | ,7    | DIF_1    | Output Control   | RW   | Free-run | Stoppable | 0   |
| Bit 0 |      | -     | Reserved | Reserved         | RW   | Res      | erved     | Χ   |

**SMBus Table: Output Control Register** 

| Byt   | e 3      | Pin # | Name     | Control Function | Type                 | 0        | 1     | PWD |
|-------|----------|-------|----------|------------------|----------------------|----------|-------|-----|
| Bit 7 |          |       | Reserved |                  | RW                   | Reserved |       | Χ   |
| Bit 6 |          |       |          | Reserved         | RW                   | Reserved |       | Χ   |
| Bit 5 |          |       |          | Reserved         | RW                   | Reserved |       | Х   |
| Bit 4 |          |       |          | Reserved         | RW                   | Reserved |       | Χ   |
| Bit 3 |          |       |          | Reserved         | Reserved RW Reserved |          | erved | Х   |
| Bit 2 |          |       |          | Reserved         | RW                   | Reserved |       | Χ   |
| Bit 1 | Reserved |       | Reserved | RW               | Res                  | erved    | Χ     |     |
| Bit 0 | ·        | •     |          | Reserved         | RW                   | Reserved |       | Х   |

SMBus Table: Vendor & Revision ID Register

| Byte 4 | Pin # | Name | Control Function | Туре | 0 | 1 | PWD |  |
|--------|-------|------|------------------|------|---|---|-----|--|
| Bit 7  |       | RID3 | REVISION ID      | R    | - | - | Χ   |  |
| Bit 6  | -     | RID2 |                  | R    | - | - | Х   |  |
| Bit 5  | -     | RID1 |                  | R    | - | - | Х   |  |
| Bit 4  | -     | RID0 |                  | R    | - | - | Х   |  |
| Bit 3  | -     | VID3 |                  | R    | - | - | 0   |  |
| Bit 2  | -     | VID2 | VENDOR ID        | R    | - | - | 0   |  |
| Bit 1  | -     | VID1 | VENDOR ID        | R    | - | - | 0   |  |
| Bit 0  | -     | VID0 |                  | R    | - | - | 1   |  |

**SMBus Table: DEVICE ID** 

| Byte  | e 5                   | Pin #                     | Name                    | Control Function        | Туре     | 0           | 1     | PWD |
|-------|-----------------------|---------------------------|-------------------------|-------------------------|----------|-------------|-------|-----|
| Bit 7 | 7 - Device ID 7 (MSB) |                           | ice ID 7 (MSB)          | RW                      | Reserved |             | 0     |     |
| Bit 6 | -                     |                           |                         | Device ID 6 RW Reserved |          | 1           |       |     |
| Bit 5 | -                     |                           |                         | Device ID 5             | RW       | Reserved    |       | 0   |
| Bit 4 | 1                     |                           |                         | Device ID 4             | RW       | RW Reserved |       | 0   |
| Bit 3 | 1                     |                           |                         | Device ID 3             | RW       | Res         | erved | 0   |
| Bit 2 | 1                     |                           |                         | Device ID 2             | RW       | Res         | erved | 0   |
| Bit 1 | -                     |                           | Device ID 1 RW Reserved |                         | 0        |             |       |     |
| Bit 0 | -                     | - Device ID 0 RW Reserved |                         | 1                       |          |             |       |     |

**SMBus Table: Byte Count Register** 

| Byt   | te 6 | Pin # | Name | Control<br>Function                                | Туре | 0 | 1 | PWD |
|-------|------|-------|------|----------------------------------------------------|------|---|---|-----|
| Bit 7 | -    | -     | BC7  |                                                    | RW   | - | - | 0   |
| Bit 6 | -    | -     | BC6  |                                                    | RW   | - | - | 0   |
| Bit 5 | -    | -     | BC5  | Writing to this register                           | RW   | - | - | 0   |
| Bit 4 | -    | -     | BC4  | Writing to this register configures how many bytes | RW   | - | - | 0   |
| Bit 3 | -    | -     | BC3  | will be read back.                                 | RW   | - | - | 0   |
| Bit 2 | -    | -     | BC2  | will be read back.                                 | RW   | - | - | 1   |
| Bit 1 | -    | -     | BC1  |                                                    | RW   | 1 | - | 1   |
| Bit 0 | -    | -     | BC0  |                                                    | RW   | - | - | 1   |

#### PD#

The PD# pin cleanly shuts off all clocks and places the device into a power saving mode. PD# must be asserted before shutting off the input clock or power to insure an orderly shutdown. PD is asynchronous active-low input for both powering down the device and powering up the device. When PD# is asserted, all clocks will be driven high, or tri-stated (depending on the PD# drive mode and Output control bits) before the PLL is shut down.

#### **PD# Assertion**

When PD# is sampled low by two consecutive rising edges of DIF#, all DIF outputs must be held High, or tri-stated (depending on the PD# drive mode and Output control bits) on the next High-Low transition of the DIF# outputs. When the PD# drive mode bit is set to '0', all clock outputs will be held with DIF driven High with 2 x I<sub>REF</sub> and DIF# tri-stated. If the PD# drive mode bit is set to '1', both DIF and DIF# are tri-stated.



#### PD# De-assertion

Power-up latency is less than 1 ms. This is the time from de-assertion of the PD# pin, or VDD reaching 3.3V, or the time from valid SRC\_IN clocks until the time that stable clocks are output from the device (PLL Locked). If the PD# drive mode bit is set to '1', all the DIF outputs must driven to a voltage of >200 mV within 300 ms of PD# de-assertion.



Note: Polarities in timing diagrams are shown OE INV = 0. They are similar to OE INV = 1.

#### SRC STOP#

The SRC\_STOP# signal is an active-low asynchronous input that cleanly stops and starts the DIF outputs. A valid clock must be present on SRC\_IN for this input to work properly. The SRC\_STOP# signal is de-bounced and must remain stable for two consecutive rising edges of DIF# to be recognized as a valid assertion or de-assertion.

#### SRC\_STOP# - Assertion (transition from '1' to '0')

Asserting SRC\_STOP# causes all DIF outputs to stop after their next transition (if the control register settings allow the output to stop). When the SRC\_STOP# drive bit is '0', the final state of all stopped DIF outputs is DIF = High and DIF# = Low. There is no change in output drive current. DIF is driven with 6xI<sub>REF</sub> DIF# is not driven, but pulled low by the termination. When the SRC\_STOP# drive bit is '1', the final state of all DIF output pins is Low. Both DIF and DIF# are not driven.

All stopped differential outputs resume normal operation in a glitch-free manner. The de-assertion latency to active outputs is 2-6 DIF clock periods, with all DIF outputs resuming simultaneously. If the SRC\_STOP# drive control bit is '1' (tri-state), all stopped DIF outputs must be driven High (>200 mV) within 10 ns of de-assertion.

#### SRC\_STOP\_1 (SRC\_Stop = Driven, PD = Driven)



# SRC\_STOP\_2 (SRC\_Stop =Tristate, PD = Driven)



# **SRC\_STOP\_3** (**SRC\_Stop** = **Driven**, **PD** = **Tristate**)



# **SRC\_STOP\_4** (**SRC\_Stop = Tristate**, **PD = Tristate**)





#### 209 mil SSOP

| 203 11111 0001 |                   |          |                   |          |  |  |  |
|----------------|-------------------|----------|-------------------|----------|--|--|--|
|                | In Mill           | imeters  | In Inches         |          |  |  |  |
| SYMBOL         | COMMON DIMENSIONS |          | COMMON DIMENSIONS |          |  |  |  |
|                | MIN               | MAX      | MIN               | MAX      |  |  |  |
| Α              |                   | 2.00     | -                 | .079     |  |  |  |
| A1             | 0.05              |          | .002              |          |  |  |  |
| A2             | 1.65              | 1.85     | .065              | .073     |  |  |  |
| b              | 0.22              | 0.38     | .009              | .015     |  |  |  |
| С              | 0.09              | 0.25     | .0035             | .010     |  |  |  |
| D              | SEE VARIATIONS    |          | SEE VA            | RIATIONS |  |  |  |
| E              | 7.40              | 8.20     | .291              | .323     |  |  |  |
| E1             | 5.00              | 5.60     | .197              | .220     |  |  |  |
| е              | 0.65              | BASIC    | 0.0256            | BASIC    |  |  |  |
| L              | 0.55              | 0.95     | .022              | .037     |  |  |  |
| N              | SEE VA            | RIATIONS | SEE VARIATIONS    |          |  |  |  |
| α              | 0°                | 8°       | 0°                | 8°       |  |  |  |

# **VARIATIONS**

| Ν  | D mm. |       | D (inch) |      |  |
|----|-------|-------|----------|------|--|
| IN | MIN   | MAX   | MIN      | MAX  |  |
| 28 | 9.90  | 10.50 | .390     | .413 |  |

Reference Doc.: JEDEC Publication 95, MO-150

10-0033



4.40 mm. Body, 0.65 mm. Pitch TSSOP

(173 mil) (25.6 mil)

|        | In Millimeters    |      | In Inches         |      |
|--------|-------------------|------|-------------------|------|
| SYMBOL | COMMON DIMENSIONS |      | COMMON DIMENSIONS |      |
|        | MIN               | MAX  | MIN               | MAX  |
| Α      |                   | 1.20 | -                 | .047 |
| A1     | 0.05              | 0.15 | .002              | .006 |
| A2     | 0.80              | 1.05 | .032              | .041 |
| b      | 0.19              | 0.30 | .007              | .012 |
| С      | 0.09              | 0.20 | .0035             | .008 |
| D      | SEE VARIATIONS    |      | SEE VARIATIONS    |      |
| E      | 6.40 BASIC        |      | 0.252 BASIC       |      |
| E1     | 4.30              | 4.50 | .169              | .177 |
| е      | 0.65 BASIC        |      | 0.0256 BASIC      |      |
| L      | 0.45              | 0.75 | .018              | .030 |
| N      | SEE VARIATIONS    |      | SEE VARIATIONS    |      |
| а      | 0°                | 8°   | 0°                | 8°   |
| aaa    |                   | 0.10 |                   | .004 |

#### **VARIATIONS**

| N  | D mm. |      | D (inch) |      |
|----|-------|------|----------|------|
|    | MIN   | MAX  | MIN      | MAX  |
| 28 | 9.60  | 9.80 | .378     | .386 |

Reference Doc.: JEDEC Publication 95, MO-153

10-0035

# **Ordering Information**

| Part / Order Number | Shipping Packaging | Package      | Temperature |
|---------------------|--------------------|--------------|-------------|
| 9DB401CGLF          | Tubes              | 28-pin TSSOP | 0 to +70°C  |
| 9DB401CGLFT         | Tape and Reel      | 28-pin TSSOP | 0 to +70°C  |
| 9DB401CFLF          | Tubes              | 28-pin SSOP  | 0 to +70°C  |
| 9DB401CFLFT         | Tape and Reel      | 28-pin SSOP  | 0 to +70°C  |

<sup>&</sup>quot;LF" denotes Pb Configuration, RoHS compliant.

<sup>&</sup>quot;C" is the device revision designator (will not correlate to the datasheet revision)

# 9DB401C Four Output Differential Buffer for PCI Express

# **Revision History**

| Rev. | Issue Date | Description                                                              | Page #  |
|------|------------|--------------------------------------------------------------------------|---------|
| 0.1  | 4/21/2005  | Changed Ordering Information from LN to LF.                              | 14,15   |
|      |            | Updated LF Ordering Information to RoHS Compliant.                       | 14-15   |
| Α    | 8/15/2005  | 2. Release to web.                                                       | 14-15   |
| В    | 9/7/2006   | Updated Electrical Characteristics.                                      | Various |
| С    | 5/22/2007  | Updated Polarity Inversion Table.                                        | 2       |
| D    | 2/28/2008  | Added Input Clock Specs                                                  | 6       |
| Е    | 3/18/2008  | Fixed typo in clock Input Parameters                                     | 6       |
|      |            | 1. Updated Electrical Characteristics to add propagation delay and phase |         |
|      |            | noise information.                                                       |         |
|      |            | 2. Added SMBus electrical characteristics                                |         |
|      |            | 3. Added foot note about DIF input running in order for the SMBus        |         |
|      |            | interface to work                                                        |         |
|      |            | 4. Added foot note to Byte 1 about functionality of OE bits and OE pins. |         |
| F    | 9/5/2008   | 5. Updated Block Diagram to correctly indicate the OE pins.              | Various |
| G    |            | Updated Block Diagram                                                    | 1       |
| Н    | 1/27/2011  | Updated Termination Figure 4                                             | 8       |

#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:

www.renesas.com/contact/

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Clock Buffer category:

Click to view products by Renesas manufacturer:

Other Similar products are found below:

MPC962309EJ-1H NB4N121KMNG IDT49FCT805ASO MK2308S-1HILF PL133-27GI-R NB3L02FCT2G NB3L03FCT2G
ZL40203LDG1 ZL40200LDG1 ZL40205LDG1 9FG1200DF-1LF 9FG1001BGLF ZL40202LDG1 PI49FCT20802QE SL2305SC-1T
PI6C4931502-04LIE NB7L1008MNG NB7L14MN1G PI49FCT20807QE PI6C4931502-04LIEX ZL80002QAB1 PI6C4931504-04LIEX
PI6C10806BLEX ZL40226LDG1 ZL40219LDG1 8T73S208B-01NLGI SY75578LMG PI49FCT32805QEX PL133-27GC-R
CDCV304PWG4 MC10LVEP11DG MC10EP11DTG MC100LVEP11DG MC100E111FNG MC100EP11DTG NB6N11SMNG
NB7L14MMNG NB3N2304NZDTR2G NB6L11MMNG NB6L14MMNR2G NB6L611MNG PL123-02NGI-R NB3N111KMNR4G
ADCLK944BCPZ-R7 ZL40217LDG1 NB7LQ572MNG HMC940LC4BTR ADCLK946BCPZ-REEL7 ADCLK946BCPZ
ADCLK846BCPZ-REEL7