

# Four Output Differential Buffer for PCle Gen 1 and Gen 2

ICS9DB403D

# **Description**

The ICS9DB403 is compatible with the Intel DB400v2 Differential Buffer Specification. This buffer provides 4 PCI-Express Gen2 clocks. The ICS9DB403 is driven by a differential output pair from a CK410B+, CK505 or CK509B main clock generator.

## **Output Features**

- 4 0.7V current-mode differential output pairs
- · Supports zero delay buffer mode and fanout mode
- Bandwidth programming available
- 50-100 MHz operation in PLL mode
- 50-400 MHz operation in Bypass mode

### Features/Benefits

- Spread spectrum modulation tolerant, 0 to -0.5% down spread and +/- 0.25% center spread.
- Supports undriven differential outputs in PD# and SRC\_STOP# modes for power management.

# **Key Specifications**

- Outputs cycle-cycle jitter < 50ps</li>
- Outputs skew: 50ps
- Phase jitter: PCle Gen1 < 86ps peak to peak
- Phase jitter: PCIe Gen2 < 3.0/3.1ps rms
- 28-pin SSOP/TSSOP pacakge
- · Available in RoHS compliant packaging
- Supports Commercial (0 to +70°C) and Industrial (-40 to +85°C) temperature ranges

## **Functional Block Diagram**



Note: Polarities shown for OE INV = 0.

# **Pin Configuration**



# 28-pin SSOP & TSSOP

## **Polarity Inversion Pin List Table**

|      | OE_INV    |          |  |  |  |
|------|-----------|----------|--|--|--|
| Pins | 0         | 1        |  |  |  |
| 8    | OE_1      | OE1#     |  |  |  |
| 15   | PD#       | PD       |  |  |  |
| 16   | DIF_STOP# | DIF_STOP |  |  |  |
| 21   | OE_6      | OE6#     |  |  |  |

### **Power Groups**

| Pin N       | lumber | Description                   |  |  |  |
|-------------|--------|-------------------------------|--|--|--|
| VDD         | GND    | Description                   |  |  |  |
| 1           | 4      | SRC_IN/SRC_IN#                |  |  |  |
| 5,11,18, 24 | 4      | DIF(1,2,5,6)                  |  |  |  |
| N/A         | 27     | IREF                          |  |  |  |
| 28          | 27     | Analog VDD & GND for PLL core |  |  |  |

# Pin Decription When OE\_INV = 0

| PIN NAME   PIN TYPE   DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |      | TIPLION WHEN OL |          |                                                                                 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------|----------|---------------------------------------------------------------------------------|
| as an analog power rail and filtered appropriately.  2 SRC_IN IN 0.7 V Differential SRC TRUE input  3 SRC_IN# IN 0.7 V Differential SRC COMPLEMENTARY input  4 GND PWR Ground pin.  5 VVDD PWR Power supply, nominal 3.3V  6 DIF_1 OUT 0.7V differential Complementary clock output  7 DIF_1# OUT 0.7V differential Complementary clock output  8 OE_1 IN Active high input for enabling output 1.  9 DIF_2# OUT 0.7V differential true clock output  10 DIF_2# OUT 0.7V differential Complementary clock output  11 VDD PWR Power supply, nominal 3.3V  12 BYPASS#/PLL IN Input to select Bypass(fan-out) or PLL (ZDB) mode  0 = Bypass mode, 1 = PLL mode  13 SCLK IN Clock pin of SMBus circuitry, 5V tolerant.  14 SDATA I/O Data pin for SMBus circuitry, 5V tolerant.  Asynchronous active low input pin used to power down the device. The internal clocks are disabled and the VCO and the crystal osc. (if any) are stopped.  16 DIF_STOP# IN Active low input to stop differential output clocks.  17 HIGH_BW# IN Active low input to stop differential output clocks.  18 VDD PWR Power supply, nominal 3.3V  19 DIF_5# OUT 0.7V differential Complementary clock output  20 DIF_5 OUT 0.7V differential Complementary clock output  21 OE_6 IN Active high input for enabling output 6.  22 DIF_6# OUT 0.7V differential true clock output  23 DIF_6 OUT 0.7V differential true clock output  24 VDD PWR Power supply, nominal 3.3V  This latched input selects the polarity of the OE pins.  0 = disable outputs, 1 = enable outputs  16 DE_INV IN This latched input selects the polarity of the OE pins.  0 = OE pins active high, 1 = OE pins active low (OE#)  This pin establishes the reference for the differential current-mode output pairs. It requires a fixed precision resistor to ground. 475ohm is the standard value for 1000hm differential impedance. Other impedances require different values. See data sheet.                                                                                                                                                                                | PIN# | PIN NAME        | PIN TYPE | DESCRIPTION                                                                     |
| as an analog power rail and filtered appropriately.  2 SRC_IN# IN 0.7 V Differential SRC TRUE input  3 SRC_IN# IN 0.7 V Differential SRC COMPLEMENTARY input  4 GND PWR Ground pin.  5 VDD PWR Power supply, nominal 3.3V  6 DIF_1 OUT 0.7V differential true clock output  7 DIF_1# OUT 0.7V differential Complementary clock output  8 OE_1 IN Active high input for enabling output 1. 0 = disable outputs, 1= enable outputs  9 DIF_2# OUT 0.7V differential true clock output  10 DIF_2# OUT 0.7V differential Complementary clock output  11 VDD PWR Power supply, nominal 3.3V  12 BYPASS#/PLL IN In Input to select Bypass(fan-out) or PLL (ZDB) mode  13 SCLK IN Clock pin of SMBus circuitry, 5V tolerant.  14 SDATA I/O Data pin for SMBus circuitry, 5V tolerant.  15 PD# IN Active low input to stop differential output clocks.  16 DIF_STOP# IN Active low input to stop differential output clocks.  17 HIGH_BW# IN 3.3V input for selecting PLL Band Width 0 = High, 1 = Low  18 VDD PWR Power supply, nominal 3.3V  19 DIF_5# OUT 0.7V differential true clock output  20 DIF_5 OUT 0.7V differential complementary clock output  21 OE_6 IN Active low input to stop differential output clocks.  22 DIF_6# OUT 0.7V differential Complementary clock output  23 DIF_6# OUT 0.7V differential Complementary clock output  24 VDD PWR Power supply, nominal 3.3V  This latched input selects the polarity of the OE pins. 0 = GE_INV IN Inspire sable bise the reference for the differential current-mode output pairs. It requires a fixed precision resistor to ground. 475ohm is the standard value for 1000hm differential impedance. Other impedances require different values. See data sheet.                                                                                                                                                                                                                                                                                                                                                                                                        | 1    | VDDB            | PWR      |                                                                                 |
| SRC_IN# IN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |      |                 |          |                                                                                 |
| 4 GND PWR Ground pin. 5 VDD PWR Power supply, nominal 3.3V 6 DIF 1 OUT 0.7V differential true clock output 7 DIF_1# OUT 0.7V differential Complementary clock output 8 OE_1 IN Active high input for enabling output 1. 9 DIF_2 OUT 0.7V differential true clock output 10 DIF_2# OUT 0.7V differential true clock output 11 VDD PWR Power supply, nominal 3.3V 12 BYPASS#/PLL IN Input to select Bypass(fan-out) or PLL (ZDB) mode 0 = Bypass mode, 1 = PLL mode 13 SCLK IN Clock pin of SMBus circuitry, 5V tolerant. 14 SDATA I/O Data pin for SMBus circuitry, 5V tolerant. 15 PD# IN Active low input to stop differential output clocks. 16 DIF_STOP# IN Active low input to stop differential output clocks. 17 HIGH_BW# IN 3.3V input for selecting PLL Band Width 0 = High, 1 = Low 18 VDD PWR Power supply, nominal 3.3V 19 DIF_5# OUT 0.7V differential Complementary clock output 20 DIF_5 OUT 0.7V differential Complementary clock output 21 OE_6 IN Active low input to stop differential output clocks. 22 DIF_6# OUT 0.7V differential true clock output 23 DIF_6 OUT 0.7V differential Complementary clock output 24 VDD PWR Power supply, nominal 3.3V 26 IREF OUT 0.7V differential Complementary clock output 27 GNDA PWR Ground pin for the PLL core. 28 GNDA PWR Ground pin for the PLL core.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |                 |          |                                                                                 |
| 5 VDD PWR Power supply, nominal 3.3V 6 DIF_1 OUT 0.7V differential true clock output 7 DIF_1# OUT 0.7V differential Complementary clock output 8 OE_1 N Active high input for enabling output 1. 9 DIF_2 OUT 0.7V differential true clock output 10 DIF_2# OUT 0.7V differential true clock output 11 VDD PWR Power supply, nominal 3.3V 12 BYPASS#/PLL IN Input to select Bypass(fan-out) or PLL (ZDB) mode 0 = Bypass mode, 1 = PLL mode 1 = Stopped. 13 SCLK IN Clock pin of SMBus circuitry, 5V tolerant. 14 SDATA I/O Data pin for SMBus circuitry, 5V tolerant. Asynchronous active low input pin used to power down the device. The internal clocks are disabled and the VCO and the crystal osc. (if any) are stopped. 16 DIF_STOP# IN Active low input to stop differential output clocks. 17 HIGH_BW# IN 3.3V input for selecting PLL Band Width 0 = High, 1 = Low 18 VDD PWR Power supply, nominal 3.3V 19 DIF_5# OUT 0.7V differential Complementary clock output 20 DIF_5 OUT 0.7V differential Complementary clock output 21 OE_6 IN Active high input for enabling output 6. 0 = disable outputs, 1 = enable outputs 22 DIF_6# OUT 0.7V differential true clock output 23 DIF_6# OUT 0.7V differential true clock output 24 VDD PWR Power supply, nominal 3.3V 25 OE_INV IN 1 Power supply, nominal 3.3V 26 IREF OUT 0.7V differential true clock output 27 GNDA PWR Ground pin for the PLL core.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |      |                 |          |                                                                                 |
| 6 DIF_1 OUT 0.7V differential true clock output 7 DIF_1# OUT 0.7V differential Complementary clock output 8 OE_1 IN Active high input for enabling output 1. 9 DIF_2 OUT 0.7V differential true clock output 10 DIF_2# OUT 0.7V differential true clock output 11 VDD PWR Power supply, nominal 3.3V 12 BYPASS#/PLL IN IN Clock pin of SMBus circuitry, 5V tolerant. 13 SCLK IN Clock pin of SMBus circuitry, 5V tolerant. 14 SDATA I/O Data pin for SMBus circuitry, 5V tolerant. 15 PD# IN Active low input to stop differential output clocks. 16 DIF_STOP# IN Active low input to stop differential output clocks. 17 HIGH_BW# IN 3.3V input for selecting PLL Band Width 0 = High, 1 = Low 0 = High, 1 = Low 0 = DIF_5# OUT 0.7V differential Complementary clock output 0.7V differential clomplementary clock output 0.7V differential clomplementa |      |                 |          |                                                                                 |
| 7 DIF_1# OUT  0.7V differential Complementary clock output  8 OE_1 IN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |      |                 |          |                                                                                 |
| 8 OE_1 IN Active high input for enabling output 1. 9 DIF_2 OUT 0.7V differential true clock output 10 DIF_2# OUT 0.7V differential Complementary clock output 11 VDD PWR Power supply, nominal 3.3V 12 BYPASS#/PLL IN Input to select Bypass(fan-out) or PLL (ZDB) mode 0 = Bypass mode, 1 = PLL mode 13 SCLK IN Clock pin of SMBus circuitry, 5V tolerant. 14 SDATA I/O Data pin for SMBus circuitry, 5V tolerant. 15 PD# IN Active low input pin used to power down the device. The internal clocks are disabled and the VCO and the crystal osc. (if any) are stopped. 16 DIF_STOP# IN Active low input to stop differential output clocks. 17 HIGH_BW# IN 3.3V input for selecting PLL Band Width 0 = High, 1 = Low 18 VDD PWR Power supply, nominal 3.3V 19 DIF_5# OUT 0.7V differential Complementary clock output 20 DIF_5 OUT 0.7V differential true clock output 21 OE_6 IN Active high input for enabling output 6. 22 DIF_6# OUT 0.7V differential Complementary clock output 23 DIF_6 OUT 0.7V differential Complementary clock output 24 VDD PWR Power supply, nominal 3.3V 25 OE_INV IN OE_INV differential true clock output 10 OE_G IN 1 D.7V differential true clock output 26 POE_INV IN OE_DIF Section PRICE output Section PRICE O |      | _               |          |                                                                                 |
| 9 DIF_2 OUT 0.7V differential true clock output 10 DIF_2# OUT 0.7V differential complementary clock output 11 VDD PWR Power supply, nominal 3.3V 12 BYPASS#/PLL IN IN Clock pin of SMBus circuitry, 5V tolerant. 13 SCLK IN Clock pin of SMBus circuitry, 5V tolerant. 14 SDATA I/O Data pin for SMBus circuitry, 5V tolerant. 15 PD# IN Active low input pin used to power down the device. The internal clocks are disabled and the VCO and the crystal osc. (if any) are stopped. 16 DIF_STOP# IN Active low input to stop differential output clocks. 17 HIGH_BW# IN Active low input to stop differential output clocks. 18 VDD PWR Power supply, nominal 3.3V 19 DIF_5# OUT 0.7V differential Complementary clock output 20 DIF_5 OUT 0.7V differential true clock output 21 OE_6 IN Active high input for enabling output 6. 22 DIF_6# OUT 0.7V differential Complementary clock output 23 DIF_6 OUT 0.7V differential Complementary clock output 24 VDD PWR Power supply, nominal 3.3V 25 OE_INV IN O=Dip in sactive high, 1 = OE pins active low (OE#) This pin establishes the reference for the differential current-mode output pairs. It requires a fixed precision resistor to ground. 475ohm is the standard value for 100ohm differential impedance. Other impedances require different values. See data sheet.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 7    | DIF_1#          | OUT      |                                                                                 |
| 9 DIF_2 OUT 0.7V differential true clock output 10 DIF_2# OUT 0.7V differential true clock output 11 VDD PWR Power supply, nominal 3.3V 12 BYPASS#/PLL IN Input to select Bypass(fan-out) or PLL (ZDB) mode 0 = Bypass mode, 1 = PLL mode 13 SCLK IN Clock pin of SMBus circuitry, 5V tolerant. 14 SDATA I/O Data pin for SMBus circuitry, 5V tolerant. 15 PD# IN Asynchronous active low input pin used to power down the device. The internal clocks are disabled and the VCO and the crystal osc. (if any) are stopped. 16 DIF_STOP# IN Active low input to stop differential output clocks. 17 HIGH_BW# IN Active low input to stop differential output clocks. 18 VDD PWR Power supply, nominal 3.3V 19 DIF_5# OUT 0.7V differential Complementary clock output 20 DIF_5 OUT 0.7V differential true clock output 21 OE_6 IN Active high input for enabling output 6. 22 DIF_6# OUT 0.7V differential Complementary clock output 23 DIF_6 OUT 0.7V differential true clock output 24 VDD PWR Power supply, nominal 3.3V 25 OE_INV IN 0-disable outputs selects the polarity of the OE pins. 0 OE_ins active high, 1 = OE pins active low (OE#) This pin establishes the reference for the differential current-mode output values. See data sheet. 27 GNDA PWR Ground pin for the PLL core.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0    | OE 1            | INI      | Active high input for enabling output 1.                                        |
| 10    DIF_2#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0    |                 | IIN      | 0 =disable outputs, 1= enable outputs                                           |
| 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 9    | DIF_2           | OUT      | 0.7V differential true clock output                                             |
| Input to select Bypass(fan-out) or PLL (ZDB) mode   0 = Bypass mode, 1 = PLL mode   13   SCLK   IN   Clock pin of SMBus circuitry, 5V tolerant.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 10   | DIF_2#          | OUT      | 0.7V differential Complementary clock output                                    |
| 13 SCLK IN Clock pin of SMBus circuitry, 5V tolerant.  14 SDATA I/O Data pin for SMBus circuitry, 5V tolerant.  15 PD# IN Asynchronous active low input pin used to power down the device. The internal clocks are disabled and the VCO and the crystal osc. (if any) are stopped.  16 DIF_STOP# IN Active low input to stop differential output clocks.  17 HIGH_BW# IN Active low input to stop differential output clocks.  18 VDD PWR Power supply, nominal 3.3V  19 DIF_5# OUT 0.7V differential Complementary clock output  20 DIF_5 OUT 0.7V differential true clock output  21 OE_6 IN Active high input for enabling output 6. 0 = disable outputs, 1 = enable outputs  22 DIF_6# OUT 0.7V differential Complementary clock output  23 DIF_6 OUT 0.7V differential Complementary clock output  24 VDD PWR Power supply, nominal 3.3V  25 OE_INV IN This latched input selects the polarity of the OE pins. 0 = OE pins active high, 1 = OE pins active low (OE#)  This pin establishes the reference for the differential current-mode output pairs. It requires a fixed precision resistor to ground. 475ohm is the standard value for 100ohm differential impedance. Other impedances require different values. See data sheet.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 11   | VDD             | PWR      | Power supply, nominal 3.3V                                                      |
| 13 SCLK IN Clock pin of SMBus circuitry, 5V tolerant.  14 SDATA I/O Data pin for SMBus circuitry, 5V tolerant.  Asynchronous active low input pin used to power down the device. The internal clocks are disabled and the VCO and the crystal osc. (if any) are stopped.  16 DIF_STOP# IN Active low input to stop differential output clocks.  17 HIGH_BW# IN O=High, 1= Low  18 VDD PWR Power supply, nominal 3.3V  19 DIF_5# OUT 0.7V differential Complementary clock output  20 DIF_5 OUT 0.7V differential true clock output  21 OE_6 IN Active high input for enabling output 6. 0 =disable outputs, 1= enable outputs  22 DIF_6# OUT 0.7V differential Complementary clock output  23 DIF_6 OUT 0.7V differential Complementary clock output  24 VDD PWR Power supply, nominal 3.3V  25 OE_INV IN This latched input selects the polarity of the OE pins. 0 = OE pins active high, 1 = OE pins active low (OE#)  This pin establishes the reference for the differential current-mode output pairs. It requires a fixed precision resistor to ground. 475ohm is the standard value for 100ohm differential impedance. Other impedances require different values. See data sheet.  27 GNDA PWR Ground pin for the PLL core.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 10   | DVDACC#/DLL     | INI      | Input to select Bypass(fan-out) or PLL (ZDB) mode                               |
| 14 SDATA I/O Data pin for SMBus circuitry, 5V tolerant.  Asynchronous active low input pin used to power down the device. The internal clocks are disabled and the VCO and the crystal osc. (if any) are stopped.  16 DIF_STOP# IN Active low input to stop differential output clocks.  17 HIGH_BW# IN 3.3V input for selecting PLL Band Width 0 = High, 1 = Low 18 VDD PWR Power supply, nominal 3.3V 19 DIF_5# OUT 0.7V differential Complementary clock output 20 DIF_5 OUT 0.7V differential true clock output 21 OE_6 IN Active high input for enabling output 6. 0 = disable outputs, 1 = enable outputs 22 DIF_6# OUT 0.7V differential Complementary clock output 23 DIF_6 OUT 0.7V differential ruce clock output 24 VDD PWR Power supply, nominal 3.3V 25 OE_INV IN This latched input selects the polarity of the OE pins. 0 = OE pins active high, 1 = OE pins active low (OE#) This pin establishes the reference for the differential current-mode output pairs. It requires a fixed precision resistor to ground. 475ohm is the standard value for 1000hm differential impedance. Other impedances require different values. See data sheet.  27 GNDA PWR Ground pin for the PLL core.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 12   | DYPASS#/PLL     | IIN      | 0 = Bypass mode, 1= PLL mode                                                    |
| Asynchronous active low input pin used to power down the device. The internal clocks are disabled and the VCO and the crystal osc. (if any) are stopped.  16 DIF_STOP# IN Active low input to stop differential output clocks.  17 HIGH_BW# IN 3.3V input for selecting PLL Band Width 0 = High, 1 = Low  18 VDD PWR Power supply, nominal 3.3V  19 DIF_5# OUT 0.7V differential Complementary clock output  20 DIF_5 OUT 0.7V differential true clock output  21 OE_6 IN Active high input for enabling output 6. 0 = disable outputs, 1 = enable outputs  22 DIF_6# OUT 0.7V differential Complementary clock output  23 DIF_6 OUT 0.7V differential true clock output  24 VDD PWR Power supply, nominal 3.3V  DE_INV IN This latched input selects the polarity of the OE pins. 0 = OE pins active high, 1 = OE pins active low (OE#)  This pin establishes the reference for the differential current-mode output pairs. It requires a fixed precision resistor to ground. 475ohm is the standard value for 1000hm differential impedance. Other impedances require different values. See data sheet.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 13   | SCLK            | IN       | Clock pin of SMBus circuitry, 5V tolerant.                                      |
| 15    PD#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 14   | SDATA           | I/O      | Data pin for SMBus circuitry, 5V tolerant.                                      |
| stopped.  16 DIF_STOP# IN Active low input to stop differential output clocks.  17 HIGH_BW# IN 3.3V input for selecting PLL Band Width 0 = High, 1 = Low  18 VDD PWR Power supply, nominal 3.3V  19 DIF_5# OUT 0.7V differential Complementary clock output  20 DIF_5 OUT 0.7V differential true clock output  21 OE_6 IN Active high input for enabling output 6. 0 = disable outputs, 1 = enable outputs  22 DIF_6# OUT 0.7V differential Complementary clock output  23 DIF_6 OUT 0.7V differential Complementary clock output  24 VDD PWR Power supply, nominal 3.3V  DE_INV IN This latched input selects the polarity of the OE pins. 0 = OE pins active high, 1 = OE pins active low (OE#)  This pin establishes the reference for the differential current-mode output pairs. It requires a fixed precision resistor to ground. 475ohm is the standard value for 100ohm differential impedance. Other impedances require different values. See data sheet.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      |                 |          | Asynchronous active low input pin used to power down the device. The            |
| 16 DIF_STOP# IN Active low input to stop differential output clocks.  17 HIGH_BW# IN 3.3V input for selecting PLL Band Width 0 = High, 1 = Low  18 VDD PWR Power supply, nominal 3.3V  19 DIF_5# OUT 0.7V differential Complementary clock output  20 DIF_5 OUT 0.7V differential true clock output  21 OE_6 IN Active high input for enabling output 6. 0 = disable outputs, 1 = enable outputs  22 DIF_6# OUT 0.7V differential Complementary clock output  23 DIF_6 OUT 0.7V differential Complementary clock output  24 VDD PWR Power supply, nominal 3.3V  25 OE_INV IN This latched input selects the polarity of the OE pins. 0 = OE pins active high, 1 = OE pins active low (OE#)  This pin establishes the reference for the differential current-mode output pairs. It requires a fixed precision resistor to ground. 475ohm is the standard value for 100ohm differential impedance. Other impedances require different values. See data sheet.  27 GNDA PWR Ground pin for the PLL core.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 15   | PD#             | IN       | internal clocks are disabled and the VCO and the crystal osc. (if any) are      |
| 17 HIGH_BW# IN 3.3V input for selecting PLL Band Width 0 = High, 1 = Low  18 VDD PWR Power supply, nominal 3.3V  19 DIF_5# OUT 0.7V differential Complementary clock output  20 DIF_5 OUT 0.7V differential true clock output  21 OE_6 IN Active high input for enabling output 6. 0 = disable outputs, 1 = enable outputs  22 DIF_6# OUT 0.7V differential Complementary clock output  23 DIF_6 OUT 0.7V differential Complementary clock output  24 VDD PWR Power supply, nominal 3.3V  25 OE_INV IN This latched input selects the polarity of the OE pins. 0 = OE pins active high, 1 = OE pins active low (OE#)  This pin establishes the reference for the differential current-mode output pairs. It requires a fixed precision resistor to ground. 475ohm is the standard value for 100ohm differential impedance. Other impedances require different values. See data sheet.  27 GNDA PWR Ground pin for the PLL core.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |                 |          | stopped.                                                                        |
| 17 HIGH_BW# IN 3.3V input for selecting PLL Band Width 0 = High, 1 = Low  18 VDD PWR Power supply, nominal 3.3V  19 DIF_5# OUT 0.7V differential Complementary clock output  20 DIF_5 OUT 0.7V differential true clock output  21 OE_6 IN Active high input for enabling output 6. 0 = disable outputs, 1 = enable outputs  22 DIF_6# OUT 0.7V differential Complementary clock output  23 DIF_6 OUT 0.7V differential Complementary clock output  24 VDD PWR Power supply, nominal 3.3V  25 OE_INV IN This latched input selects the polarity of the OE pins. 0 = OE pins active high, 1 = OE pins active low (OE#)  This pin establishes the reference for the differential current-mode output pairs. It requires a fixed precision resistor to ground. 475ohm is the standard value for 100ohm differential impedance. Other impedances require different values. See data sheet.  27 GNDA PWR Ground pin for the PLL core.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 16   | DIF_STOP#       | IN       | Active low input to stop differential output clocks.                            |
| 18 VDD PWR Power supply, nominal 3.3V  19 DIF_5# OUT 0.7V differential Complementary clock output  20 DIF_5 OUT 0.7V differential true clock output  21 OE_6 IN Active high input for enabling output 6. 0 = disable outputs, 1 = enable outputs  22 DIF_6# OUT 0.7V differential Complementary clock output  23 DIF_6 OUT 0.7V differential true clock output  24 VDD PWR Power supply, nominal 3.3V  25 OE_INV IN This latched input selects the polarity of the OE pins. 0 = OE pins active high, 1 = OE pins active low (OE#)  This pin establishes the reference for the differential current-mode output pairs. It requires a fixed precision resistor to ground. 4750hm is the standard value for 1000hm differential impedance. Other impedances require different values. See data sheet.  27 GNDA PWR Ground pin for the PLL core.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 4-7  |                 | 18.1     |                                                                                 |
| 18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 17   | HIGH_BW#        | IN       | 0 = High, 1= Low                                                                |
| 19 DIF_5# OUT 0.7V differential Complementary clock output 20 DIF_5 OUT 0.7V differential true clock output 21 OE_6 IN Active high input for enabling output 6. 22 DIF_6# OUT 0.7V differential Complementary clock output 23 DIF_6 OUT 0.7V differential Complementary clock output 24 VDD PWR Power supply, nominal 3.3V 25 OE_INV IN This latched input selects the polarity of the OE pins. 0 = OE pins active high, 1 = OE pins active low (OE#)  This pin establishes the reference for the differential current-mode output pairs. It requires a fixed precision resistor to ground. 475ohm is the standard value for 100ohm differential impedance. Other impedances require different values. See data sheet.  27 GNDA PWR Ground pin for the PLL core.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 18   | VDD             | PWR      |                                                                                 |
| 20 DIF_5 OUT 0.7V differential true clock output  21 OE_6 IN Active high input for enabling output 6. 0 = disable outputs, 1 = enable outputs  22 DIF_6# OUT 0.7V differential Complementary clock output  23 DIF_6 OUT 0.7V differential true clock output  24 VDD PWR Power supply, nominal 3.3V  25 OE_INV IN This latched input selects the polarity of the OE pins. 0 = OE pins active high, 1 = OE pins active low (OE#)  This pin establishes the reference for the differential current-mode output pairs. It requires a fixed precision resistor to ground. 475ohm is the standard value for 100ohm differential impedance. Other impedances require different values. See data sheet.  27 GNDA PWR Ground pin for the PLL core.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 19   |                 | OUT      |                                                                                 |
| 21 OE_6 IN 0 = disable outputs, 1 = enable outputs  22 DIF_6# OUT 0.7V differential Complementary clock output  23 DIF_6 OUT 0.7V differential true clock output  24 VDD PWR Power supply, nominal 3.3V  25 OE_INV IN This latched input selects the polarity of the OE pins. 0 = OE pins active high, 1 = OE pins active low (OE#)  This pin establishes the reference for the differential current-mode output pairs. It requires a fixed precision resistor to ground. 475ohm is the standard value for 100ohm differential impedance. Other impedances require different values. See data sheet.  27 GNDA PWR Ground pin for the PLL core.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 20   | DIF_5           | OUT      | 0.7V differential true clock output                                             |
| DIF_6# OUT 0.7V differential Complementary clock output  DIF_6# OUT 0.7V differential Complementary clock output  DIF_6# OUT 0.7V differential true clock output  DIF_6# OUT 0.7V differential true clock output  PWR Power supply, nominal 3.3V  DIF_6# OE_INV IN This latched input selects the polarity of the OE pins.  OE_INV OE_INV IN This pin establishes the reference for the differential current-mode output pairs. It requires a fixed precision resistor to ground. 475ohm is the standard value for 100ohm differential impedance. Other impedances require different values. See data sheet.  DIF_6# OUT 0.7V differential true clock output DIF_6# OUT 0.7V differential impedance output DIF_6# OUT 0.7V differential impedance output DIF_6# OUT 0.7V differential impedance. Other impedances require different values. See data sheet.  DIF_6# OUT 0.7V differential true clock output DIF_6# OUT 0.7V differential impedance output DIF_6# OUT 0.7V differential impedance. Other impedances require different values. See data sheet.  DIF_6# OUT 0.7V differential Complementary clock output DIF_6# OUT 0.7V differential true clock output DIF_6# OUT 0.7V differential true clock output DIF_6# OUT 0.7V differential true clock output DIF_6# OUT 0.7V differential impedance output DIF_6# OUT 0.7V differential impedance. DIF_6# OUT 0.7V diffe | 0.1  | 05.0            | INI      | Active high input for enabling output 6.                                        |
| 22 DIF_6# OUT 0.7V differential Complementary clock output 23 DIF_6 OUT 0.7V differential true clock output 24 VDD PWR Power supply, nominal 3.3V 25 OE_INV IN This latched input selects the polarity of the OE pins. 0 = OE pins active high, 1 = OE pins active low (OE#) This pin establishes the reference for the differential current-mode output pairs. It requires a fixed precision resistor to ground. 475ohm is the standard value for 100ohm differential impedance. Other impedances require different values. See data sheet.  27 GNDA PWR Ground pin for the PLL core.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 21   | OE_6            | IIN      | 0 =disable outputs, 1= enable outputs                                           |
| 24 VDD PWR Power supply, nominal 3.3V  25 OE_INV IN This latched input selects the polarity of the OE pins. 0 = OE pins active high, 1 = OE pins active low (OE#)  This pin establishes the reference for the differential current-mode output pairs. It requires a fixed precision resistor to ground. 4750hm is the standard value for 1000hm differential impedance. Other impedances require different values. See data sheet.  27 GNDA PWR Ground pin for the PLL core.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 22   | DIF_6#          | OUT      |                                                                                 |
| 24 VDD PWR Power supply, nominal 3.3V  25 OE_INV IN This latched input selects the polarity of the OE pins. 0 = OE pins active high, 1 = OE pins active low (OE#)  This pin establishes the reference for the differential current-mode output pairs. It requires a fixed precision resistor to ground. 4750hm is the standard value for 1000hm differential impedance. Other impedances require different values. See data sheet.  27 GNDA PWR Ground pin for the PLL core.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 23   | DIF_6           | OUT      | 0.7V differential true clock output                                             |
| 26 IREF OUT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 24   | VDD             | PWR      | Power supply, nominal 3.3V                                                      |
| This pin establishes the reference for the differential current-mode output pairs. It requires a fixed precision resistor to ground. 4750hm is the standard value for 1000hm differential impedance. Other impedances require different values. See data sheet.  27 GNDA PWR Ground pin for the PLL core.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0.5  | OF INIV         | INI      | This latched input selects the polarity of the OE pins.                         |
| 26 IREF OUT pairs. It requires a fixed precision resistor to ground. 4750hm is the standard value for 1000hm differential impedance. Other impedances require different values. See data sheet.  27 GNDA PWR Ground pin for the PLL core.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 25   | OE_INV          | IIN      | 0 = OE pins active high, 1 = OE pins active low (OE#)                           |
| value for 1000hm differential impedance. Other impedances require different values. See data sheet.  27 GNDA PWR Ground pin for the PLL core.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      |                 |          |                                                                                 |
| value for 1000hm differential impedance. Other impedances require different values. See data sheet.  27 GNDA PWR Ground pin for the PLL core.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      | IDEE            | OUT.     | pairs. It requires a fixed precision resistor to ground. 475ohm is the standard |
| values. See data sheet.  27 GNDA PWR Ground pin for the PLL core.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 26   | IKEF            | 001      | value for 100ohm differential impedance. Other impedances require different     |
| 27 GNDA PWR Ground pin for the PLL core.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |      |                 |          |                                                                                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 27   | GNDA            | PWR      |                                                                                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |                 |          |                                                                                 |

# Pin Decription When OE\_INV = 1

| PIN# | PIN NAME    | PIN TYPE | DESCRIPTION                                                               |
|------|-------------|----------|---------------------------------------------------------------------------|
|      |             |          | 3.3V power for differential input clock (receiver). This VDD should be    |
| 1    | VDDR        | PWR      | treated as an analog power rail and filtered appropriately.               |
| 2    | SRC_IN      | IN       | 0.7 V Differential SRC TRUE input                                         |
| 3    | SRC_IN#     | IN       | 0.7 V Differential SRC COMPLEMENTARY input                                |
| 4    | GND         | PWR      | Ground pin.                                                               |
| 5    | VDD         | PWR      | Power supply, nominal 3.3V                                                |
| 6    | DIF_1       | OUT      | 0.7V differential true clock output                                       |
| 7    | DIF_1#      | OUT      | 0.7V differential Complementary clock output                              |
|      |             |          | Active low input for enabling DIF pair 1.                                 |
| 8    | OE1#        | IN       | 1 =disable outputs, 0 = enable outputs                                    |
| 9    | DIF_2       | OUT      | 0.7V differential true clock output                                       |
| 10   | DIF_2#      | OUT      | 0.7V differential Complementary clock output                              |
| 11   | VDD         | PWR      | Power supply, nominal 3.3V                                                |
| 12   | BYPASS#/PLL | IN       | Input to select Bypass(fan-out) or PLL (ZDB) mode                         |
| 12   | DTPASS#/PLL | IIN      | 0 = Bypass mode, 1= PLL mode                                              |
| 13   | SCLK        | IN       | Clock pin of SMBus circuitry, 5V tolerant.                                |
| 14   | SDATA       | I/O      | Data pin for SMBus circuitry, 5V tolerant.                                |
| 15   | PD          | IN       | Asynchronous active high input pin used to power down the device.         |
| 15   | רט          | IIN      | The internal clocks are disabled and the VCO is stopped.                  |
| 16   | DIF_STOP    | IN       | Active High input to stop differential output clocks.                     |
| 17   | HIGH_BW#    | IN       | 3.3V input for selecting PLL Band Width                                   |
| 17   |             |          | 0 = High, 1= Low                                                          |
| 18   | VDD         | PWR      | Power supply, nominal 3.3V                                                |
| 19   | DIF_5#      | OUT      | 0.7V differential Complementary clock output                              |
| 20   | DIF_5       | OUT      | 0.7V differential true clock output                                       |
| 21   | OE6#        | IN       | Active low input for enabling DIF pair 6.                                 |
|      |             | 11 4     | 1 =disable outputs, 0 = enable outputs                                    |
| 22   | DIF_6#      | OUT      | 0.7V differential Complementary clock output                              |
| 23   | DIF_6       | OUT      | 0.7V differential true clock output                                       |
| 24   | VDD         | PWR      | Power supply, nominal 3.3V                                                |
| 25   | OE_INV      | IN       | This latched input selects the polarity of the OE pins.                   |
|      | OL_IIV      |          | 0 = OE pins active high, 1 = OE pins active low (OE#)                     |
|      |             |          | This pin establishes the reference for the differential current-mode      |
| 26   | IREF        | OUT      | output pairs. It requires a fixed precision resistor to ground. 475ohm is |
| 20   | 11 (2)      | 001      | the standard value for 100ohm differential impedance. Other               |
|      |             |          | impedances require different values. See data sheet.                      |
| 27   | GNDA        | PWR      | Ground pin for the PLL core.                                              |
| 28   | VDDA        | PWR      | 3.3V power for the PLL core.                                              |

# **Absolute Max**

| Symbol      | Parameter                  | Min     | Max                   | Units |
|-------------|----------------------------|---------|-----------------------|-------|
| VDDA/R      | 3.3V Core Supply Voltage   |         | 4.6                   | V     |
| VDD         | 3.3V Logic Supply Voltage  |         | 4.6                   | V     |
| $V_{IL}$    | Input Low Voltage          | GND-0.5 |                       | V     |
| $V_{IH}$    | Input High Voltage         |         | V <sub>DD</sub> +0.5V | V     |
| Ts          | Storage Temperature        | -65     | 150                   | °C    |
| Tambient    | Commerical Operating Range | 0       | 70                    | °C    |
| Tallibletil | Industrial Operating Range | -40     | 85                    | °C    |
| Tcase       | Case Temperature           |         | 115                   | °C    |
|             | Input ESD protection       |         |                       |       |
| ESD prot    | human body model           | 2000    |                       | V     |

# **Electrical Characteristics - Clock Input Parameters**

 $T_A$  = Tambient for the desired operating range, Supply Voltage  $V_{DD}$  = 3.3 V +/-5%

| PARAMETER                             | SYMBOL             | CONDITIONS                                     | MIN                   | TYP | MAX  | UNITS | NOTES |
|---------------------------------------|--------------------|------------------------------------------------|-----------------------|-----|------|-------|-------|
| Input High Voltage -<br>DIF_IN        | V <sub>IHDIF</sub> | Differential inputs (single-ended measurement) | 600                   | 800 | 1150 | mV    | 1     |
| Input Low Voltage -<br>DIF_IN         | V <sub>ILDIF</sub> | Differential inputs (single-ended measurement) | V <sub>SS</sub> - 300 | 0   | 300  | mV    | 1     |
| Input Common Mode<br>Voltage - DIF_IN | $V_{COM}$          | Common Mode Input Voltage                      | 300                   |     | 1000 | mV    | 1     |
| Input Amplitude - DIF_IN              | $V_{SWING}$        | Peak to Peak value (single-ended measurement)  | 300                   |     | 1450 | mV    | 1     |
| Input Slew Rate - DIF_IN              | dv/dt              | Measured differentially                        | 0.4                   |     | 8    | V/ns  | 1,2   |
| Input Leakage Current                 | I <sub>IN</sub>    | $V_{IN} = V_{DD}, V_{IN} = GND$                | -5                    |     | 5    | uA    | 1     |
| Input Duty Cycle                      | $d_{tin}$          | Measurement from differential wavefrom         | 45                    |     | 55   | %     | 1     |
| Input Jitter - Cycle to<br>Cycle      | $J_{DIFIn}$        | Differential Measurement                       | 0                     |     | 125  | ps    | 1     |

<sup>&</sup>lt;sup>1</sup> Guaranteed by design and characterization, not 100% tested in production.

<sup>&</sup>lt;sup>2</sup>Slew rate measured through Vswing min centered around differential zero

## **Electrical Characteristics - Input/Supply/Common Output Parameters**

 $T_A$  = Tambient for the desired operating range, Supply Voltage  $V_{DD}$  = 3.3 V +/-5%

| TA - Tambient for the desir        | ca operating                        | range, Supply Voltage V <sub>DD</sub> = 3.3 V +/-3/8                                            |           |        |                |        |       |
|------------------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------|-----------|--------|----------------|--------|-------|
| PARAMETER                          | SYMBOL                              | CONDITIONS                                                                                      | MIN       | TYP    | MAX            | UNITS  | NOTES |
| Input High Voltage                 | V <sub>IHSE</sub>                   | a =                                                                                             | 2         |        | $V_{DD} + 0.3$ | V      | 1     |
| Input Low Voltage                  | V <sub>ILSE</sub>                   | Single Ended Inputs, 3.3 V +/-5%                                                                | GND - 0.3 |        | 0.8            | V      | 1     |
| Input High Current                 | I <sub>IHSE</sub>                   | $V_{IN} = V_{DD}$                                                                               | -5        |        | 5              | uA     | 1     |
|                                    | I <sub>IL1</sub>                    | $V_{IN} = 0 \text{ V}$ ; Inputs with no pull-up resistors                                       | -5        |        |                | uA     | 1     |
| Input Low Current                  | I                                   | V. = 0 V: Inpute with pull up registers                                                         | 200       |        |                |        | -     |
|                                    | I <sub>IL2</sub>                    | $V_{IN} = 0$ V; Inputs with pull-up resistors<br>Full Active, $C_L = Full$ load; Commerical     | -200      |        |                | uA     | 1     |
| ODBOOG Curanity Comment            | I <sub>DD3.3OPC</sub>               | Temp Range                                                                                      |           | 175    | 200            | mA     | 1     |
| 9DB803 Supply Current              | I <sub>DD3.3OPI</sub>               | Full Active, C <sub>L</sub> = Full load; Industrial Temp<br>Range                               |           | 190    | 225            | mA     | 1     |
|                                    | I <sub>DD3.3PDC</sub>               | all diff pairs driven, C-Temp                                                                   |           | 50     | 60             | mA     | 1     |
| 9DB803 Powerdown                   | 3.3PDC.                             | all differential pairs tri-stated, C-Temp                                                       |           | 4      | 6              | mA     | 1     |
| Current                            | I <sub>DD3.3PDI</sub>               | all diff pairs driven, I-temp                                                                   |           | 55     | 65             | mA     | 1     |
|                                    | -000.0001                           | all differential pairs tri-stated, I-temp                                                       |           | 6      | 8              | mA     | 1     |
| 0DB400 0                           | I <sub>DD3.3OPC</sub>               | Full Active, $C_L$ = Full load; Commerical Temp Range                                           |           | 105    | 125            | mA     | 1     |
| 9DB403 Supply Current              | I <sub>DD3.3OPI</sub>               | Full Active, C <sub>L</sub> = Full load; Industrial Temp Range                                  |           | 115    | 150            | mA     | 1     |
|                                    |                                     | All diff pairs driven, C-Temp                                                                   |           | 25     | 30             | mA     | 1     |
| 9DB403 Powerdown                   | I <sub>DD3.3PDC</sub>               | all differential pairs tri-stated, C-Temp                                                       |           | 25     | 30             | mA     | 1     |
| Current                            | 1                                   | all diff pairs driven, I-Temp                                                                   |           | 30     | 35             | mA     | 1     |
|                                    | I <sub>DD3.3PDI</sub>               | all differential pairs tri-stated, I-Temp                                                       |           | 3      | 4              | mA     | 1     |
| January Communication              | F <sub>iPLL</sub>                   | PCIe Mode (Bypass#/PLL= 1)                                                                      | 50        | 100.00 | 110            | MHz    | 1     |
| Input Frequency                    | F <sub>iBYPASS</sub>                | Bypass Mode ((Bypass#/PLL= 0)                                                                   | 33        | -      | 400            | MHz    | 1     |
| Pin Inductance                     | L <sub>pin</sub>                    |                                                                                                 |           |        | 7              | nH     | 1     |
|                                    | C <sub>IN</sub>                     | Logic Inputs, except SRC_IN                                                                     | 1.5       |        | 5              | pF     | 1     |
| Capacitance                        | C <sub>INSRC_IN</sub>               | SRC_IN differential clock inputs                                                                | 1.5       |        | 2.7            | pF     | 1,4   |
| ,                                  | C <sub>OUT</sub>                    | Output pin capacitance                                                                          | 5         |        | 6              | pF     | 1     |
| DIL D. L. L.                       |                                     | -3dB point in High BW Mode                                                                      | 2         | 3      | 4              | MHz    | 1     |
| PLL Bandwidth                      | BW                                  | -3dB point in Low BW Mode                                                                       | 0.7       | 1      | 1.4            | MHz    | 1     |
| PLL Jitter Peaking                 | t <sub>JPEAK</sub>                  | Peak Pass band Gain                                                                             |           | 1.5    | 2              | dB     | 1     |
| Clk Stabilization                  | T <sub>STAB</sub>                   | From V <sub>DD</sub> Power-Up and after input clock stabilization or de-assertion of PD# to 1st |           | _      | 1              | ms     | 1,2   |
|                                    |                                     | clock                                                                                           |           |        |                |        |       |
| Input SS Modulation<br>Frequency   | f <sub>MODIN</sub>                  | Allowable Frequency<br>(Triangular Modulation)                                                  | 30        |        | 33             | kHz    | 1     |
|                                    |                                     | (Triangular Modulation)  DIF start after OE# assertion                                          |           |        |                |        |       |
| OE# Latency                        | t <sub>LATOE#</sub>                 | DIF stop after OE# deassertion                                                                  | 1         |        | 3              | cycles | 1,3   |
| Tdrive_SRC_STOP#                   | t <sub>DRVSTP</sub>                 | DIF output enable after<br>SRC_Stop# de-assertion                                               |           |        | 10             | ns     | 1,3   |
| Tdrive_PD#                         | t <sub>DRVPD</sub>                  | DIF output enable after PD# de-assertion                                                        |           |        | 300            | us     | 1,3   |
| Tfall                              | t₅                                  | Fall time of PD# and SRC_STOP#                                                                  |           |        | 5              | ns     | 1     |
| Trise                              | t <sub>R</sub>                      | Rise time of PD# and SRC_STOP#                                                                  |           |        | 5              | ns     | 2     |
| SMBus Voltage                      | V <sub>MAX</sub>                    | Maximum input voltage                                                                           |           |        | 5.5            | V      | 1     |
| Low-level Output Voltage           | V <sub>MAX</sub><br>V <sub>OL</sub> | @ I <sub>PULLUP</sub>                                                                           |           |        | 0.4            | V      | 1     |
| Current sinking at V <sub>OL</sub> | I <sub>PULLUP</sub>                 | יצטננטץ                                                                                         | 4         |        | στ             | mA     | 1     |
| SCLK/SDATA                         |                                     | (Max VIL - 0.15) to                                                                             | _         |        |                |        |       |
| Clock/Data Rise Time               | t <sub>RSMB</sub>                   | (Min VIH + 0.15)                                                                                |           |        | 1000           | ns     | 1     |
| SCLK/SDATA                         | 1                                   | (Min VIH + 0.15) to                                                                             |           |        |                |        |       |
| Clock/Data Fall Time               | t <sub>FSMB</sub>                   | (Max VIL - 0.15)                                                                                | <u> </u>  |        | 300            | ns     | 1     |
| SMBus Operating                    | f                                   | Maximum SMBus operating frequency                                                               |           |        | 100            | ۲⊔¬    | 1 5   |
| Frequency                          | † <sub>MAXSMB</sub>                 |                                                                                                 |           |        | 100            | kHz    | 1,5   |
| 10anamata and buy disalama ana     |                                     | ation not 100% tosted in production                                                             |           |        |                |        |       |

<sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production.

<sup>&</sup>lt;sup>2</sup>See timing diagrams for timing requirements.

<sup>&</sup>lt;sup>3</sup>Time from deassertion until outputs are >200 mV

<sup>&</sup>lt;sup>4</sup>SRC\_IN input

<sup>&</sup>lt;sup>5</sup>The differential input clock must be running for the SMBus to be active

## **Electrical Characteristics - DIF 0.7V Current Mode Differential Pair**

 $T_A$  =Tambient;  $V_{DD}$  = 3.3 V +/-5%;  $C_L$  =2pF,  $R_S$ =33 $\Omega$ ,  $R_P$ =49.9 $\Omega$ ,  $R_{REF}$ =475 $\Omega$ 

| PARAMETER                          | SYMBOL                 | CONDITIONS                                                        | MIN  | TYP         | MAX  | UNITS         | NOTES   |
|------------------------------------|------------------------|-------------------------------------------------------------------|------|-------------|------|---------------|---------|
| Current Source Output<br>Impedance | Zo <sup>1</sup>        |                                                                   | 3000 |             |      | Ω             | 1       |
| Voltage High                       | VHigh                  | Statistical measurement on single ended signal using oscilloscope | 660  |             | 850  | mV            | 1,2     |
| Voltage Low                        | VLow                   | math function.                                                    | -150 |             | 150  |               | 1,2     |
| Max Voltage                        | Vovs                   | Measurement on single ended                                       |      |             | 1150 | mV            | 1       |
| Min Voltage                        | Vuds                   | signal using absolute value.                                      | -300 |             |      |               | 1       |
| Crossing Voltage (abs)             | Vcross(abs)            |                                                                   | 250  |             | 550  | mV            | 1       |
| Crossing Voltage (var)             | d-Vcross               | Variation of crossing over all edges                              |      |             | 140  | mV            | 1       |
| Rise Time                          | t <sub>r</sub>         | $V_{OL} = 0.175V, V_{OH} = 0.525V$                                | 175  |             | 700  | ps            | 1       |
| Fall Time                          | t <sub>f</sub>         | $V_{OH} = 0.525 V V_{OL} = 0.175 V$                               | 175  |             | 700  | ps            | 1       |
| Rise Time Variation                | d-t <sub>r</sub>       |                                                                   |      |             | 125  | ps            | 1       |
| Fall Time Variation                | d-t <sub>f</sub>       |                                                                   |      |             | 125  | ps            | 1       |
| Duty Cycle                         | d <sub>t3</sub>        | Measurement from differential wavefrom                            | 45   |             | 55   | %             | 1       |
| Change Import to Control t         | t <sub>pdBYP</sub>     | Bypass Mode, V <sub>T</sub> = 50%                                 | 2500 |             | 5000 | ps            | 1       |
| Skew, Input to Output              | t <sub>pdPLL</sub>     | PLL Mode V <sub>T</sub> = 50%                                     | -250 |             | 250  | ps            | 1       |
| Skew, Output to Output             | t <sub>sk3</sub>       | V <sub>T</sub> = 50%                                              |      |             | 50   | ps            | 1       |
| litter Cycle to cycle              |                        | PLL mode                                                          |      |             | 50   | ps            | 1,3     |
| Jitter, Cycle to cycle             | t <sub>jcyc-cyc</sub>  | Additive Jitter in Bypass Mode                                    |      |             | 50   | ps            | 1,3     |
|                                    |                        | PCIe Gen1 phase jitter<br>(Additive in Bypass Mode)               |      | 7           | 10   | ps<br>(pk2pk) | 1,4,5   |
|                                    | t <sub>jphaseBYP</sub> | PCIe Gen 2 Low Band phase jitter (Additive in Bypass Mode)        |      | 0           | 0.1  | ps<br>(rms)   | 1,4,5   |
| Jitter, Phase                      |                        | PCIe Gen 2 High Band phase jitter<br>(Additive in Bypass Mode)    |      | 0.3         | 0.5  | ps<br>(rms)   | 1,4,5   |
|                                    |                        | PCIe Gen 1 phase jitter                                           |      | 40          | 86   | ps<br>(pk2pk) | 1,4,5   |
|                                    | t <sub>jphasePLL</sub> | PCIe Gen 2 Low Band phase jitter                                  |      | 1.5         | 3    | ps<br>(rms)   | 1,4,5   |
|                                    |                        | PCIe Gen 2 High Band phase jitter                                 |      | 2.7/<br>2.2 | 3.1  | ps<br>(rms)   | 1,4,5,6 |

<sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production.

 $<sup>^{2}</sup>$  I<sub>REF</sub> = V<sub>DD</sub>/(3xR<sub>B</sub>). For R<sub>B</sub> = 475 $\Omega$  (1%), I<sub>REF</sub> = 2.32mA. I<sub>OH</sub> = 6 x I<sub>REF</sub> and V<sub>OH</sub> = 0.7V @ Z<sub>O</sub>=50 $\Omega$ .

<sup>3</sup> Measured from differential waveform

<sup>&</sup>lt;sup>4</sup> See http://www.pcisig.com for complete specs

<sup>&</sup>lt;sup>5</sup> Device driven by 932S421C or equivalent.

<sup>&</sup>lt;sup>6</sup> First number is High Bandwidth Mode, second number is Low Bandwidth Mode

# **Clock Periods Differential Outputs with Spread Spectrum Enabled**

| 1            | urement        |          |            |            |          |                 |            |          |       |       |
|--------------|----------------|----------|------------|------------|----------|-----------------|------------|----------|-------|-------|
| Wi           | indow          | 1 Clock  | 1us        | 0.1s       | 0.1s     | 0.1s            | 1us        | 1 Clock  |       |       |
| Sy           | mbol           | Lg-      | -SSC       | -ppm error | 0ppm     | + ppm error     | +SSC       | Lg+      |       |       |
|              |                | Absolute | Short-term | Long-Term  | Period   | Long-Term       | Short-term | Period   |       |       |
|              |                | Period   | Average    | Average    | Period   | Average Average |            | Period   |       | İ     |
| Def          | finition       | Minimum  | Minimum    | Minimum    |          |                 |            |          |       |       |
|              |                | Absolute | Absolute   | Absolute   | Nominal  | Maximum         | Maximum    | Maximum  |       | İ     |
|              |                | Period   | Period     | Period     |          |                 |            |          | Units | Notes |
|              | <b>DIF 100</b> | 9.87400  | 9.99900    | 9.99900    | 10.00000 | 10.00100        | 10.05130   | 10.17630 | ns    | 1,2,3 |
| <u>ə</u>     | <b>DIF 133</b> | 7.41425  | 7.49925    | 7.49925    | 7.50000  | 7.50075         | 7.53845    | 7.62345  | ns    | 1,2,4 |
| Name         | <b>DIF 166</b> | 5.91440  | 5.99940    | 5.99940    | 6.00000  | 6.00060         | 6.03076    | 6.11576  | ns    | 1,2,4 |
| <del> </del> | <b>DIF 200</b> | 4.91450  | 4.99950    | 4.99950    | 5.00000  | 5.00050         | 5.02563    | 5.11063  | ns    | 1,2,4 |
| Signal       | <b>DIF 266</b> | 3.66463  | 3.74963    | 3.74963    | 3.75000  | 3.75038         | 3.76922    | 3.85422  | ns    | 1,2,4 |
| S            | <b>DIF 333</b> | 2.91470  | 2.99970    | 2.99970    | 3.00000  | 3.00030         | 3.01538    | 3.10038  | ns    | 1,2,4 |
|              | DIF 400        | 2.41475  | 2.49975    | 2.49975    | 2.50000  | 2.50025         | 2.51282    | 2.59782  | ns    | 1,2,4 |

# **Clock Periods Differential Outputs with Spread Spectrum Disabled**

| Meas     | urement        |                     |                       |                      | •        |                      |                       |          |          |       |
|----------|----------------|---------------------|-----------------------|----------------------|----------|----------------------|-----------------------|----------|----------|-------|
| Wi       | ndow           | 1 Clock             | 1us                   | 0.1s                 | 0.1s     | 0.1s                 | 1us                   | 1 Clock  |          |       |
| Sy       | mbol           | Lg-                 | -SSC                  | -ppm error           | 0ppm     | + ppm error          | +SSC                  | Lg+      |          |       |
|          |                | Absolute<br>Period  | Short-term<br>Average | Long-Term<br>Average | Period   | Long-Term<br>Average | Short-term<br>Average | Period   |          |       |
| Def      | inition        | Minimum<br>Absolute | Minimum<br>Absolute   | Minimum<br>Absolute  | Nominal  | Maximum              | Maximum               | Maximum  | <u> </u> | <br>  |
|          |                | Period              | Period                | Period               |          |                      |                       |          | Units    | Notes |
|          | DIF 100        | 9.87400             |                       | 9.99900              | 10.00000 | 10.00100             |                       | 10.17630 | ns       | 1,2,3 |
| <u>ə</u> | DIF 133        | 7.41425             |                       | 7.49925              | 7.50000  | 7.50075              |                       | 7.62345  | ns       | 1,2,4 |
| Name     | <b>DIF 166</b> | 5.91440             |                       | 5.99940              | 6.00000  | 6.00060              |                       | 6.11576  | ns       | 1,2,4 |
| al N     | DIF 200        | 4.91450             |                       | 4.99950              | 5.00000  | 5.00050              |                       | 5.11063  | ns       | 1,2,4 |
| Signal   | DIF 266        | 3.66463             |                       | 3.74963              | 3.75000  | 3.75038              |                       | 3.85422  | ns       | 1,2,4 |
| S        | DIF 333        | 2.91470             |                       | 2.99970              | 3.00000  | 3.00030              |                       | 3.10038  | ns       | 1,2,4 |
| 1        | DIF 400        | 2.41475             |                       | 2.49975              | 2.50000  | 2.50025              | _                     | 2.59782  | ns       | 1,2,4 |

<sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production.

<sup>&</sup>lt;sup>2</sup> All Long Term Accuracy specifications are guaranteed with the assumption that the input clock complies with CK409/CK410/CK505 accuracy requirements. The 9DB403/803 itself does not contribute to ppm error.

<sup>&</sup>lt;sup>3</sup> Driven by SRC output of main clock, PLL or Bypass mode

<sup>&</sup>lt;sup>4</sup> Driven by CPU output of CK410/CK505 main clock, **Bypass mode only** 

| SRC Reference Cloc                              | k                  |      |        |
|-------------------------------------------------|--------------------|------|--------|
| Common Recommendations for Differential Routing | Dimension or Value | Unit | Figure |
| L1 length, route as non-coupled 50ohm trace     | 0.5 max            | inch | 1      |
| L2 length, route as non-coupled 50ohm trace     | 0.2 max            | inch | 1      |
| L3 length, route as non-coupled 50ohm trace     | 0.2 max            | inch | 1      |
| Rs                                              | 33                 | ohm  | 1      |
| Rt                                              | 49.9               | ohm  | 1      |

| Down Device Differential Routing                                 |                     |      |   |
|------------------------------------------------------------------|---------------------|------|---|
| L4 length, route as coupled microstrip 100ohm differential trace | 2 min to 16 max     | inch | 1 |
| L4 length, route as coupled stripline 100ohm differential trace  | 1.8 min to 14.4 max | inch | 1 |

| Differential Routing to PCI Express Connector                    |                       |      |   |
|------------------------------------------------------------------|-----------------------|------|---|
| L4 length, route as coupled microstrip 100ohm differential trace | 0.25 to 14 max        | inch | 2 |
| L4 length, route as coupled stripline 100ohm differential trace  | 0.225 min to 12.6 max | inch | 2 |





|       | Alternative Termination for LVDS and other Common Differential Signals (figure 3) |      |    |      |      |     |                                |  |  |  |  |
|-------|-----------------------------------------------------------------------------------|------|----|------|------|-----|--------------------------------|--|--|--|--|
| Vdiff | Vp-p                                                                              | Vcm  | R1 | R2   | R3   | R4  | Note                           |  |  |  |  |
| 0.45v | 0.22v                                                                             | 1.08 | 33 | 150  | 100  | 100 |                                |  |  |  |  |
| 0.58  | 0.28                                                                              | 0.6  | 33 | 78.7 | 137  | 100 |                                |  |  |  |  |
| 0.80  | 0.40                                                                              | 0.6  | 33 | 78.7 | none | 100 | ICS874003i-02 input compatible |  |  |  |  |
| 0.60  | 0.3                                                                               | 1.2  | 33 | 174  | 140  | 100 | Standard LVDS                  |  |  |  |  |

R1a = R1b = R1R2a = R2b = R2



| Cable Connected AC Coupled Application (figure 4) |             |      |  |  |  |  |  |
|---------------------------------------------------|-------------|------|--|--|--|--|--|
| Component                                         | Value       | Note |  |  |  |  |  |
| R5a, R5b                                          | 8.2K 5%     |      |  |  |  |  |  |
| R6a, R6b                                          | 1K 5%       |      |  |  |  |  |  |
| Сс                                                | 0.1 μF      |      |  |  |  |  |  |
| Vcm                                               | 0.350 volts |      |  |  |  |  |  |



## General SMBus serial interface information for the ICS9DB403D

## **How to Write:**

- · Controller (host) sends a start bit.
- Controller (host) sends the write address DC (h)
- ICS clock will acknowledge
- Controller (host) sends the begining byte location = N
- ICS clock will acknowledge
- Controller (host) sends the data byte count = X
- ICS clock will acknowledge
- Controller (host) starts sending Byte N through Byte N + X -1
- ICS clock will acknowledge each byte one at a time
- Controller (host) sends a Stop bit

## How to Read:

- Controller (host) will send start bit.
- Controller (host) sends the write address DC (h)
- ICS clock will acknowledge
- Controller (host) sends the begining byte location = N
- ICS clock will acknowledge
- Controller (host) will send a separate start bit.
- Controller (host) sends the read address DD (h)
- ICS clock will acknowledge
- ICS clock will send the data byte count = X
- ICS clock sends Byte N + X -1
- ICS clock sends Byte 0 through byte X (if X<sub>(h)</sub> was written to byte 8).
- Controller (host) will need to acknowledge each byte

Index Block Bood Operation

- Controllor (host) will send a not acknowledge bit
- · Controller (host) will send a stop bit

| Ind   | ex Block W                  | /rit   | e Operation          |
|-------|-----------------------------|--------|----------------------|
| Cor   | ntroller (Host)             |        | ICS (Slave/Receiver) |
| Т     | starT bit                   |        |                      |
| Slave | e Address DC <sub>(h)</sub> |        |                      |
| WR    | WRite                       |        |                      |
|       |                             |        | ACK                  |
| Begi  | nning Byte = N              |        |                      |
|       |                             |        | ACK                  |
| Data  | Byte Count = X              |        |                      |
|       |                             |        | ACK                  |
| Begin | ning Byte N                 |        |                      |
|       |                             |        | ACK                  |
|       | $\Diamond$                  | te     |                      |
|       | <b>\rightarrow</b>          | X Byte | <b>\Q</b>            |
|       | <b>\Q</b>                   | ×      | <b>\Q</b>            |
|       |                             |        | <b>\Q</b>            |
| Byte  | e N + X - 1                 |        |                      |
|       |                             |        | ACK                  |
| Р     | stoP bit                    | ·      |                      |

| Ind   | ex Block Rea              | ad                  | Operation          |  |  |
|-------|---------------------------|---------------------|--------------------|--|--|
| Con   | troller (Host)            | IC                  | S (Slave/Receiver) |  |  |
| Т     | starT bit                 |                     |                    |  |  |
| Slave | Address DC <sub>(h)</sub> |                     |                    |  |  |
| WR    | WRite                     |                     |                    |  |  |
|       |                           | ACK                 |                    |  |  |
| Begir | nning Byte = N            |                     |                    |  |  |
|       |                           |                     | ACK                |  |  |
| RT    | Repeat starT              |                     |                    |  |  |
| Slave | Address DD <sub>(h)</sub> |                     |                    |  |  |
| RD    | ReaD                      |                     |                    |  |  |
|       |                           | ACK                 |                    |  |  |
|       |                           |                     |                    |  |  |
|       |                           | Data Byte Count = X |                    |  |  |
|       | ACK                       |                     |                    |  |  |
|       |                           |                     | Beginning Byte N   |  |  |
|       | ACK                       |                     |                    |  |  |
|       |                           | /te                 | <b>\Q</b>          |  |  |
|       | <b>\Q</b>                 | X Byte              | <b>\Q</b>          |  |  |
|       | <b>O</b>                  | ×                   | <b>\Q</b>          |  |  |
|       | <b>\Q</b>                 |                     |                    |  |  |
|       |                           |                     | Byte N + X - 1     |  |  |
| N     | Not acknowledge           |                     |                    |  |  |
| Р     | stoP bit                  |                     |                    |  |  |

SMBus Table: Frequency Select Register, READ/WRITE ADDRESS (DC/DD)

| By    | te 0 | Pin # | Name      | Control Function       | Type    | 0              | 1        | Default |      |   |
|-------|------|-------|-----------|------------------------|---------|----------------|----------|---------|------|---|
| Bit 7 | -    |       | 3it 7 -   |                        | PD_Mode | PD# drive mode | RW       | driven  | Hi-Z | 0 |
| Bit 6 |      | -     | STOP_Mode | DIF_Stop# drive mode   | RW      | driven         | Hi-Z     | 0       |      |   |
| Bit 5 |      | -     | Reserved  | Reserved               | RW      | Rese           | Reserved |         |      |   |
| Bit 4 |      | -     | Reserved  | Reserved               | RW      | Reserved       |          | X       |      |   |
| Bit 3 |      | -     | Reserved  | Reserved               | RW      | Reserved       |          | Х       |      |   |
| Bit 2 |      | -     | PLL_BW#   | Select PLL BW          | RW      | High BW        | Low BW   | 1       |      |   |
| Bit 1 |      | -     | BYPASS#   | BYPASS#/PLL            | RW      | fan-out        | ZDB      | 1       |      |   |
| Bit 0 |      | -     | SRC_DIV#  | SRC Divide by 2 Select | RW      | x/2            | 1x       | 1       |      |   |

**SMBus Table: Output Control Register** 

| Ву    | te 1 | Pin # | Name     | Control Function | Type | 0        | 1      | Default |
|-------|------|-------|----------|------------------|------|----------|--------|---------|
| Bit 7 | -    |       | Reserved | Reserved         | RW   | Rese     | erved  | 1       |
| Bit 6 | 22,2 | 23    | DIF_6    | Output Enable    | RW   | Disable  | Enable | 1       |
| Bit 5 | 19,2 | 20    | DIF_5    | Output Enable    | RW   | Disable  | Enable | 1       |
| Bit 4 | -    |       | Reserved | Reserved         | RW   | Reserved |        | 1       |
| Bit 3 | -    |       | Reserved | Reserved         | RW   | Reserved |        | 1       |
| Bit 2 | 9,1  | 0     | DIF_2    | Output Enable    | RW   | Disable  | Enable | 1       |
| Bit 1 | 6,7  | 7     | DIF_1    | Output Enable    | RW   | Disable  | Enable | 1       |
| Bit 0 | -    |       | Reserved | Reserved         | RW   | Rese     | erved  | 1       |

NOTE: The SMBus Output Enable Bit must be '1' AND the respective OE pin must be active for the output to run!

SMBus Table: OE Pin Control Register

| By    | te 2 | Pin # | Name     | Control Function             | Type | 0        | 1         | Default |
|-------|------|-------|----------|------------------------------|------|----------|-----------|---------|
| Bit 7 |      | -     | Reserved | Reserved                     | RW   | Rese     | erved     | 0       |
| Bit 6 | 22   | ,23   | DIF_6    | DIF_6 Stoppable with DIFSTOP | RW   | Free-run | Stoppable | 0       |
| Bit 5 | 19   | ,20   | DIF_5    | DIF_5 Stoppable with DIFSTOP | RW   | Free-run | Stoppable | 0       |
| Bit 4 |      | -     | Reserved | Reserved                     | RW   | Reserved |           | 0       |
| Bit 3 |      | -     | Reserved | Reserved                     | RW   | Rese     | erved     | 0       |
| Bit 2 | 9.   | .1    | DIF_2    | DIF_2 Stoppable with DIFSTOP | RW   | Free-run | Stoppable | 0       |
| Bit 1 | 6    | ,7    | DIF_1    | DIF_1 Stoppable with DIFSTOP | RW   | Free-run | Stoppable | 0       |
| Bit 0 |      | -     | Reserved | Reserved                     | RW   | Rese     | erved     | 0       |

**SMBus Table: Reserved Register** 

| Byte 3 | Pin # | Name | Control Function | Type | 0 | 1 | Default |
|--------|-------|------|------------------|------|---|---|---------|
| Bit 7  |       |      | Reserved         |      |   |   | X       |
| Bit 6  |       |      | Reserved         |      |   |   | Х       |
| Bit 5  |       |      | Reserved         |      |   |   | Х       |
| Bit 4  |       |      | Reserved         |      |   |   | Х       |
| Bit 3  |       |      | Reserved         |      |   |   | Х       |
| Bit 2  |       |      | Reserved         |      |   |   | X       |
| Bit 1  |       |      | Reserved         |      |   |   | Х       |
| Bit 0  |       |      | Reserved         |      |   |   | Х       |

SMBus Table: Vendor & Revision ID Register

| Byte  | e 4 Pin # | Name | Control Function | Type | 0 | 1 | Default |
|-------|-----------|------|------------------|------|---|---|---------|
| Bit 7 |           | RID3 |                  | R    | - | - | 0       |
| Bit 6 | -         | RID2 | REVISION ID      | R    | - | - | 0       |
| Bit 5 | -         | RID1 | REVISION ID      | R    | - | - | 1       |
| Bit 4 | -         | RID0 |                  | R    | - | - | 1       |
| Bit 3 | -         | VID3 |                  | R    | - | - | 0       |
| Bit 2 | -         | VID2 | VENDOR ID        | R    | - | - | 0       |
| Bit 1 | -         | VID1 | VENDOR ID        | R    | - | - | 0       |
| Bit 0 | -         | VID0 |                  | R    | - | - | 1       |

## **SMBus Table: DEVICE ID**

| Byte  | e 5   F | Pin # | Name | Control Function  | Туре | 0                 | 1                   | Default |  |
|-------|---------|-------|------|-------------------|------|-------------------|---------------------|---------|--|
| Bit 7 | -       |       |      | Device ID 7 (MSB) | RW   |                   |                     | 0       |  |
| Bit 6 | -       |       |      | Device ID 6       | RW   |                   |                     | Χ       |  |
| Bit 5 | -       |       |      | Device ID 5       | RW   | Doving IF         | Device ID is 83 Hex |         |  |
| Bit 4 | -       |       |      | Device ID 4       | RW   |                   | 303 and 43          | 0       |  |
| Bit 3 | -       |       |      | Device ID 3       | RW   |                   |                     | 0       |  |
| Bit 2 | -       | -     |      | Device ID 2       | RW   | RW Hex for 9DB403 |                     | 0       |  |
| Bit 1 | -       |       |      | Device ID 1 RW    |      |                   |                     | 1       |  |
| Bit 0 | -       |       |      | Device ID 0       | RW   |                   |                     | 1       |  |

**SMBus Table: Byte Count Register** 

| Ву    | te 6 P | Pin # | Name | Control<br>Function                     | Туре | 0 | 1 | Default |
|-------|--------|-------|------|-----------------------------------------|------|---|---|---------|
| Bit 7 | -      |       | BC7  |                                         | RW   | • | - | 0       |
| Bit 6 | -      |       | BC6  |                                         | RW   | 1 | - | 0       |
| Bit 5 | -      |       | BC5  |                                         | RW   | • | - | 0       |
| Bit 4 | -      |       | BC4  | Writing to this register configures how | RW   | - | - | 0       |
| Bit 3 | -      |       | BC3  | many bytes will be read back.           | RW   | - | - | 0       |
| Bit 2 | -      |       | BC2  |                                         | RW   | - | - | 1       |
| Bit 1 | -      |       | BC1  |                                         | RW   | • | - | 1       |
| Bit 0 | -      |       | BC0  |                                         | RW   | - | - | 1       |

Note: Polarities in timing diagrams are shown OE\_INV = 0. They are similar to OE\_INV = 1.

#### PD#, Power Down

The PD# pin cleanly shuts off all clocks and places the device into a power saving mode. PD# must be asserted before shutting off the input clock or power to insure an orderly shutdown. PD is asynchronous active-low input for both powering down the device and powering up the device. When PD# is asserted, all clocks will be driven high, or tri-stated (depending on the PD# drive mode and Output control bits) before the PLL is shut down.

#### **PD# Assertion**

When PD# is sampled low by two consecutive rising edges of DIF#, all DIF outputs must be held High, or tri-stated (depending on the PD# drive mode and Output control bits) on the next High-Low transition of the DIF# outputs. When the PD# drive mode bit is set to '0', all clock outputs will be held with DIF driven High with 2 x I<sub>REF</sub> and DIF# tri-stated. If the PD# drive mode bit is set to '1', both DIF and DIF# are tri-stated.



#### PD# De-assertion

Power-up latency is less than 1 ms. This is the time from de-assertion of the PD# pin, or VDD reaching 3.3V, or the time from valid SRC\_IN clocks until the time that stable clocks are output from the device (PLL Locked). If the PD# drive mode bit is set to '1', all the DIF outputs must driven to a voltage of >200 mV within 300 us of PD# de-assertion.



### SRC\_STOP#

The SRC\_STOP# signal is an active-low asynchronous input that cleanly stops and starts the DIF outputs. A valid clock must be present on SRC\_IN for this input to work properly. The SRC\_STOP# signal is de-bounced and must remain stable for two consecutive rising edges of DIF# to be recognized as a valid assertion or de-assertion.

#### SRC STOP# - Assertion

Asserting SRC\_STOP# causes all DIF outputs to stop after their next transition (if the control register settings allow the output to stop). When the SRC\_STOP# drive bit is '0', the final state of all stopped DIF outputs is DIF = High and DIF# = Low. There is no change in output drive current. DIF is driven with  $6x_{REF}$  DIF# is not driven, but pulled low by the termination. When the SRC\_STOP# drive bit is '1', the final state of all DIF output pins is Low. Both DIF and DIF# are not driven.

## SRC\_STOP# - De-assertion (transition from '0' to '1')

All stopped differential outputs resume normal operation in a glitch-free manner. The de-assertion latency to active outputs is 2-6 DIF clock periods, with all DIF outputs resuming simultaneously. If the SRC\_STOP# drive control bit is '1' (tri-state), all stopped DIF outputs must be driven High (>200 mV) within 10 ns of de-assertion.

### SRC\_STOP\_1 (SRC\_Stop = Driven, PD = Driven)



## SRC\_STOP\_2 (SRC\_Stop =Tristate, PD = Driven)



# **SRC\_STOP\_3** (**SRC\_Stop** = **Driven**, **PD** = **Tristate**)



# SRC\_STOP\_4 (SRC\_Stop = Tristate, PD = Tristate)



# 28-pin SSOP Package Dimensions



209 mil SSOP

| SYMBOL | In Millimeters COMMON DIMENSIONS |      | In Inches COMMON DIMENSIONS |      |
|--------|----------------------------------|------|-----------------------------|------|
|        | MIN                              | MAX  | MIN                         | MAX  |
| Α      |                                  | 2.00 |                             | .079 |
| A1     | 0.05                             | -    | .002                        | -    |
| A2     | 1.65                             | 1.85 | .065                        | .073 |
| b      | 0.22                             | 0.38 | .009                        | .015 |
| С      | 0.09                             | 0.25 | .0035                       | .010 |
| D      | SEE VARIATIONS                   |      | SEE VARIATIONS              |      |
| E      | 7.40                             | 8.20 | .291                        | .323 |
| E1     | 5.00                             | 5.60 | .197                        | .220 |
| е      | 0.65 BASIC                       |      | 0.0256 BASIC                |      |
| L      | 0.55                             | 0.95 | .022                        | .037 |
| N      | SEE VARIATIONS                   |      | SEE VARIATIONS              |      |
| α      | 0°                               | 8°   | 0°                          | 8°   |

### VARIATIONS

| N  | D mm. |       | D (inch) |      |
|----|-------|-------|----------|------|
|    | MIN   | MAX   | MIN      | MAX  |
| 28 | 9.90  | 10.50 | .390     | .413 |

Reference Doc.: JEDEC Publication 95, MO-150

10-0033

# 28-pin TSSOP Package Dimensions



4.40 mm. Body, 0.65 mm. Pitch TSSOP (173 mil) (25.6 mil)

|        | In Millimeters    |      | In Inches         |      |
|--------|-------------------|------|-------------------|------|
| SYMBOL | COMMON DIMENSIONS |      | COMMON DIMENSIONS |      |
|        | MIN               | MAX  | MIN               | MAX  |
| Α      |                   | 1.20 |                   | .047 |
| A1     | 0.05              | 0.15 | .002              | .006 |
| A2     | 0.80              | 1.05 | .032              | .041 |
| b      | 0.19              | 0.30 | .007              | .012 |
| С      | 0.09              | 0.20 | .0035             | .008 |
| D      | SEE VARIATIONS    |      | SEE VARIATIONS    |      |
| Е      | 6.40 BASIC        |      | 0.252 BASIC       |      |
| E1     | 4.30              | 4.50 | .169              | .177 |
| е      | 0.65 BASIC        |      | 0.0256 BASIC      |      |
| L      | 0.45              | 0.75 | .018              | .030 |
| N      | SEE VARIATIONS    |      | SEE VARIATIONS    |      |
| α      | 0°                | 8°   | 0°                | 8°   |
| aaa    | -                 | 0.10 |                   | .004 |

#### **VARIATIONS**

| N  | D mm. |      | D (inch) |      |
|----|-------|------|----------|------|
|    | MIN   | MAX  | MIN      | MAX  |
| 28 | 9.60  | 9.80 | .378     | .386 |

Reference Doc.: JEDEC Publication 95, MO-153

10-0035

# **Ordering Information**

| Part / Order Number | Marking     | Shipping Packaging | Package      | Temperature   |
|---------------------|-------------|--------------------|--------------|---------------|
| 9DB403DGLF          | 9DB403DGLF  | Tubes              | 28-pin TSSOP | 0 to +70° C   |
| 9DB403DGLFT         | 9DB403DGLF  | Tape and Reel      | 28-pin TSSOP | 0 to +70° C   |
| 9DB403DGILF         | 9DB403DGILF | Tubes              | 28-pin TSSOP | -40 to +85° C |
| 9DB403DGILFT        | 9DB403DGILF | Tape and Reel      | 28-pin TSSOP | -40 to +85° C |
| 9DB403DFLF          | 9DB403DFLF  | Tubes              | 28-pin SSOP  | 0 to +70° C   |
| 9DB403DFLFT         | 9DB403DFLF  | Tape and Reel      | 28-pin SSOP  | 0 to +70° C   |
| 9DB403DFILF         | 9DB403DFILF | Tubes              | 28-pin SSOP  | -40 to +85° C |
| 9DB403DFILFT        | 9DB403DFILF | Tape and Reel      | 28-pin SSOP  | -40 to +85° C |

<sup>&</sup>quot;LF" denotes Pb-free package, RoHS compliant

<sup>&</sup>quot;D" is the revision designator (will not correlate to datasheet revision)

# ICS9DB403D Four Output Differential Buffer for PCle Gen 1 and Gen 2

# **Revision History**

| Rev.        | Issue Date | Description                                                                  | Page #  |
|-------------|------------|------------------------------------------------------------------------------|---------|
| I           | 11/26/2008 | Updated SMBus table - Byte0:Byte3.                                           | 11      |
| J           | 2/6/2009   | Added Industrial temp. specs and ordering information.                       | Various |
| K           | 7/13/2009  | Updated general description and block diagram                                | 1       |
|             |            | 1. Clarified that Vih and Vil values were for Single ended inputs            |         |
|             |            | 2. Added separate Idd values for the 9DB403                                  |         |
| L           | 10/7/2009  | 3. Added Differential Clock input parameters.                                | Various |
| М           | 1/27/2011  | Updated Termination Figure 4                                                 | 10      |
|             |            | 1. Update pin 1 pin-name and pin description from VDD to VDDR. This          |         |
|             |            | highlights that optimal peformance is obtained by treating VDDR as in analog |         |
| Ν           | 5/6/2011   | pin. This is a document update only, there is no silicon change.             | Various |
| Р           | 8/27/2012  | Updated Vswing conditions to include "single-ended measurement"              | 5       |
|             |            | Updated Byte 2, bits 1, 2, 5 and 6 per char review. Outputs can be           |         |
| Q           | 9/18/2012  | programmed with Byte 2 to be Stoppable or Free-Run with DIF_Stop pin, not    | 12      |
|             |            | the OE pins.                                                                 |         |
| D 44/4/0040 |            | Updated Input-to-Output Skew max value (Bypass Mode condition only) from     | 7       |
| R           | 11/1/2012  | 4500ps to 5000ps per latest characterization data.                           | /       |

#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:

www.renesas.com/contact/

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Clock Buffer category:

Click to view products by Renesas manufacturer:

Other Similar products are found below:

MPC962309EJ-1H NB4N121KMNG IDT49FCT805ASO MK2308S-1HILF PL133-27GI-R NB3L02FCT2G NB3L03FCT2G
ZL40203LDG1 ZL40200LDG1 ZL40205LDG1 9FG1200DF-1LF 9FG1001BGLF ZL40202LDG1 PI49FCT20802QE SL2305SC-1T
PI6C4931502-04LIE NB7L1008MNG NB7L14MN1G PI49FCT20807QE PI6C4931502-04LIEX ZL80002QAB1 PI6C4931504-04LIEX
PI6C10806BLEX ZL40226LDG1 ZL40219LDG1 8T73S208B-01NLGI SY75578LMG PI49FCT32805QEX PL133-27GC-R
MC10LVEP11DG MC10EP11DTG MC100LVEP11DG MC100E111FNG MC100EP11DTG NB6N11SMNG NB7L14MMNG
NB6L11MMNG NB6L14MMNR2G NB6L611MNG PL123-02NGI-R NB3N111KMNR4G ADCLK944BCPZ-R7 ZL40217LDG1
NB7LQ572MNG HMC940LC4BTR ADCLK946BCPZ-REEL7 ADCLK946BCPZ ADCLK846BCPZ-REEL7 ADCLK854BCPZ-REEL7
ADCLK905BCPZ-R2