

### 8 OUTPUT LOW-POWER PCIE GEN1-2-3 CLOCK GENERATOR W/ZO=100OHMS

9FGL839

## **Description**

The 9FGL839 is an 8-output clock generator for PCI Express Gen1, Gen2, and Gen3 applications. It has integrated terminations providing direction connection to 100ohm transmission lines and saving 32 resistors compared to standard HCSL outputs. The 9FGL839 supports Common, Data and Separate Reference no-Spread (SRnS) PCIe clock architectures.

## **Recommended Application**

100MHz PCIe Gen1-2-3 clock generator

## **Output Features**

• 8 - Low-Power (LP) HCSL output pairs @ 100MHz

### Features/Benefits

- Integrated terminations; save 32 resistors compared to standard HCSL outputs
- LP-HCSL outputs; support separate VDDIO rail and 130mW typical power consumption
- 8 OE# pins; Hardware control of each output
- 25MHz crystal input; exact synthesis
- 100MHz operation; supports PCIe and SATA applications
- VDDIO; allows outputs to run from lower voltage rail to save power
- OE# pins have 1.5V high input threshold; direct interface to 1.8-3.3V systems
- Packaged in 48-pin VFQFPN

# **Key Specifications**

- <130mW power consumption (typical)</li>
- Cycle-to-cycle jitter <50ps
- Output-to-output skew <100 ps</li>
- PCIe Gen2 phase jitter <3.0ps RMS
- PCIe Gen3 phase jitter <1.0ps RMS
- PCIe Gen3 SRnS clock phase jitter <0.7ps RMS</li>

# **Block Diagram**







### 48-pin VFQFPN, 6x6 mm, 0.4mm pitch

- v prefix indicates internal 120KOhm pull down resistor
- vv prefix indicates internal 60KOhm pull down resistor
- ^ prefix indicates internal 120KOhm pull up resistor

## **Power Management Table**

| Inputs | Control Bits/Pins | Outputs    | PLL State |
|--------|-------------------|------------|-----------|
| PD#    | OE# Pin           | DIFx/DIFx# | PLL State |
| 0      | Х                 | Low/Low    | OFF       |
| 1      | 0                 | Running    | ON        |
| 1      | 1                 | Low/Low    | ON        |

### **MLF Power Connections Table**

| Pin Numbe | Pin Number |                       |                       |             |  |  |  |  |  |  |
|-----------|------------|-----------------------|-----------------------|-------------|--|--|--|--|--|--|
| VDDA      | VDD        | VDDIO                 | GND                   | Description |  |  |  |  |  |  |
| 40        |            |                       | 41                    | Analog PLL  |  |  |  |  |  |  |
| 47        |            |                       | 44                    | XTAL        |  |  |  |  |  |  |
|           | 5          |                       | 6                     | Inputs      |  |  |  |  |  |  |
|           | 19, 30, 39 | 11, 18, 25,<br>31, 38 | 12, 17, 24,<br>32, 37 | DIF clocks  |  |  |  |  |  |  |

9FGL839



| PIN#     | PIN NAME     | TVDE       | TYPE DESCRIPTION                                                                                                                                                                                                                                              |  |  |
|----------|--------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| PIN#     |              |            | Active low input for enabling DIF pair 0.                                                                                                                                                                                                                     |  |  |
| 1        | OE0#         | IN         | 1 =disable outputs, 0 = enable outputs                                                                                                                                                                                                                        |  |  |
|          |              |            | Active low input for enabling DIF pair 1.                                                                                                                                                                                                                     |  |  |
| 2        | OE1#         | IN         | 1 =disable outputs, 0 = enable outputs                                                                                                                                                                                                                        |  |  |
|          |              |            | Active low input for enabling DIF pair 2.                                                                                                                                                                                                                     |  |  |
| 3        | OE2#         | IN         | 1 =disable outputs, 0 = enable outputs                                                                                                                                                                                                                        |  |  |
|          |              |            | Active low input for enabling DIF pair 3.                                                                                                                                                                                                                     |  |  |
| 4        | OE3#         | IN         | 1 =disable outputs, 0 = enable outputs                                                                                                                                                                                                                        |  |  |
| 5        | VDD          | PWR        | Power supply, nominal 3.3V                                                                                                                                                                                                                                    |  |  |
| 6        | GND          | PWR        | Ground pin.                                                                                                                                                                                                                                                   |  |  |
|          |              |            | Active low input for enabling DIF pair 4                                                                                                                                                                                                                      |  |  |
| 7        | OE4#         | IN         | 1 =disable outputs, 0 = enable outputs                                                                                                                                                                                                                        |  |  |
|          | 055#         | INI        | Active low input for enabling DIF pair 5.                                                                                                                                                                                                                     |  |  |
| 8        | OE5#         | IN         | 1 =disable outputs, 0 = enable outputs                                                                                                                                                                                                                        |  |  |
| 9        | OE6#         | IN         | Active low input for enabling DIF pair 6.                                                                                                                                                                                                                     |  |  |
| 9        | OE6#         | IIN        | 1 =disable outputs, 0 = enable outputs                                                                                                                                                                                                                        |  |  |
| 10       | OE7#         | IN         | Active low input for enabling DIF pair 7.                                                                                                                                                                                                                     |  |  |
| 10       | OE7#         | IIN        | 1 =disable outputs, 0 = enable outputs                                                                                                                                                                                                                        |  |  |
| 11       | VDDIO        | PWR        | Power supply for differential outputs                                                                                                                                                                                                                         |  |  |
|          | GND          | PWR        | Ground pin.                                                                                                                                                                                                                                                   |  |  |
|          | DIF0         | OUT        | Differential true clock output                                                                                                                                                                                                                                |  |  |
|          | DIF0#        | OUT        | Differential Complementary clock output                                                                                                                                                                                                                       |  |  |
|          | DIF1         | OUT        | Differential true clock output                                                                                                                                                                                                                                |  |  |
|          | DIF1#        | OUT        | Differential Complementary clock output                                                                                                                                                                                                                       |  |  |
|          | GND          | PWR        | Ground pin.                                                                                                                                                                                                                                                   |  |  |
| 18       | VDDIO        | PWR        | Power supply for differential outputs                                                                                                                                                                                                                         |  |  |
| 19       | VDD          | PWR        | Power supply, nominal 3.3V                                                                                                                                                                                                                                    |  |  |
|          | DIF2         | OUT        | Differential true clock output                                                                                                                                                                                                                                |  |  |
|          | DIF2#        | OUT        | Differential Complementary clock output                                                                                                                                                                                                                       |  |  |
|          | DIF3         | OUT        | Differential true clock output                                                                                                                                                                                                                                |  |  |
|          | DIF3#        | OUT        | Differential Complementary clock output                                                                                                                                                                                                                       |  |  |
| 24       | GND          | PWR        | Ground pin.                                                                                                                                                                                                                                                   |  |  |
| 25       | VDDIO        | PWR        | Power supply for differential outputs                                                                                                                                                                                                                         |  |  |
|          | DIF4         | OUT        | Differential true clock output                                                                                                                                                                                                                                |  |  |
|          | DIF4#        | OUT        | Differential Complementary clock output                                                                                                                                                                                                                       |  |  |
|          | DIF5         | OUT        | Differential true clock output                                                                                                                                                                                                                                |  |  |
|          | DIF5#        | OUT        | Differential Complementary clock output                                                                                                                                                                                                                       |  |  |
|          | VDD          | PWR        | Power supply, nominal 3.3V                                                                                                                                                                                                                                    |  |  |
| 31       | VDDIO        | PWR        | Power supply for differential outputs                                                                                                                                                                                                                         |  |  |
|          | GND          | PWR        | Ground pin.                                                                                                                                                                                                                                                   |  |  |
|          | DIF6         | OUT        | Differential true clock output                                                                                                                                                                                                                                |  |  |
|          | DIF6#        | OUT        | Differential Complementary clock output                                                                                                                                                                                                                       |  |  |
|          | DIF7         | OUT        | Differential true clock output                                                                                                                                                                                                                                |  |  |
| 36       | DIF7#        | OUT<br>PWR | Differential Complementary clock output  Ground nin                                                                                                                                                                                                           |  |  |
| 37       | GND<br>VDDIO | PWR        | Ground pin.  Power supply for differential outputs                                                                                                                                                                                                            |  |  |
| 38       | VDD          | PWR        | Power supply, nominal 3.3V                                                                                                                                                                                                                                    |  |  |
| 39<br>40 | VDDA         | PWR        | 3.3V power for the PLL core.                                                                                                                                                                                                                                  |  |  |
| 41       | GNDA         | PWR        | Ground pin for the PLL core.                                                                                                                                                                                                                                  |  |  |
| 41       | GINDA        | FVVD       |                                                                                                                                                                                                                                                               |  |  |
| 42       | PD#          | IN         | Asynchronous active low input pin used to power down the device. The internal clocks                                                                                                                                                                          |  |  |
|          |              |            | are disabled and the VCO and the crystal osc. (if any) are stopped.                                                                                                                                                                                           |  |  |
| 43       | NC           | N/A        | No Connection.                                                                                                                                                                                                                                                |  |  |
| 44       | GNDXTAL      | PWR        | GND for XTAL                                                                                                                                                                                                                                                  |  |  |
|          | X1_25        | IN         | Crystal input, Nominally 25.00MHz.                                                                                                                                                                                                                            |  |  |
| 46       | X2           | OUT        | Crystal output.                                                                                                                                                                                                                                               |  |  |
| 47       | VDDXTAL      | PWR        | Power supply for XTAL, nominal 3.3V                                                                                                                                                                                                                           |  |  |
| 48       | vvTIM        | IN         | This pin is the Test Input Mode pin. A '0' on this pin puts the part in normal operating mode. A '1' on this pin puts the part in Test Input Mode, bypassing the PLL. This pin should be either pulled to ground with an external 10Kohm resistor or grounded |  |  |

3







Stresses above the ratings listed below can cause permanent damage to the 9FGL839. These ratings, which are standard values for IDT commercially rated parts, are stress ratings only. Functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods can affect product reliability. Electrical parameters are guaranteed only over the recommended operating temperature range.

| PARAMETER                | SYMBOL          | CONDITIONS                             | MIN     | TYP | MAX                  | UNITS | NOTES |
|--------------------------|-----------------|----------------------------------------|---------|-----|----------------------|-------|-------|
| 3.3V Core Supply Voltage | VDD, VDDA       | VDD for core logic and PLL             |         |     | 4.6                  | V     | 1,2   |
| IO Supply Voltage        | VDDIO           | VDD for differential IO                |         |     | 4.6                  | ٧     | 1,2   |
| Input Low Voltage        | V <sub>IL</sub> |                                        | GND-0.5 |     |                      | V     | 1     |
| Input High Voltage       | V <sub>IH</sub> | Except for SMBus interface             |         |     | V <sub>DD</sub> +0.5 | ٧     | 1     |
| Input High Voltage       | $V_{IHSMB}$     | SMBus clock and data pins (if present) |         |     | 5.5                  | ٧     | 1     |
| Storage Temperature      | Ts              |                                        | -65     |     | 150                  | °C    | 1     |
| Junction Temperature     | Tj              |                                        |         |     | 125                  | °C    | 1     |
| Input ESD protection     | ESD prot        | Human Body Model                       | 2000    |     |                      | V     | 1     |

<sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production.

## **Electrical Characteristics-Input/Supply/Common Parameters**

 $T_A = T_{COM \text{ or }} T_{IND}$ ; Supply Voltage  $V_{DD/} V_{DDA} = 3.3 \text{ V +/-5\%}$ , VDDIO = 1.05V to 3.3V +/-5%

| PARAMETER          | SYMBOL                                                                                                                                | CONDITIONS                                                                                                                                                         | MIN       | TYP   | MAX                   | UNITS  | NOTES |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------|-----------------------|--------|-------|
| Ambient Operating  | T <sub>COM</sub>                                                                                                                      | Commmercial range                                                                                                                                                  | 0         |       | 70                    | °C     | 1     |
| Temperature        | $T_IND$                                                                                                                               | Industriall range                                                                                                                                                  | -40       |       | 85                    | °C     | 1     |
| Input High Voltage | $V_{IHOE}$                                                                                                                            | OE# pins                                                                                                                                                           | 1.5       |       | $V_{DD} + 0.3$        | ٧      | 1     |
| Input High Voltage | V <sub>IH</sub>                                                                                                                       | Single-ended inputs, except SMBus, low threshold and tri-level inputs                                                                                              | 2         |       | V <sub>DD</sub> + 0.3 | ٧      | 1     |
| Input Low Voltage  | $V_{IL}$                                                                                                                              | Single-ended inputs, except SMBus, low threshold and tri-level inputs                                                                                              | GND - 0.3 |       | 0.8                   | ٧      | 1     |
|                    | $I_{\rm IN}$                                                                                                                          | Single-ended inputs, $V_{IN} = GND$ , $V_{IN} = VDD$                                                                                                               | -5        | +/-3  | 5                     | uA     | 1     |
| Input Current      | I <sub>INP</sub>                                                                                                                      | Single-ended inputs $V_{\text{IN}} = 0 \text{ V}$ ; Inputs with internal pull-up resistors $V_{\text{IN}} = \text{VDD}$ ; Inputs with internal pull-down resistors | -200      | +/-75 | 200                   | uA     | 1     |
| Input Frequency    | Fin                                                                                                                                   | $V_{DDA,}V_{DD}$                                                                                                                                                   |           | 25    |                       | MHz    | 2     |
| Pin Inductance     | $L_{pin}$                                                                                                                             |                                                                                                                                                                    |           | 6     | 7                     | nΗ     | 1     |
|                    | $C_{IN}$                                                                                                                              | Logic Inputs                                                                                                                                                       | 1.5       | 4     | 5                     | pF     | 1     |
| Capacitance        | C <sub>OUT</sub>                                                                                                                      | Output pin capacitance                                                                                                                                             |           | 5     | 6                     | pF     | 1     |
| Clk Stabilization  | Stabilization T <sub>STAB</sub> From V <sub>DD</sub> Power-Up and after input clock stabilization or de-assertion of PD# to 1st clock |                                                                                                                                                                    |           | 0.5   | 1                     | ms     | 1,2   |
| OE# Latency        | t <sub>LATOE#</sub>                                                                                                                   | DIF start after OE# assertion DIF stop after OE# deassertion                                                                                                       | 1         | 2     | 4                     | clocks | 1     |
| Tfall              | t <sub>F</sub>                                                                                                                        | Fall time of control inputs                                                                                                                                        |           |       | 10                    | ns     | 1,2   |
| Trise              | $t_R$                                                                                                                                 | Rise time of control inputs                                                                                                                                        |           |       | 10                    | ns     | 1,2   |

<sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production.

<sup>&</sup>lt;sup>2</sup> Operation under these conditions is neither implied nor guaranteed.

<sup>&</sup>lt;sup>2</sup>Control input must be monotonic from 20% to 80% of input swing.

<sup>&</sup>lt;sup>3</sup>Time from deassertion until outputs are >200 mV



 $T_A = T_{COM \text{ or }} T_{IND}$ ; Supply Voltage  $V_{DD/} V_{DDA} = 3.3 \text{ V +/-5\%}$ , VDDIO = 1.05V to 3.3V +/-5%

| PARAMETER              | SYMBOL     | CONDITIONS                                                                              |      | TYP  | MAX  | UNITS  | NOTES   |
|------------------------|------------|-----------------------------------------------------------------------------------------|------|------|------|--------|---------|
| Slew rate              | Trf        | Scope averaging on                                                                      | 1    | 2    | 3    | V/ns   | 1, 2, 3 |
| Slew rate matching     | ΔTrf       | Slew rate matching, Scope averaging on                                                  |      | 7.6  | 20   | %      | 1, 2, 4 |
| Voltage High           | VHigh      | Statistical measurement on single-ended signal using oscilloscope math function. (Scope | 480  | 590  | 850  | mV     | 1       |
| Voltage Low            | VLow       | averaging on)                                                                           | -150 | 9    | 150  | ] '''' | 1       |
| Max Voltage            | Vmax       | Measurement on single ended signal using                                                |      | 609  | 1150 | mV     | 1       |
| Min Voltage            | Vmin       | absolute value. (Scope averaging off)                                                   | -300 | -19  |      | IIIV   | 1       |
| Vswing                 | Vswing     | Scope averaging off                                                                     | 300  | 1162 |      | mV     | 1, 2    |
| Crossing Voltage (abs) | Vcross_abs | Scope averaging off                                                                     | 250  | 292  | 550  | mV     | 1, 5    |
| Crossing Voltage (var) | Δ-Vcross   | Scope averaging off                                                                     |      | 23   | 140  | mV     | 1, 6    |

<sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production.  $C_L = 2pF$ . (100Ω differential trace impedance).

# Electrical Characteristics-Current Consumption

 $T_A = T_{COM \text{ or }} T_{IND}$ ; Supply Voltage  $V_{DD}/V_{DDA} = 3.3 \text{ V } +/-5\%$ , VDDIO = 1.05V to 3.3V +/-5%

| -                 | A CONTOL HAD? 113    | 0 00, 00,                | ,                                           |     |       |     |       |       |
|-------------------|----------------------|--------------------------|---------------------------------------------|-----|-------|-----|-------|-------|
|                   | PARAMETER SYMBOL     |                          | CONDITIONS                                  | MIN | TYP   | MAX | UNITS | NOTES |
| Operating Current |                      | I <sub>DDVDD, VDDA</sub> | $C_L = 2pF$ ; VDD/VDDA rail, all outputs on |     | 35    | 42  | mA    | 1     |
|                   | , ,                  | I <sub>DDVDDIO</sub>     | $C_L = 2pf$ ; VDDIO rail, all outputs on    |     | 14    | 20  | mA    | 1     |
|                   | Powerdown Current    | I <sub>DDVDD, VDDA</sub> | Power Down, VDD/VDDA Rail                   |     | 5.3   | 8   | mA    | 1     |
| L                 | I <sub>DDVDDIO</sub> |                          | Power Down, VDDIO Rail                      |     | 0.001 | 0.1 | mA    | 1     |

<sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production.

## Electrical Characteristics-Skew and Differential Jitter Parameters

 $T_{A} = T_{COM \ or} \ T_{IND}; \ Supply \ Voltage \ V_{DD/} V_{DDA} = 3.3 \ V \ +/-5\%, \ VDDIO = 1.05V \ to \ 3.3V \ +/-5\%$ 

| PARAMETER              | SYMBOL                | CONDITIONS                               | MIN | TYP  | MAX | UNITS | NOTES |
|------------------------|-----------------------|------------------------------------------|-----|------|-----|-------|-------|
| DIF{x:0]               | t <sub>SKEW_ALL</sub> | Output-to-Output Skew across all outputs |     | 50   | 100 | ps    | 1,2,3 |
| Duty Cycle             | t <sub>DC</sub>       | Measured differentially, PLL Mode        | 45  | 49.4 | 55  | %     | 1,3   |
| Jitter, Cycle to cycle | t <sub>jcyc-cyc</sub> | PLL mode                                 |     | 17.5 | 50  | ps    | 1,3,4 |

#### Notes for preceding table:

<sup>&</sup>lt;sup>2</sup> Measured from differential waveform

<sup>&</sup>lt;sup>3</sup> Slew rate is measured through the Vswing voltage range centered around differential 0V. This results in a +/-150mV window around differential 0V.

<sup>&</sup>lt;sup>4</sup> Matching applies to rising edge rate of Clock / falling edge rate of Clock#. It is measured in a +/-75mV window centered on the average cross point where Clock rising meets Clock# falling. The median cross point is used to calculate the voltage thresholds the oscilloscope uses for the edge rate calculations.

<sup>&</sup>lt;sup>5</sup> Vcross is defined as voltage where Clock = Clock# measured on a component test board and only applies to the differential rising edge (i.e. Clock rising and Clock# falling).

<sup>&</sup>lt;sup>6</sup> The total variation of all Vcross measurements in any particular system. Note that this is a subset of V\_cross\_min/max (V\_cross absolute) allowed. The intent is to limit Vcross induced modulation by setting V cross delta to be smaller than V cross abs.

<sup>&</sup>lt;sup>1</sup> Measured into fixed 2 pF load cap. Input to output skew is measured at the first output edge following the corresponding input.

<sup>&</sup>lt;sup>2</sup> Measured from differential cross-point to differential cross-point. This parameter can be tuned with external feedback path, if present.

<sup>&</sup>lt;sup>3</sup> Guaranteed by design and characterization, not 100% tested in production.

<sup>&</sup>lt;sup>4</sup> Measured from differential waveform



 $T_{A} = T_{COM \, or} \, T_{IND}; \, Supply \, \, Voltage \, \, V_{DD/} V_{DDA} = 3.3 \, \, V \, \, +/-5\%, \, \, VDDIO = 1.05V \, \, to \, \, 3.3V \, \, +/-5\%$ 

| PARAMETER    | SYMBOL                    | CONDITIONS                                           |  | TYP | MAX | INDUSTRY<br>LIMIT | UNITS       | Notes |
|--------------|---------------------------|------------------------------------------------------|--|-----|-----|-------------------|-------------|-------|
|              | t <sub>iphPCleG1</sub>    | PCIe Gen 1                                           |  | 23  | 40  | 86                | ps (p-p)    | 1,2,3 |
|              | +                         | PCIe Gen 2 Lo Band<br>10kHz < f < 1.5MHz             |  | 0.6 | 0.8 | 3                 | ps<br>(rms) | 1,2   |
| Phase Jitter | <sup>t</sup> jphPCleG2    | PCIe Gen 2 High Band<br>1.5MHz < f < Nyquist (50MHz) |  | 1.9 | 2.5 | 3.1               | ps<br>(rms) | 1,2   |
|              | t <sub>jphPCleG3COM</sub> | PCIe Gen3, (Common Clock and Data Clock)             |  | 0.4 | 0.6 | 1                 | ps<br>(rms) | 1,2   |
|              | t <sub>jphPCleG3</sub>    | PCIe Gen3 (Separate Reference no Spread -<br>SRnS)   |  | 0.4 | 0.6 | 0.7               | ps<br>(rms) | 1,2   |

<sup>&</sup>lt;sup>1</sup> Applies to all outputs.

# **Clock Periods-Differential Outputs**

|         |                        | Measurement Window           |                                      |                                      |                            |                                      |                                      |                              |       |       |
|---------|------------------------|------------------------------|--------------------------------------|--------------------------------------|----------------------------|--------------------------------------|--------------------------------------|------------------------------|-------|-------|
|         | Comton                 | 1 Clock                      | 1us                                  | 0.1s                                 | 0.1s                       | 0.1s                                 | 1us                                  | 1 Clock                      |       |       |
| SSC OFF | Center<br>Freq.<br>MHz | -c2c jitter<br>AbsPer<br>Min | -SSC<br>Short-Term<br>Average<br>Min | - ppm<br>Long-Term<br>Average<br>Min | 0 ppm<br>Period<br>Nominal | + ppm<br>Long-Term<br>Average<br>Max | +SSC<br>Short-Term<br>Average<br>Max | +c2c jitter<br>AbsPer<br>Max | Units | Notes |
| DIF     | 100.00                 | 9.91450                      |                                      | 9.99950                              | 10.00000                   | 10.00050                             |                                      | 10.08550                     | ns    | 1,2,3 |

<sup>&</sup>lt;sup>2</sup> See http://www.pcisig.com for complete specs

<sup>&</sup>lt;sup>3</sup> Sample size of at least 100K cycles. This figures extrapolates to 108ps pk-pk @ 1M cycles for a BER of 1-12.



ICS
FGL839AIL
YYWW
COO
LOT

ICS
9FGL839AL
YYWW
COO
LOT

#### Notes:

- 1. "LOT" is the lot number.
- 2. YYWW is the last two digits of the year and week that the part was assembled.
- 3. "L" denotes RoHS compliant package.
- 4. "I" denotes industrial temperature range.
- 4. "COO" denotes country of origin.

# **Thermal Characteristics**

| Parameter                           | Symbol        | Conditions     | Min. | Тур. | Max. | Units |
|-------------------------------------|---------------|----------------|------|------|------|-------|
| Thermal Resistance Junction to      | $\theta_{JA}$ | Still air      |      | 34   |      | °C/W  |
| Ambient                             | $\theta_{JA}$ | 1 m/s air flow |      | 31   |      | °C/W  |
|                                     | $\theta_{JA}$ | 2 m/s air flow |      | 29   |      | °C/W  |
| Thermal Resistance Junction to Case | θЈС           |                |      | 31.7 |      | °C/W  |





|                | Millim     | eters   |  |
|----------------|------------|---------|--|
| Symbol         | Min        | Max     |  |
| Α              | 0.8        | 1.0     |  |
| A1             | 0          | 0.05    |  |
| A3             | 0.20 Re    | ference |  |
| b              | 0.15       | 0.25    |  |
| е              | 0.40 BASIC |         |  |
| D x E BASIC    | 6.00 >     | 6.00    |  |
| D2 MIN./MAX.   | 4.10       | 4.30    |  |
| E2 MIN./MAX.   | 4.10       | 4.30    |  |
| L MIN./MAX.    | 0.35       | 0.45    |  |
| N              | 48         |         |  |
| $N_D$          | 12         |         |  |
| N <sub>E</sub> | 12         |         |  |

# **Ordering Information**

| Part / Order Number | Shipping Package | Package       | IDT Package Code | Temperature  |
|---------------------|------------------|---------------|------------------|--------------|
| 9FGL839AKLF         | Trays            | 48-pin VFQFPN | NDG48            | 0 to +70°C   |
| 9FGL839AKLFT        | Tape and Reel    | 48-pin VFQFPN | NDG48            | 0 to +70°C   |
| 9FGL839AKILF        | Trays            | 48-pin VFQFPN | NDG48            | -40 to +85°C |
| 9FGL839AKILFT       | Tape and Reel    | 48-pin VFQFPN | NDG48            | -40 to +85°C |

<sup>&</sup>quot;LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology (IDT) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.

<sup>&</sup>quot;A" is the device revision designator (will not correlate with the datasheet revision).



| Rev. | Issuer | Issue Date | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Page #   |
|------|--------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| Α    | RDW    | 1/6/2012   | Updated Features/Benefits     Updated Power Connections Table     Updated Electrical Tables to Final, removed references to 125M     Adding mark information and Thermal Data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1,2, 5-8 |
| В    | RDW    | 7/21/2014  | <ol> <li>4. Adding mark information and Thermal Data</li> <li>1a. Updated DS title from "Frequency Synthesizer" to "Clock Generator" and updated "PCle Gen2/3" to "PCle Gen1-2-3".</li> <li>1b. Updated general description and features/benefits</li> <li>2. Updated IDDVDD, VDDA max parameter from 40mA to 42mA.</li> <li>3. Updated IDDVDD, VDDA power down max parameter from 6mA to 8mA</li> <li>4. Reduced max cycle to cycle jitter from 85ps to 50ps.</li> <li>5. Added INDUSTRY LIMIT to phase jitter table and specified MAX separately. Added separate line for SRnS spec.</li> <li>6. Reduced VHigh min from 500mV to 480mV. Min Vswing is still &gt;1000mV against PCle SIG 300mV limit</li> </ol> |          |

9FGL839

10



#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:

www.renesas.com/contact/

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Clock Synthesizer/Jitter Cleaner category:

Click to view products by Renesas manufacturer:

Other Similar products are found below:

MPC9230EIR2 PL902166USY 954204CGLF 9LPRS485DGLF PL902167USY MAXREFDES161# 8V19N490ABDGI LMK04821NKDT CDCE937QPWRQ1 PI6CX201ALE 9LPRS355BGLF CDCEL913IPWRQ1 ABMJB-903-101UMG-T5 ABMJB-903-150UMG-T5 ABMJB-903-151UMG-T5 AD9542BCPZ AD9578BCPZ 9FG104EFILF 9FG104EFLF 308RILF 840001BGI-25LF 843004AGLF 843801AGI-24LF 844004BGI-01LF 844S42BKILF 8A34044C-000NLG 954226AGLF 9FG108EFLF 9LPR363EGLF 9LPRS355BKLF 9LPRS365BGLF MK2703BSILF GS4915-INE3 9DB306BLLF ABMJB-902-155USY-T5 ABMJB-902-156USY-T5 ABMJB-902-Q76USY-T5 ABMJB-902-Q76USY-T5