

### EL9115

Triple Analog Video Delay Line

FN7441 Rev 7.00 January 12, 2012

The EL9115 is a triple analog delay line that allows skew compensation between any three signals. This part is perfect for compensating for the skew introduced by a typical CAT-5 cable with differing electrical lengths on each pair.

The EL9115 can be programmed in steps of 2ns up to 62ns total delay on each channel.

## Ordering Information

| PART<br>NUMBER<br>(Notes 1, 2, 3) | PART<br>MARKING | PACKAGE<br>(Pb-free) | PKG.<br>DWG. # |
|-----------------------------------|-----------------|----------------------|----------------|
| EL9115ILZ                         | 9115ILZ         | 20 Ld 5mmx5mm QFN    | L20.5x5C       |

#### NOTES:

- Add "-T\*" suffix for tape and reel. Please refer to Tech Brief <u>TB347</u> for details on reel specifications.
- 2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
- For Moisture Sensitivity Level (MSL), please see device information page for <u>EL9115</u>. For more information on MSL, please see Tech Brief <u>TB363</u>.

#### **Features**

- · 62ns total delay
- · 2ns delay step increments
- · Operates from ±5V supply
- · Up to 122MHz bandwidth
- · Low power consumption
- · 20 Ld QFN (5mmx5mm) package
- · Pb-free (RoHS compliant)

## **Applications**

- · Skew control for RGB
- · Analog beamforming

### **Pinout**



**EXPOSED DIEPLATE SHOULD BE CONNECTED TO -5V** 

## **Absolute Maximum Ratings** (T<sub>A</sub> = +25°C)

### **Operating Conditions**

| Operating Junction Temperature . | +135°C        |
|----------------------------------|---------------|
| Ambient Operating Temperature .  | 40°C to +85°C |

### **Thermal Information**

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

#### NOTE:

4.  $\theta_{JA}$  is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief <u>TB379</u> for details.

**DC Electrical Specifications**  $V_{SA}$ + =  $V_{A}$ + = +5V,  $V_{SA}$ - =  $V_{A}$ - = -5V,  $V_{A}$  = +25°C, exposed die plate = -5V, unless otherwise specified.

| PARAMETER           | DESCRIPTION                     | CONDITIONS                                         | MIN<br>(Note 5) | TYP   | MAX<br>(Note 5) | UNIT      |
|---------------------|---------------------------------|----------------------------------------------------|-----------------|-------|-----------------|-----------|
| V+                  | Positive Supply Range           |                                                    | +4.5            |       | +5.5            | V         |
| V-                  | Negative Supply Range           |                                                    | -4.5            |       | -5.5            | V         |
| G_0                 | Gain Zero Delay                 | X2 = 5V, 150Ω load                                 | 1.81            | 1.9   | 2.04            |           |
| G_m                 | Gain Mid Delay                  |                                                    | 1.64            | 1.8   | 1.97            |           |
| G_f                 | Gain Full Delay                 |                                                    | 1.46            | 1.7   | 1.97            |           |
| DG_m0               | Difference in Gain, 0 to Mid    |                                                    | -10             | -4    | 2.3             | %         |
| DG_f0               | Difference in Gain, 0 to Full   |                                                    | -17.5           | -9    | 0.3             | %         |
| DG_fm               | Difference in Gain, Mid to Full |                                                    | -15             | -5    | 4               | %         |
| V <sub>IN</sub>     | Input Voltage Range             | Gain falls to 90% of nominal                       | -0.7            |       | 1.2             | V         |
| I <sub>B</sub>      | Input Bias Current              |                                                    |                 | 1     | 5               | μΑ        |
| R <sub>IN</sub>     | Input Resistance                |                                                    |                 | 10    |                 | $M\Omega$ |
| V <sub>OS_0</sub>   | Output Offset 0 Delay           | $X2 = +5V$ , $75 + 75\Omega$ load                  | -90             | 0     | 90              | mV        |
| V <sub>OS_M</sub>   | Output Offset Mid Delay         |                                                    | -90             | 0     | 90              | mV        |
| V <sub>OS_F</sub>   | Output Offset Full Delay        |                                                    | -90             | 0     | 90              | mV        |
| Z <sub>OUT</sub>    | Output Impedance                | Chip enable = +5V                                  | 4.5             | 5     | 6.3             | Ω         |
|                     |                                 | Chip enable = 0V                                   |                 | 1     |                 | МΩ        |
| +PSRR               | Rejection of Positive Supply    | X2 = +5V into $75 + 75Ω$ load                      |                 | -38   |                 | dB        |
| -PSRR               | Rejection of Negative Supply    | X2 = +5V into $75 + 75Ω$ load                      |                 | -53   |                 | dB        |
| I <sub>SP</sub>     | Supply Current (Note 5)         | Chip enable = +5V current on V <sub>SP</sub>       | 75              | 87    | 115             | mA        |
| I <sub>SM</sub>     | Supply Current (Note 5)         | Chip enable = +5V current in V <sub>SM</sub>       | -15.25          | -12.5 | -9.75           | mA        |
| I <sub>SMO</sub>    | Supply Current (Note 5)         | Chip enable = +5V current in V <sub>SMO</sub>      | -15.25          | -13   | -11             | mA        |
| I <sub>SPO</sub>    | Supply Current (Note 5)         | Chip enable = +5V current in V <sub>SPO</sub>      | 10              | 11.8  | 15.5            | mA        |
| ΔISP                | Supply Current (Note 5)         | Increase in I <sub>SP</sub> per unit step in delay |                 | 0.9   |                 | mA        |
| I <sub>SP OFF</sub> | Supply Current (Note 5)         | Chip enable = 0V current in V <sub>SP</sub>        |                 | 1.6   |                 | mA        |
| lout                | Output Drive Current            | 10Ω load, 0.5V drive, X2 = 5V                      | 40              |       |                 | mA        |
| L <sub>HI</sub>     | Logic High                      | Switch high threshold                              |                 | 1.25  | 1.6             | V         |
| L <sub>LO</sub>     | Logic Low                       | Switch low threshold                               | 0.8             | 1.15  |                 | V         |



## **AC Electrical Specifications** $V_{SA}$ + = $V_A$ + = +5V, $V_{SA}$ - = $V_A$ - = -5V, $V_{SA}$ - = +25°C, exposed die plate = -5V, unless otherwise specified.

| PARAMETER                       | DESCRIPTION                                        | CONDITIONS                                                                                                                                                                                                     | MIN<br>(Note 5) | TYP | MAX<br>(Note 5) | UNIT              |
|---------------------------------|----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----------------|-------------------|
| BW -3dB                         | 3dB Bandwidth                                      | 0ns Delay Time                                                                                                                                                                                                 |                 | 122 |                 | MHz               |
| BW 0.1dB                        | 0.1dB Bandwidth                                    | 0ns Delay Time                                                                                                                                                                                                 |                 | 60  |                 | MHz               |
| SR                              | Slew Rate                                          | 0ns Delay Time                                                                                                                                                                                                 |                 | 400 |                 | V/µs              |
| t <sub>R</sub> - t <sub>F</sub> | Transient Response Time                            | 20% to 80%, for all delays, 1V step                                                                                                                                                                            |                 | 2.5 |                 | ns                |
| V <sub>OVER</sub>               | Voltage Overshoot                                  | For any delay, response to 1V step input                                                                                                                                                                       |                 | 5   |                 | %                 |
| Glitch                          | Switching Glitch                                   | Time for o/p to settle after last s_clock edge                                                                                                                                                                 |                 | 100 |                 | ns                |
| THD                             | Total Harmonic Distortion                          | 1V <sub>P-P</sub> 10MHz sinewave, offset by +0.2V at mid delay setting                                                                                                                                         |                 | -50 | -40             | dB                |
| X <sub>t</sub>                  | Hostile Crosstalk                                  | Stimulate G, measure R/B at 1MHz                                                                                                                                                                               |                 | -80 |                 | dB                |
| V <sub>N</sub>                  | Output Noise                                       | Gain X2, measured at 75Ω load                                                                                                                                                                                  |                 | 2.5 |                 | mV <sub>RMS</sub> |
| d <sub>t</sub>                  | Nominal Delay Increment                            | Note 7                                                                                                                                                                                                         | 1.75            | 2   | 2.25            | ns                |
| t <sub>MAX</sub>                | Maximum Delay                                      |                                                                                                                                                                                                                | 55              | 62  | 70              | ns                |
| D <sub>ELDT</sub>               | Delay Diff Between Channels                        |                                                                                                                                                                                                                |                 | 1.6 |                 | %                 |
| t <sub>PD</sub>                 | Propagation Delay                                  | Measured input to output                                                                                                                                                                                       |                 | 9.8 |                 | ns                |
| t <sub>MAX</sub>                | Max s_clock Frequency                              | Maximum programming clock speed                                                                                                                                                                                |                 |     | 10              | MHz               |
| t_en_ck                         | Minimum Separation Between Serial Enable and Clock | Check enable low edge can occur after t_en_ck of previous (ignored) clock and up to before t_en_ck of next (wanted) clock. Clock edges occurring within t_en_ck of the enable edge will have uncertain effect. |                 | 10  |                 | ns                |

### NOTES:

- 5. Compliance to datasheet limits is assured by one or more methods: production test, characterization and/or design.
- 6. All supply currents measured with Delay R = 0ns, G = mid delay, B = full delay.
- 7. Delay increment limits are derived by taking Maximum Delay limits and dividing by the number of steps for the device (e.g., the number of steps for the EL9115 is 31).

## Pin Descriptions

| PIN NUMBER | PIN NAME | PIN DESCRIPTION                                             |
|------------|----------|-------------------------------------------------------------|
| 1          | VSP      | +5V for delay circuitry and input amp                       |
| 2          | RIN      | Red channel input, ref GND                                  |
| 3          | GND      | 0V for delay circuitry supply                               |
| 4          | GIN      | Green channel input, ref GND                                |
| 5          | VSM      | -5V for input amp                                           |
| 6          | BIN      | Blue channel input, ref GND                                 |
| 7          | CENABLE  | Chip enable logical +5V enables chip                        |
| 8          | NSENABLE | ENABLE for serial input; enable on low                      |
| 9          | SDATA    | Data into registers; logic threshold 1.2V                   |
| 10         | SCLOCK   | Clock to enter data; logical; data written on negative edge |
| 11         | BOUT     | Blue channel output, ref GND <sub>O</sub>                   |
| 12         | VSMO     | -5V for output buffers                                      |
| 13         | GOUT     | Green channel output, ref GND <sub>O</sub>                  |
| 14         | GNDO     | 0V reference for input and output buffers                   |
| 15         | ROUT     | Red channel output, ref GND <sub>O</sub>                    |
| 16         | VSPO     | +5V for output buffers                                      |



## Pin Descriptions (Continued)

| PIN NUMBER  | PIN NAME | PIN DESCRIPTION                             |
|-------------|----------|---------------------------------------------|
| 17          | TESTB    | Blue channel phase detector output          |
| 18          | TESTG    | Green channel phase detector output         |
| 19          | TESTR    | Red channel phase detector output           |
| 20          | X2       | Sets gain to 2X if input high; X1 otherwise |
| Thermal Pad |          | Must be connected to -5V                    |

## **Typical Performance Curves**



FIGURE 1. GAIN vs FREQUENCY



FIGURE 3. DC OFFSET vs DELAY TIME (GAIN = 2X)



FIGURE 2. GAIN vs FREQUENCY



FIGURE 4. DC OFFSET vs DELAY TIME (GAIN = 1X)

## Typical Performance Curves (Continued)



FIGURE 5. RISE TIME vs DELAY TIME



FIGURE 7. DISTORTION vs FREQUENCY





FIGURE 6. FALL TIME vs DELAY TIME



FIGURE 8. POSITIVE SUPPLY CURRENT vs DELAY TIME



FIGURE 10.  $I_{SUPPLY}$ - vs  $V_{SUPPLY}$ -

## Typical Performance Curves (Continued)



FIGURE 11. PACKAGE POWER DISSIPATION VS AMBIENT TEMPERATURE



FIGURE 12. PACKAGE POWER DISSIPATION VS AMBIENT TEMPERATURE



FIGURE 13. EL9115 BLOCK DIAGRAM

## Applications Information

EL9115 is a triple analog delay line receiver that allows skew compensation between any three high frequency signals. This part compensates for time skew introduced by a typical CAT-5 cable with differing electrical lengths on each pair. The EL9115 can be independently programmed via SPI interface in steps of 2ns up to 62ns total delay on each channel while achieving over 80MHz bandwidth.

Figure 13 shows the EL9115 block diagram. The three analog inputs are ground reference single-ended signals. After the signal is received, the delay is introduced by switching filter blocks into the signal path. Each filter block is an all-pass filter introducing 2ns delay. In addition to time delay, each filter block also introduces some low pass filtering. As a result, the bandwidth of the signal path decreases from 120MHz at 0ns delay setting to 80MHz at the maximum delay setting, as shown in Figure 1 of the "Typical Performance Curves" on page 4.

In addition to delay, the extra amplifiers in the signal path also introduce offset voltage. The output offset voltage can shift by 100mV for X2 high setting and 50mV for X2 low.

In operation, it is best to allocate the most delayed signal Ons delay and then increase the delay on the other channels to bring them into line. This will result in the lowest power and distortion solution to balancing delays.

### **Power Dissipation**

As the delay setting increases, additional filter blocks turn on and insert into the signal path. For each 2ns of delay per channel,  $V_{SP}$  current increases by 0.9mA while  $V_{SM}$  does not change significantly. Under the extreme settings, the positive supply current reaches 140mA and the negative supply current can be 35mA. Operating at  $\pm 5V$  power supply, the total power dissipation is as shown in Equation 1:

$$PD = 5 \cdot 140 \text{ mA} + 5 \cdot 35 \text{ mA} = 875 \text{ mW}$$
 (EQ. 1)

 $\theta_{JA}$  required for long term reliable operation can be calculated. This is done using Equation 2:

$$\theta_{JA} = (T_J - T_A)/PD = 57^{\circ}C/W$$
 (EQ. 2)

where:

T<sub>J</sub> is the maximum junction temperature (+135°C)

T<sub>A</sub> is the maximum ambient temperature (+85°C)

For a 20 Ld package in a proper layout PCB heat-sinking copper area, 40°C/W  $\theta_{JA}$  thermal resistance can be achieved. To disperse the heat, the bottom heat-spreader must be soldered to the PCB. Heat flows through the heat-spreader to the circuit board copper then spreads and convects to air. Thus, the PCB copper plane becomes the heatsink (see TB389). This has proven to be a very effective technique. A separate application note, which details the 20 Ld QFN PCB design considerations, is available.

**TABLE 1. SERIAL BUS DATA** 

| vwxyz | DELAY |
|-------|-------|
| 00000 | 0     |
| 00001 | 2     |
| 00010 | 4     |
| 00011 | 6     |
| 00100 | 8     |
| 00101 | 10    |
| 00110 | 12    |
| 00111 | 14    |
| 01000 | 16    |
| 01001 | 18    |
| 01010 | 20    |
| 01011 | 22    |
| 01100 | 24    |
| 01101 | 26    |
| 01110 | 28    |
| 01111 | 30    |
| 10000 | 32    |
| 10001 | 34    |
| 10010 | 36    |
| 10011 | 38    |
| 10100 | 40    |
| 10101 | 42    |
| 10110 | 44    |
| 10111 | 46    |
| 11000 | 48    |
| 11001 | 50    |
| 11010 | 52    |
| 11011 | 54    |
| 11100 | 56    |
| 11101 | 58    |
| 11110 | 60    |
| 11111 | 62    |

NOTE: Delay register word = 0abvwxyz; Red register - ab = 01; Green register - ab = 10; Blue register - ab = 11; vwxyz selects delay.

## Serial Bus Operation

On the first negative clock edge after NSEnable goes low, read the input from DATA (Figure 14). This DATA level should be 0 (write into registers); READ is not supported. Read the next two data bits on subsequent negative edges and interpret them as the register to be filled. Reg 01 = R, 02 = G, 03 = B, 00 test use. Read the next five bits of data and send them to register. At the end of each block of 8 bits, any further data is treated as being a new word. Data entered is shifted directly to the final



registers as it is clocked in. Initial value of all registers on power-up is 0. It is the user's responsibility to send complete patterns of 8 clock cycles, even if the first bit is set to 1. If less than 8 bits are sent, data will only be partially shifted through the registers. The pattern of 8 starts with NSEnable going low, so it is good practice to frame each word within an NS enable burst.

#### Test Pins

Three test pins are provided (Test R, Test G, Test B). During normal operation, the test pins output pulses of current for a duration of the overlap between the inputs, as shown in Figure 15:

Test\_R pulse = Red out (A) wrt Green out (B)

Test\_G pulse = Green out wrt Blue out

Test B pulse = Blue out wrt Red out

Averaging the current gives a direct measure of the delay between the two edges. When A precedes B the current pulse is  $+50\mu\text{A}$ , and the output voltage goes up. When B precedes A, the pulse is  $+50\mu\text{A}$ .

For the logic to work correctly, A and B must have a period of overlap while they are high (a delay longer than the pulse width cannot be measured).

Signals A and B are derived from the video input by comparing the video signal with a slicing level, which is set by an internal DAC. This enables the delay to be measured either from the rising edges of sync-like signals encoded on top of the video or from a dedicated set-up signal. The outputs can be used to set the correct delays for the signals received.

The DAC level is set through the serial input by bits 1 through 4 directed to the test register (00). Table 2 shows the settings for the DAC slice level bits.

#### Test Mode

Bit zero of the test register is set to 0 for normal operation. If it is set to 1 then the device is in Test Mode. In Test Mode, the DAC voltage is directed to the Green channel output, while for the Red and Blue channels, the test outputs are now pulses of current which are generated by looking at the delay between the input and output of the channel. They thus enable the delay to be measured.



FIGURE 14. SERIAL DATA TIMING



FIGURE 15. DELAY DETECTOR

**TABLE 2. DAC SLICE LEVEL SETTINGS** 

| wxyz | DAC/mV |
|------|--------|
| 1000 | -400   |
| 1001 | -350   |
| 1010 | -300   |
| 1011 | -250   |
| 1100 | -200   |
| 1101 | -150   |
| 1110 | -100   |
| 1111 | -50    |
| 0000 | 0      |
| 0001 | 50     |
| 0010 | 100    |
| 0011 | 150    |
| 0100 | 200    |
| 0101 | 250    |
| 0110 | 300    |
| 0111 | 350    |

NOTE: Test Register word = 000wxyzt. If t = 1 test mode else

normal. wxyz fed to DAC. z is LSB

© Copyright Intersil Americas LLC 2004-2011. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners.

For additional products, see  $\underline{www.intersil.com/en/products.html}$ 

Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at <a href="https://www.intersil.com/en/support/qualandreliability.html">www.intersil.com/en/support/qualandreliability.html</a>

Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see <a href="https://www.intersil.com">www.intersil.com</a>



## Quad Flat No-Lead Plastic Package (QFN)









L20.5x5C
20 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE
(COMPLIANT TO JEDEC MO-220)

|        | MILLIMETERS |            |      |       |
|--------|-------------|------------|------|-------|
| SYMBOL | MIN         | NOMINAL    | MAX  | NOTES |
| Α      | 0.80        | 0.90       | 1.00 | -     |
| A1     | 0.00        | 0.02       | 0.05 | -     |
| b      | 0.28        | 0.30       | 0.32 | -     |
| С      |             | 0.20 REF   |      | -     |
| D      |             | 5.00 BASIC |      |       |
| D2     | 3.70 REF    |            |      | 8     |
| E      | 5.00 BASIC  |            |      | -     |
| E2     | 3.70 REF    |            |      | 8     |
| е      | 0.65 BASIC  |            |      | -     |
| L      | 0.35        | 0.40       | 0.45 | -     |
| N      | 20          |            |      | 4     |
| ND     | 5 REF       |            |      | 6     |
| NE     | 5 REF       |            |      | 5     |

Rev. 0 6/06

#### NOTES:

- 1. Dimensioning and tolerancing per ASME Y14.5M-1994.
- 2. Tiebar view shown is a non-functional feature.
- 3. Bottom-side pin #1 I.D. is a diepad chamfer as shown.
- 4. N is the total number of terminals on the device.
- NE is the number of terminals on the "E" side of the package (or Y-direction).
- 6. ND is the number of terminals on the "D" side of the package (or X-direction). ND = (N/2)-NE.
- 7. Inward end of terminal may be square or circular in shape with radius (b/2) as shown.
- 8. If two values are listed, multiple exposed pad options are available. Refer to device-specific datasheet.
- 9. One of 10 packages in MDP0046

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Delay Lines/Timing Elements category:

Click to view products by Renesas manufacturer:

Other Similar products are found below:

MC100EP195BFAG XDL20-3-050S HMC910LC4B HMC877LC3 DS1010-250 DS1023S-50+ DS1100LU-150 DS1100LU-20+ DS1100LU-25+ DS1100LU-30+ DS1100LU-35 DS1100LU-45 DS1100LU-500+ DS1100LU-75+ DS1100U-250 DS1100U-30+ DS1110E-150+ DS1110E-75+ DS1110LE-500+ DS1110S-100+ DS1110S-250+ DS1110S-300+ DS1110S-50+ DS1110S-500+ DS1100U-45+ DS1100U-40+ DS1100U-25+ DS1100LU-50+ DS1100LU-250+ DS1100U-60+ DS1100U-50+ DS1100U-150+ DS1100U-100+ DS1100U-50+ DS1135LU-30+ SY100E196JY DS1813R-10+ DS1010-100 MC100EP196BMNG NB6L295MMNG DS1135Z-6 DS1135Z-25+ DS1135Z-15+ DS1135Z-10+ DS1135LZ-12+ DS1100Z-50+ DS1100Z-200+ DS1100LZ-60+ DS1100LZ-500+ DS1100LZ-50+ DS1100LZ-50+