## Description

The F2950 is a high power, reflective $50 \Omega$, single-pole doublethrow (SP2T) RF switch. This device covers a 100 MHz to 8 GHz frequency range to support a wide variety of applications including WLAN 802.11.

The F2950 uses a single positive supply voltage and is compatible with both 1.8 V and 3.3 V control logic.

## Competitive Advantage

The F2950 provides extremely low insertion loss across a very broad bandwidth while providing high linearity performance across its operating range.

- Optimized for Wi-Fi applications
- Wide bandwidth
- Low insertion loss
- Excellent linearity
- High power handling for large peak-to-average applications
- Fast switching
- No external matching required
- Minimal footprint


## Typical Applications

- 802.11 Wi-Fi
- Wireless Access Points, Gateways and Router Applications
- LTE and 4G Communication Systems
- 2-Way Radios
- General Purpose


## Features

- Low insertion loss: 0.58 dB at 2.5 GHz
- High isolation: 44 dB at 2.5 GHz
- Excellent linearity:
- IIP3 +69 dBm at 2.4 GHz and 5.9 GHz
- IIP2 +115 dBm at 2.4 GHz
- IIP2 +117 dBm at 5.9 GHz
- Second Harmonic: -93dBc at 5.9 GHz
- Third Harmonic: -85 dBc at 5.9 GHz
- Typical switching speed: 170 ns
- Supply voltage: +2.7 V to +5.5 V
- 1.8 V and 3.3 V compatible control logic
- $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ operating temperature range
- $1.5 \mathrm{~mm} \times 1.5 \mathrm{~mm}, 6$-pin DFN package


## Block Diagram

Figure 1. Block Diagram


## Pin Assignments

Figure 2. Pin Assignments for $1.5 \mathrm{~mm} \times 1.5 \mathrm{~mm} \times 0.55 \mathrm{~mm}$ DFN, NEG6 - Top View


## Pin Descriptions

Table 1. Pin Descriptions

| Pin | Name | Function |
| :---: | :---: | :--- |
| 1 | $V_{C T L}$ | Logic control pin. See Table 7 for logic control states. |
| 2 | RFC | RF common port. Matched to $50 \Omega$ in the insertion loss state only. If this pin is not 0V DC, then an external <br> coupling capacitor must be used. |
| 3 | VCC | Power supply. Bypass to GND with capacitors as close as possible to the pin. |
| 4 | RF2 | RF2 port. Matched to $50 \Omega$ in the insertion loss state only. If this pin is not $0 V$ DC, then an external coupling <br> capacitor must be used. |
| 5 | GND | Ground. Ground this pin as close to the device as possible. |
| 6 | RF1 | RF1 port. Matched to $50 \Omega$ in the insertion loss state only. If this pin is not 0V DC, then an external coupling <br> capacitor must be used. |
|  | EP | Exposed pad. Internally connected to GND. Solder this exposed pad to a PCB pad that uses multiple <br> ground vias to provide heat transfer out of the device into the PCB ground planes. These multiple ground <br> vias are also required to achieve the specified RF performance. |

## Renesns

## Absolute Maximum Ratings

Stresses beyond those listed below may cause permanent damage to the device. Functional operation of the device at these or any other conditions beyond those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Table 2. Absolute Maximum Ratings

| Parameter |  | Symbol | Minimum | Maximum | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{C C}$ to GND |  | VCC | -0.3 | +6.0 | V |
| $V_{\text {cti }}$ to GND |  | V LOGIC | -0.3 | $\begin{gathered} \text { Lower of } \\ \left(\mathrm{V}_{\mathrm{cc}}+0.3,3.9\right) \end{gathered}$ | V |
| RF1, RF2, RFC to GND |  | $V_{\text {RF }}$ | -0.3 | +0.3 | V |
| Maximum Input CW Power, $\begin{aligned} & Z_{S}=Z_{L}=50 \Omega, \\ & T_{E P}=25^{\circ} \mathrm{C}, V_{C C}=5.25 \mathrm{~V} \end{aligned}$ <br> (any port, insertion loss state) ${ }^{\text {[a] }}$ | $100 \mathrm{MHz} \leq \mathrm{f}_{\mathrm{RF}} \leq 200 \mathrm{MHz}$ | $\mathrm{P}_{\text {ABSCW1 }}$ |  | 28 | dBm |
|  | $200 \mathrm{MHz}<\mathrm{f}_{\text {RF }} \leq 500 \mathrm{MHz}$ | PabscW2 |  | 29 |  |
|  | $500 \mathrm{MHz}<\mathrm{f}_{\mathrm{RF}} \leq 1 \mathrm{GHz}$ | PABSCW3 |  | 30 |  |
|  | $1 \mathrm{GHz}<\mathrm{f}_{\mathrm{RF}} \leq 6 \mathrm{GHz}$ | PABSCW4 |  | 31 |  |
|  | $\mathrm{f}_{\mathrm{RF}}>6 \mathrm{GHz}$ | PABSCW5 |  | 30 |  |
| Maximum Peak Power, $\begin{aligned} & Z_{S}=Z_{L}=50 \Omega, \\ & T_{E P}=25^{\circ} \mathrm{C}, V_{C C}=5.25 \mathrm{~V} \end{aligned}$ <br> (any port, insertion loss state) ${ }^{[a],[b]}$ | $100 \mathrm{MHz} \leq \mathrm{f}_{\mathrm{RF}} \leq 200 \mathrm{MHz}$ | $\mathrm{P}_{\text {ABSPK1 }}$ |  | 35 | dBm |
|  | $200 \mathrm{MHz}<\mathrm{f}_{\text {RF }} \leq 500 \mathrm{MHz}$ | PABSPK2 |  | 36 |  |
|  | $500 \mathrm{MHz}<\mathrm{f}_{\mathrm{RF}} \leq 1 \mathrm{GHz}$ | $\mathrm{P}_{\text {ABSPK3 }}$ |  | 37 |  |
|  | $1 \mathrm{GHz}<\mathrm{ffF} \leq 6 \mathrm{GHz}$ | $\mathrm{P}_{\text {ABSPK4 }}$ |  | 38 |  |
|  | $\mathrm{f}_{\mathrm{RF}}>6 \mathrm{GHz}$ | $\mathrm{P}_{\text {ABSPK5 }}$ |  | 37 |  |
| Maximum Junction Temperature |  | TJMAX |  | +140 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature Range |  | TSTOR | -65 | +150 | ${ }^{\circ} \mathrm{C}$ |
| Lead Temperature (soldering, 10s) |  | TLEAD |  | +260 | ${ }^{\circ} \mathrm{C}$ |
| Electrostatic Discharge - HBM (JEDEC/ESDA JS-001-2012) |  | $V_{\text {ESDHBM }}$ |  | $\begin{gathered} 2000 \\ \text { (Class C2) } \end{gathered}$ | V |
| Electrostatic Discharge - CDM (JEDEC 22-C101F) |  | $V_{\text {ESDCDM }}$ |  | $\begin{gathered} 500 \\ \text { (Class C2) } \end{gathered}$ | V |

[a] $\mathrm{T}_{E P}$ is the temperature of the exposed paddle.
[b] $5 \%$ duty cycle of 4.6 ms period in a $50 \Omega$ environment.

## Renesas

## Recommended Operating Conditions

## Table 3. Recommended Operating Conditions

| Parameter | Symbol | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Power Supply Voltage | $V_{c c}$ |  | $2.7{ }^{\text {[a] }}$ | 3.3 | 5.5 | $\checkmark$ |
| Operating Temperature Range | TEP | Exposed paddle | -40 | +25 | +105 | ${ }^{\circ} \mathrm{C}$ |
| RF Frequency Range | $\mathrm{f}_{\text {RF }}$ |  | 0.1 |  | 8 | GHz |
| RF Input Power ${ }^{[b]}$ | Prf_CW | CW, insertion loss state | See Figure 3 |  |  | dBm |
|  | Prf_pulse | $5 \%$ duty cycle of 4.6 ms period, insertion loss state | See Figure 3 |  |  |  |
| RFC, RF1, RF2 Port Impedance | $\mathrm{Z}_{\text {RF }}$ |  |  | 50 |  | $\Omega$ |

[a] Functional with reduced performance for $2.3 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}}<2.7 \mathrm{~V}$.
[b] Levels based on: $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to $5.5 \mathrm{~V}, 100 \mathrm{MHz} \leq \mathrm{f}_{\mathrm{RF}} \leq 8 \mathrm{GHz}, \mathrm{Z}_{\mathrm{S}}=\mathrm{Z}_{\mathrm{L}}=50 \Omega$. See Figure 3 for power handling derating vs. RF frequency.

Figure 3. Maximum RF Input Operating Power vs. RF Frequency ( $\mathbf{Z}_{\mathbf{s}}=\mathbf{Z}_{\mathbf{L}}=\mathbf{5 0 \Omega}$ )


## Renesas

## Electrical Characteristics

## Table 4. Electrical Characteristics

See F2950 Typical Application Circuit. Specifications apply when operated with $\mathrm{V}_{\mathrm{CC}}=+3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{EP}}=+25^{\circ} \mathrm{C}, \mathrm{P}_{\mathrm{IN}}=0 \mathrm{dBm}, \mathrm{Z}_{\mathrm{S}}=\mathrm{Z}_{\mathrm{L}}=50 \Omega$, single tone and two tone signals applied at RF1 or RF2 and measured at RFC when in the ON state, PCB board trace and connector losses are deembedded, unless otherwise noted.

| Parameter | Symbol | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Logic Input High Threshold | VIH | V ctl $^{\text {pin }}$ | $1.1{ }^{[6]}$ |  | Lower of $\left(V_{c c}, 3.6\right)$ | V |
| Logic Input Low Threshold | VIL | $V_{\text {CTL }}$ pin | -0.3 |  | 0.6 | V |
| Logic Current | ${\mathrm{IIH}, \mathrm{I}_{\text {IL }}}^{\text {L }}$ | $V_{\text {CTL }}$ pin | -1 |  | +1 | $\mu \mathrm{A}$ |
| DC Current | Icc |  |  | 170 | 250 [] | $\mu \mathrm{A}$ |
| Insertion Loss (RF1 or RF2 to RFC) | IL | $\mathrm{f}_{\text {RF }}=100 \mathrm{MHz}$ to 900 MHz |  | 0.54 | 0.74 | dB |
|  |  | $\mathrm{f}_{\text {RF }}=900 \mathrm{MHz}$ to 2500 MHz [c] |  | 0.58 | 0.79 |  |
|  |  | $\mathrm{f}_{\text {RF }}=2500 \mathrm{MHz}$ to 3700 MHz |  | 0.61 | 0.83 |  |
|  |  | $\mathrm{f}_{\mathrm{RFF}}=3700 \mathrm{MHz}$ to 4900 MHz |  | 0.64 | 0.88 |  |
|  |  | $\mathrm{f}_{\mathrm{RF}}=4900 \mathrm{MHz}$ to 6000 MHz |  | 0.67 | 0.90 |  |
|  |  | $\mathrm{f}_{\mathrm{RF}}=6000 \mathrm{MHz}$ to 8000 MHz |  | 0.73 |  |  |
| Isolation (RF1 or RF2 to RFC) | ISO1 | $\mathrm{f}_{\text {RF }}=100 \mathrm{MHz}$ to 900 MHz | 48 | 53 |  | dB |
|  |  | $\mathrm{f}_{\mathrm{RF}}=900 \mathrm{MHz}$ to 2500 MHz | 39 | 44 |  |  |
|  |  | $\mathrm{f}_{\text {RF }}=2500 \mathrm{MHz}$ to 3700 MHz | 35 | 40 |  |  |
|  |  | $\mathrm{f}_{\text {RF }}=3700 \mathrm{MHz}$ to 4900 MHz | 32 | 37 |  |  |
|  |  | $\mathrm{f}_{\mathrm{FF}}=4900 \mathrm{MHz}$ to 6000 MHz |  | 34 |  |  |
|  |  | $\mathrm{f}_{\mathrm{RF}}=6000 \mathrm{MHz}$ to 8000 MHz |  | 31 |  |  |
| Isolation (RF1 to RF2, RF2 to RF1) | ISO2 | $\mathrm{f}_{\text {RF }}=100 \mathrm{MHz}$ to 900 MHz | 50 | 54 |  | dB |
|  |  | $\mathrm{f}_{\mathrm{RF}}=900 \mathrm{MHz}$ to 2500 MHz | 40 | 44 |  |  |
|  |  | $\mathrm{f}_{\text {RF }}=2500 \mathrm{MHz}$ to 3700 MHz | 35 | 40 |  |  |
|  |  | $\mathrm{f}_{\text {RF }}=3700 \mathrm{MHz}$ to 4900 MHz | 32 | 37 |  |  |
|  |  | $\mathrm{f}_{\text {fF }}=4900 \mathrm{MHz}$ to 6000 MHz |  | 34 |  |  |
|  |  | $\mathrm{f}_{\text {RF }}=6000 \mathrm{MHz}$ to 8000 MHz |  | 30 |  |  |
| Return Loss (RFC, RF1, RF2) | RL | $\mathrm{f}_{\text {RF }}=100 \mathrm{MHz}$ to 900 MHz |  | 25 |  | dB |
|  |  | $\mathrm{f}_{\mathrm{RF}}=900 \mathrm{MHz}$ to 2500 MHz |  | 23 |  |  |
|  |  | $\mathrm{f}_{\text {fF }}=2500 \mathrm{MHz}$ to 3700 MHz |  | 22 |  |  |
|  |  | $f_{\text {RF }}=3700 \mathrm{MHz}$ to 4900 MHz |  | 21 |  |  |
|  |  | $\mathrm{f}_{\text {RF }}=4900 \mathrm{MHz}$ to 6000 MHz |  | 20 |  |  |
|  |  | $\mathrm{f}_{\text {RF }}=6000 \mathrm{MHz}$ to 8000 MHz |  | 20 |  |  |

[a] Items in min/max columns in bold italics are guaranteed by test.
[b] Items in min/max columns that are not bold italics are guaranteed by design characterization.
[c] Minimum or maximum specification guaranteed by test at 2.5 GHz and by design characterization over the whole frequency range.

## Renesns

## Electrical Characteristics

## Table 5. Electrical Characteristics

See F2950 Typical Application Circuit. Specifications apply when operated with $\mathrm{V}_{\mathrm{CC}}=+3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{EP}}=+25^{\circ} \mathrm{C}, \mathrm{P}_{\mathrm{IN}}=0 \mathrm{dBm}, \mathrm{Z}_{\mathrm{S}}=\mathrm{Z}_{\mathrm{L}}=50 \Omega$, single tone and two tone signals applied at RF1 or RF2 and measured at RFC when in the ON state, PCB board trace and connector losses are deembedded, unless otherwise noted.

| Parameter | Symbol | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input IP3 | IIP3 | $\mathrm{f}_{\mathrm{RF}}=2.4 \mathrm{GHz}$ at $\mathrm{P}_{\mathrm{IN}}=+24 \mathrm{dBm} /$ tone 100MHz tone spacing |  |  | 69 |  | dBm |
|  |  | $\mathrm{f}_{\mathrm{RF}}=5.9 \mathrm{GHz}$ at $\mathrm{P}_{\mathrm{IN}}=+24 \mathrm{dBm} /$ tone 100MHz tone spacing |  |  | 69 |  |  |
| Input IP2 | IIP2 | $\begin{aligned} & \mathrm{f}_{1}=700 \mathrm{MHz}, \mathrm{f}_{2}=1.7 \mathrm{GHz} \\ & \mathrm{P}_{\text {IN }}=+24 \mathrm{dBm} / \text { tone } \end{aligned}$ $\text { Measure } 2.4 \mathrm{GHz} \text { product }$ |  |  | 115 |  | dBm |
|  |  | $\begin{aligned} & \mathrm{f}_{1}=2.4 \mathrm{GHz}, \mathrm{f}_{2}=3.5 \mathrm{GHz} \\ & \mathrm{P}_{\mathrm{IN}}=+24 \mathrm{dBm} / \text { tone } \end{aligned}$ $\text { Measure } 5.9 \mathrm{GHz} \text { product }$ |  |  | 117 |  |  |
| Second Harmonic | H2 | $f_{\mathrm{RF}}=2.4 \mathrm{GHz}, \mathrm{P}_{\mathrm{IN}}=+30 \mathrm{dBm}$ <br> Measure 4.8 GHz product |  |  | 104 |  | dBc |
|  |  | $f_{\mathrm{RF}}=5.9 \mathrm{GHz}, \mathrm{P}_{\mathrm{IN}}=+30 \mathrm{dBm}$ <br> Measure 11.8 GHz product |  |  | 93 |  |  |
| Third Harmonic | H3 | $f_{\mathrm{RF}}=2.4 \mathrm{GHz}, \mathrm{P}_{\mathrm{IN}}=+30 \mathrm{dBm}$ <br> Measure 7.2 GHz product |  |  | 85 |  | dBc |
|  |  | $\mathrm{f}_{\mathrm{RF}}=5.9 \mathrm{GHz}, \mathrm{P}_{\mathrm{IN}}=+30 \mathrm{dBm}$ Measure 17.7 GHz product |  |  | 85 |  |  |
| Input 1dB compression [c] | P1dB | $\mathrm{f}_{\mathrm{RF}}=2.4 \mathrm{GHz}$ |  |  | 40 |  | dBm |
|  |  | $\mathrm{f}_{\mathrm{RF}}=6 \mathrm{GHz}$ |  |  | 40 |  |  |
|  |  | $\mathrm{f}_{\mathrm{RF}}=8 \mathrm{GHz}$ |  |  | 39 |  |  |
| Spurious Output[d] | Pspur1 | fout $>5 \mathrm{MHz}$ <br> All ports terminated, RBW $=100$ |  |  | -97 |  | dBm |
|  | Pspur2 | $\mathrm{f}_{\text {out }} \leq 5 \mathrm{MHz}$ <br> All ports terminated, RBW $=100 \mathrm{~Hz}$ |  |  | -125 |  |  |
| Maximum Video Feed-Through on RF Ports | $\mathrm{VID}_{\text {FT }}$ | Peak transient during switching Measured with 20 ns rise time, 0 V to $3.3 \mathrm{~V}(3.3 \mathrm{~V}$ to OV ) control pulse applied to $\mathrm{V}_{\text {cti. }}$. | Rise |  | 10 |  | mVpp |
|  |  |  | Fall |  | 21 |  |  |
| Switching Time ${ }^{\text {[e] }}$ | SWTIME | $50 \%$ V ctı to $90 \%$ RF |  |  | 170 | 230 | ns |
|  |  | $50 \% \mathrm{~V}_{\text {cti }}$ to 10\% RF |  |  | 170 | 230 |  |
|  |  | $50 \%$ V ctı to 99\% RF |  |  | 190 | 270 |  |
|  |  | $50 \%$ VCTL to 1\% RF |  |  | 190 | 270 |  |
| Maximum Switching Rate | SW RATE |  |  |  | 125 |  | kHz |

[a] Items in min/max columns in bold italics are guaranteed by test.
[b] Items in min/max columns that are not bold italics are guaranteed by design characterization.
[c] The input 1dB compression point is a linearity figure of merit. Refer to the "Absolute Maximum Ratings" section and Figure 3 for the maximum RF input power.
[d] Spurious due to on-chip negative voltage generator. Spurious fundamental is approximately 5.7 MHz .
[e] $f_{\text {RF }}=1 \mathrm{GHz}$. Rise and fall time of $\mathrm{V}_{\text {CTL }}=20 \mathrm{~ns}$.

## Thermal Characteristics

Table 6. Package Thermal Characteristics

| Parameter | Symbol | Value | Units |
| :--- | :---: | :---: | :---: |
| Junction to Ambient Thermal Resistance | $\theta_{\mathrm{JA}}$ | 200 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Junction to Case Thermal Resistance <br> (Case is defined as the exposed paddle) | $\theta_{\text {Jc_вот }}$ | 132 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Moisture Sensitivity Rating (Per J-STD-020) |  | MSL 1 |  |

## Typical Operating Conditions (TOCs)

Unless otherwise noted:

- $V_{C C}=+3.3 \mathrm{~V}$
- $\mathrm{T}_{E P}=25^{\circ} \mathrm{C}$
- $Z_{S}=Z_{L}=50 \Omega$
- $f_{R F}=1 \mathrm{GHz}$
- Small signal tests done at 0 dBm input power
- All temperatures are referenced to the exposed paddle
- Evaluation Kit traces and connector losses are de-embedded


## Typical Performance Characteristics [1]

Figure 4. RF1 to RFC Insertion Loss vs. Frequency across Temperature


Figure 6. RF1 to RFC Isolation vs. Frequency across Temperature


Figure 8. RF1 to RF2 Isolation vs. Frequency across Temperature [RF1 Selected]


Figure 5. RF2 to RFC Insertion Loss vs. Frequency across Temperature


Figure 7. RF2 to RFC Isolation vs. Frequency across Temperature


Figure 9. RF2 to RF1 Isolation vs. Frequency across Temperature [RF2 Selected]


## Typical Performance Characteristics [2]

Figure 10. RF1 Return Loss vs. Frequency across Temperature [RF1 Selected]


Figure 12. RFC Return Loss vs. Frequency across Temperature [RF1 Selected]


Figure 14. EVKit PCB and Connector Thru Loss vs. Frequency across Temperature


Figure 11. RF2 Return Loss vs. Frequency across Temperature [RF2 Selected]


Figure 13. RFC Return Loss vs. Frequency across Temperature [RF2 Selected]


## Typical Performance Characteristics [3]

Figure 15. Switching Time Isolation to Insertion Loss State


Figure 16. Switching Time Insertion Loss to Isolation State


## Control Mode

## Table 7. Switch Control Truth Table

| V CTL | RFC to RF1 | RFC to RF2 |
| :---: | :---: | :---: |
| LOW | OFF | ON |
| HIGH | ON | OFF |

## Application Information

## Default Start-up

The $V_{\text {CTL }}$ control pin includes no internal pull-down resistors to logic LOW or pull-up resistors to logic HIGH.

## Power Supplies

A common $V_{c c}$ power supply should be used for all pins requiring DC power. All supply pins should be bypassed with external capacitors to minimize noise and fast transients. Supply noise can degrade noise figure and fast transients can trigger ESD clamps and cause them to fail. Supply voltage change or transients should have a slew rate slower than $1 \mathrm{~V} / 20 \mu \mathrm{~s}$. In addition, all control pins should remain at $0 \mathrm{~V}( \pm 0.3 \mathrm{~V})$ while the supply voltage ramps up or while it returns to zero.

## Control Pin Interface

If a clean control signal cannot be guaranteed due to overshoot, undershoot, ringing, etc., the following circuit at the input of the control pin is recommended.

Figure 17. Control Pin Signal Integrity Improvement Circuit


## Evaluation Kit Picture

Figure 18. Top View


Figure 19. Bottom View


## Renesns

## Evaluation Kit / Applications Circuit

Figure 20. Electrical Schematic


Table 8. Bill of Material (BOM)

| Part Reference | QTY | Description | Manufacturer Part \# | Manufacturer |
| :---: | :---: | :--- | :---: | :---: |
| C1 | 1 | $0.1 \mu \mathrm{~F} \pm 10 \%, 16 \mathrm{~V}, \mathrm{X} 7 \mathrm{R}$, Ceramic Capacitor (0402) | GRM155R71C104K | Murata |
| $\mathrm{C} 2-\mathrm{C} 8$ | 0 | Not Installed (0402) |  |  |
| R1, R2 | 2 | $0 \Omega, 1 / 10 \mathrm{~W}$, Jumper (0402) | ERJ-2GE0R00X | Panasonic |
| $\mathrm{J} 1-\mathrm{J5}$ | 5 | $50 \Omega$ Edge SMA Connector | $142-0761-881$ | Cinch Connectivity |
| J6 | 1 | Conn Header Vert 4x2 Pos Gold | $67997-108 \mathrm{HLF}$ | Amphenol FCl |
| U1 | 1 | SP2T Switch $1.5 \mathrm{~mm} \times 1.5 \mathrm{~mm} 6$-pin NEG6 DFN | F2950NEGK6 | IDT |
|  | 1 | Printed Circuit Board | F2950 EVKit | IDT |

## Evaluation Kit (EVKit) Operation

## External Supply Setup

Set up a V cc power supply in the voltage range of 2.7 V to 5.5 V with the power supply output disabled.
Connect the disabled $\mathrm{V}_{\mathrm{Cc}}$ supply connection to J 6 pin 3 or 5 and GND to J 6 pin $2,4,6$, or 8.

## Logic Control Setup

With the logic control line disabled, set the logic HIGH and LOW levels to satisfy the levels stated in the electrical specifications table.
Connect the disabled logic control line to VCTL (pin 1 of J6) and GND to J6 pin 2, 4, 6, or 8.

## Turn On Procedure

Set up the supplies and EVKit as noted in the "External Supply Setup" and "Logic Control Setup" sections above.
Enable the $\mathrm{V}_{\mathrm{CC}}$ supply.
Enable the logic control signal.
Set the VCTL logic setting to achieve the desired Table 7 configuration. Note that the VCTL control logic should not be applied without $\mathrm{V}_{\mathrm{cc}}$ being present.

Enable any RF signal.

## Turn Off Procedure

Disable any applied RF signal.
Set VCTL to GND.
Disable the $\mathrm{V}_{\text {cc }}$ supply.

## Package Drawings

Figure 21. Package Outline Drawing - NEG6 Package


## Recommended Land Pattern

Figure 22. Recommended Land Pattern - NEG6 Package


## Marking Diagram



1. Line 1: $Y=$ last digit of the year, $B A=$ sequential letters for traceability purposes
2. Line 2: Pin 1 dot, 2 = F2950 part number code

## Ordering Information

| Orderable Part Number | Package | MSL Rating | Shipping Packaging | Temperature |
| :---: | :--- | :---: | :---: | :---: |
| F2950NEGK | $1.5 \mathrm{~mm} \times 1.5 \mathrm{~mm} \times 0.55 \mathrm{~mm}$ NEG6 DFN | MSL1 | Cut Tape | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |
| F2950NEGK8 | $1.5 \mathrm{~mm} \times 1.5 \mathrm{~mm} \times 0.55 \mathrm{~mm}$ NEG6 DFN | MSL1 | Reel | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |
| F2950EVBI | Evaluation Board |  |  |  |

## Revision History

| Revision | Revision Date |  | Description of Change |
| :---: | :--- | :--- | :--- |
| Rev O | August 8, 2017 | Initial Release |  |

## IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.
(Rev.1.0 Mar 2020)

## Corporate Headquarters

TOYOSU FORESIA, 3-2-24 Toyosu,
Koto-ku, Tokyo 135-0061, Japan
www.renesas.com

## Contact Information

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/

## Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for WiFi Development Tools - 802.11 category:
Click to view products by Renesas manufacturer:
Other Similar products are found below :
YSAEWIFI-1 SKY65981-11EK1 QPF7221PCK-01 SIMSA915C-Cloud-DKL SIMSA433C-Cloud-DKL ISM43903-R48-EVB-E QPF4206BEVB01 RN-G2SDK SKY85734-11EK1 SKY85735-11EK1 ENW49D01AZKF ESP-LAUNCHER MIKROE-2336

EVAL_PAN1760EMK 3210 EVAL_PAN1026EMK ATWINC1500-XPRO 2471 DM990001 WRL-13711 2999 ATWILC3000-SHLD
DFR0321 TEL0118 3213 DFR0489 WRL-13804 DEV-13907 UP-3GHAT-A20-0001 3405 TEL0078 $26802702 \underline{2821} \underline{3044} \underline{3606} \underline{3653}$
$41724178 \underline{4201} 42854289$ CS-ANAVI-25 CS-ANAVI-26 CS-ANAVI-23 CS-ANAVI-24 CS-ANAVI-28 CS-ANAVI-29 CS-ANAVI-30
CS-ANAVI-31

