The $\mathrm{HI}-\mathrm{X} 74(\mathrm{~A})$ is a complete 12-bit, Analog-to-Digital Converter, including a +10 V reference clock, three-state outputs and a digital interface for microprocessor control. Successive approximation conversion is performed by two monolithic dice housed in a 28 lead package. The bipolar analog die features the Intersil Dielectric Isolation process, which provides enhanced AC performance and freedom from latch-up.

Custom design of each IC (bipolar analog and CMOS digital) has yielded improved performance over existing versions of this converter. The voltage comparator features high PSRR plus a high speed current-mode latch, and provides precise decisions down to 0.1 LSB of input overdrive. More than 2 X reduction in noise has been achieved by using current instead of voltage for transmission of all signals between the analog and digital ICs. Also, the clock oscillator is current controlled for excellent stability over temperature.

The HI-X74(A) offers standard unipolar and bipolar input ranges, laser trimmed for specified linearity, gain and offset accuracy. The low noise buried zener reference circuit is trimmed for minimum temperature coefficient.

Power requirements are +5 V and $\pm 12 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$, with typical dissipation of 385 mW (HI-574A, HI-674A) at 12 V .

## Features

- Complete 12-Bit A/D Converter with Reference and Clock
- Full 8-Bit, 12-Bit or 16-Bit Microprocessor Bus Interface
- Bus Access Time

150 ns

- No Missing Codes Over Temperature
- Minimal Setup Time for Control Signals
- Fast Conversion Times
- HI-574A (Max) . . . . . . . . . . . . . . . . . . . . . . . . . . . . $25 \mu \mathrm{~s}$
- HI-674A (Max) . . . . . . . . . . . . . . . . . . . . . . . . . . . $15 \mu \mathrm{~s}$
- Low Noise, via Current-Mode Signal Transmission Between Chips
- Byte Enable/Short Cycle (AO Input)
- Guaranteed Break-Before-Make Action, Eliminating Bus Contention During Read Operation. Latched by Start Convert Input (To Set the Conversion Length)
- Supply Voltage $\pm 12 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$
- Pb-Free Available (RoHS Compliant)


## Applications

- Military and Industrial Data Acquisition Systems
- Electronic Test and Scientific Instrumentation
- Process Control Systems


## Pinout



## Ordering Information

| PART NUMBER | PART MARKING | INL | TEMPERATURE RANGE ( ${ }^{\circ} \mathrm{C}$ ) | PACKAGE | PKG. DWG. \# |
| :---: | :---: | :---: | :---: | :---: | :---: |
| HI3-574AJN-5 | HI3-574AJN-5 | $\pm 1.0$ LSB | 0 to +75 | 28 Ld PDIP | E28.6 |
| HI3-574AJN-5Z (Notes 1, 3) | HI3-574AJN-5Z | $\pm 1.0$ LSB | 0 to +75 | 28 Ld PDIP (Pb-Free) | E28.6 |
| HI3-574AKN-5 | HI3-574AKN-5 | $\pm 0.5$ LSB | 0 to +75 | 28 Ld PDIP | E28.6 |
| HI3-574AKN-5Z (Notes 1, 3) | HI3-574AKN-5Z | $\pm 0.5$ LSB | 0 to +75 | 28 Ld PDIP (Pb-Free) | E28.6 |
| HI1-574AJD-5 (Note 2) | HI1-574AJD -5 | $\pm 1.0$ LSB | 0 to +75 | 28 Ld SBDIP (Pb-Free) | D28.6 |
| HI1-574AKD-5 (Note 2) | HI1-574AKD -5 | $\pm 0.5$ LSB | 0 to +75 | 28 Ld SBDIP (Pb-Free) | D28.6 |
| HI1-574ASD-2 (Note 2) | HI1-574ASD -2 | $\pm 1.0$ LSB | -55 to +125 | 28 Ld SBDIP (Pb-Free) | D28.6 |
| HI1-574ATD-2 (Note 2) | HI1-574ATD-2 | $\pm 0.5$ LSB | -55 to +125 | 28 Ld SBDIP (Pb-Free) | D28.6 |
| HI3-674AJN-5 | HI3-674AJN-5 | $\pm 1.0$ LSB | 0 to +75 | 28 Ld PDIP | E28.6 |
| HI3-674AJN-5Z (Notes 1, 3) | HI3-674AJN-5Z | $\pm 1.0$ LSB | 0 to +75 | 28 Ld PDIP (Pb-Free) | E28.6 |
| HI3-674AKN-5 | HI3-674AKN-5 | $\pm 0.5$ LSB | 0 to +75 | 28 Ld PDIP | E28.6 |
| HI3-674AKN-5Z (Notes 1, 3) | HI3-674AKN-5Z | $\pm 0.5$ LSB | 0 to +75 | 28 Ld PDIP (Pb-Free) | E28.6 |
| HI1-674AKD-5 (Note 2) | HI1-674AKD -5 | $\pm 0.5$ LSB | 0 to +75 | 28 Ld SBDIP (Pb-Free) | D28.6 |
| HI1-674ATD/883 (Note 2) | HI1-674ATD /883 | $\pm 0.5$ LSB | -55 to +125 | 28 Ld SBDIP (Pb-Free) | D28.6 |

NOTES:

1. Pb-free PDIPs can be used for through hole wave solder processing only. They are not intended for use in Reflow solder processing applications.
2. These Intersil Pb-free Hermetic packaged products employ $100 \%$ Au plate -e4 termination finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations.
3. These Intersil Pb -free plastic packaged products employ special Pb -free material sets, molding compounds/die attach materials, and $100 \%$ matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations). Intersil Pb -free products are MSL classified at Pb -free peak reflow temperatures that meet or exceed the Pb -free requirements of IPC/JEDEC J STD020.

## Functional Block Diagram



NOTE: "Nibble" is a 4-bit digital word.

| Absolute Maximum Ratings |
| :---: |
| Supply Voltage |
| $\mathrm{V}_{\text {CC }}$ to Digital Common . . . . . . . . . . . . . . . . . . . . . 0 OV to +16.5V |
| $\mathrm{V}_{\mathrm{EE}}$ to Digital Common . . . . . . . . . . . . . . . . . . . . . . 0 V to -16.5V |
| $\mathrm{V}_{\text {LOGIC }}$ to Digital Common . . . . . . . . . . . . . . . . . . . . 0 OV to +7 V |
| Analog Common to Digital Common . . . . . . . . . . . . . . . . . . $\pm 1 \mathrm{~V}$ |
| Control Inputs <br> (CE, $\overline{\mathrm{CS}}, \mathrm{A}_{\mathrm{O}}, 12 / \overline{8}, \mathrm{R} / \overline{\mathrm{C}}$ ) to Digital Common .. -0.5 V to $\mathrm{V}_{\mathrm{LOGIC}}+0.5 \mathrm{~V}$ |
| Analog Inputs |
| (REFIN, BIPOFF, 10VIN) to Analog Common . . . . . . . . . $\pm 16.5 \mathrm{~V}$ |
| 20 VIN to Analog Common . . . . . . . . . . . . . . . . . . . . . . . $\pm 24 \mathrm{~V}$ |
| REFOUT . . . . . Indefinite Short To Common, Momentary Short To V ${ }_{\text {CC }}$ |
| Operating Conditions |
| Temperature Range |
| HI3-574Axx-5, HI1-674Axx-5 . . . . . . . . . . . . . . . $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ |
| HI1-574AxD-2, HI1-674AxD-2 . . . . . . . . . . . . . . $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

## Thermal Information

| Thermal Resistance (Typical, Note 4) | $\theta_{\mathrm{JA}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ | $\theta_{\mathrm{Jc}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ |
| :---: | :---: | :---: |
| SBDIP Package | 55 | 18 |
| PDIP Package*. | 60 | N/A |
| Maximum Junction Temperature |  |  |
| PDIP Package. |  | +150 ${ }^{\circ} \mathrm{C}$ |
| SBDIP Package |  | $+175^{\circ} \mathrm{C}$ |

Maximum Storage Temperature RangeSBDIP Package .... $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Pb-Free Reflow Profile$5^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$http://www.intersil.com/pbfree/Pb-FreeReflow.asp
*Pb-free PDIPs can be used for through hole wave solder
processing only. They are not intended for use in Reflow solder
processing applications.

## Die Characteristics

Transistor Count
HI-574A, HI-674A.1117

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

NOTE:
4. $\theta_{\mathrm{JA}}$ is measured with the component mounted on a low effective thermal conductivity test board in free air. See Tech Brief TB379 for details.

DC and Transfer Accuracy Specifications Typical at $+25^{\circ} \mathrm{C}$ with $\mathrm{V}_{\mathrm{CC}}=+15 \mathrm{~V}$ or $+12 \mathrm{~V}, \mathrm{~V}_{\mathrm{LOGIC}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-15 \mathrm{~V}$ or -12 V ; Parameters with MIN and/or MAX limits are $100 \%$ tested at $+25^{\circ} \mathrm{C}$, unless otherwise specified. Temperature limits established by characterization and are not production tested.

| PARAMETER | TEMPERATURE RANGE$-5\left(0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C}\right)$ |  | UNITS |
| :---: | :---: | :---: | :---: |
|  | J SUFFIX | K SUFFIX |  |
| DYNAMIC CHARACTERISTICS |  |  |  |
| Resolution (Max) | 12 | 12 | Bits |
| Linearity Error $+25^{\circ} \mathrm{C} \text { (Max) }$ | $\pm 1$ | $\pm 1 / 2$ | LSB |
| $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ (Max) | $\pm 1$ | $\pm 1 / 2$ | LSB |
| Max Resolution For Which No Missing Codes Is Guaranteed $+25^{\circ} \mathrm{C}$ | 12 | 12 | Bits |
| $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ | 11 | 12 | Bits |
| Unipolar Offset (Max) <br> Adjustable to Zero | $\pm 2$ | $\pm 1.5$ | LSB |
| Bipolar Offset (Max) $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V} \text { (Adjustable to Zero) }$ | $\pm 4$ | $\pm 4$ | LSB |
| $\mathrm{V}_{\text {IN }}=-10 \mathrm{~V}$ | $\pm 0.15$ | $\pm 0.1$ | \% of FS |
| Full Scale Calibration Error <br> $+25^{\circ} \mathrm{C}$ (Max), With Fixed $50 \Omega$ Resistor From REF OUT To REF IN (Adjustable to Zero) | $\pm 0.25$ | $\pm 0.25$ | \% of FS |
| $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ (No Adjustment At $+25^{\circ} \mathrm{C}$ ) | $\pm 0.475$ | $\pm 0.375$ | \% of FS |
| $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ (With Adjustment To Zero $+25^{\circ} \mathrm{C}$ ) | $\pm 0.22$ | $\pm 0.12$ | \% of FS |

HI-574A, HI-674A
DC and Transfer Accuracy Specifications Typical at $+25^{\circ} \mathrm{C}$ with $\mathrm{V}_{\mathrm{CC}}=+15 \mathrm{~V}$ or $+12 \mathrm{~V}, \mathrm{~V}_{\mathrm{LOGIC}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-15 \mathrm{~V}$ or -12 V ; Parameters with MIN and/or MAX limits are $100 \%$ tested at $+25^{\circ} \mathrm{C}$, unless otherwise specified. Temperature limits established by characterization and are not production tested. (Continued)


HI-574A, HI-674A
DC and Transfer Accuracy Specifications Typical at $+25^{\circ} \mathrm{C}$ with $\mathrm{V}_{\mathrm{CC}}=+15 \mathrm{~V}$ or $+12 \mathrm{~V}, \mathrm{~V}_{\text {LOGIC }}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-15 \mathrm{~V}$ or -12 V ; Parameters with MIN and/or MAX limits are $100 \%$ tested at $+25^{\circ} \mathrm{C}$, unless otherwise specified. Temperature limits established by characterization and are not production tested. (Continued)

| PARAMETER | TEMPERATURE RANGE$-2\left(-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}\right)$ |  | UNITS |
| :---: | :---: | :---: | :---: |
|  | S SUFFIX | T SUFFIX |  |
| DYNAMIC CHARACTERISTICS |  |  |  |
| Resolution (Max) | 12 | 12 | Bits |
| $\begin{gathered} \text { Linearity Error } \\ +25^{\circ} \mathrm{C} \end{gathered}$ | $\pm 1$ | $\pm 1 / 2$ | LSB |
| $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ (Max) | $\pm 1$ | $\pm 1$ | LSB |
| Max Resolution For Which No Missing Codes Is Guaranteed $+25^{\circ} \mathrm{C}$ | 12 | 12 | Bits |
| $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ | 11 | 12 | Bits |
| Unipolar Offset (Max) <br> Adjustable to Zero | $\pm 2$ | $\pm 1.5$ | LSB |
| Bipolar Offset (Max) $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V} \text { (Adjustable to Zero) }$ | $\pm 4$ | $\pm 4$ | LSB |
| $\mathrm{V}_{\text {IN }}=-10 \mathrm{~V}$ | $\pm 0.15$ | $\pm 0.1$ | \% of FS |
| Full Scale Calibration Error <br> $+25^{\circ} \mathrm{C}$ (Max), With Fixed $50 \Omega$ Resistor From REF OUT To REF IN (Adjustable To Zero) | $\pm 0.25$ | $\pm 0.25$ | \% of FS |
| $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ (No Adjustment At $+25^{\circ} \mathrm{C}$ ) | $\pm 0.75$ | $\pm 0.50$ | \% of FS |
| $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ (With Adjustment To Zero At $+25^{\circ} \mathrm{C}$ ) | $\pm 0.50$ | $\pm 0.25$ | \% of FS |
| Temperature Coefficients <br> Guaranteed Max Change, $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ (Using Internal Reference) Unipolar Offset | $\pm 2$ | $\pm 1$ | LSB |
| Bipolar Offset | $\pm 2$ | $\pm 2$ | LSB |
| Full Scale Calibration | $\pm 20$ | $\pm 10$ | LSB |
| Power Supply Rejection Max Change In Full Scale Calibration $+13.5 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}<+16.5 \mathrm{~V} \text { or }+11.4 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}<+12.6 \mathrm{~V}$ | $\pm 2$ | $\pm 1$ | LSB |
| $+4.5 \mathrm{~V}<\mathrm{V}_{\text {LOGIC }}<+5.5 \mathrm{~V}$ | $\pm 1 / 2$ | $\pm 1 / 2$ | LSB |
| -16.5V $<\mathrm{V}_{\mathrm{EE}}<-13.5 \mathrm{~V}$ or $-12.6 \mathrm{~V}<\mathrm{V}_{\mathrm{EE}}<-11.4 \mathrm{~V}$ | $\pm 2$ | $\pm 1$ | LSB |
| ANALOG INPUTS |  |  |  |
| Input Ranges Bipolar | -5 to +5 (Note 6) |  | V |
|  | -10 to +10 (Note 7) |  | V |
| Unipolar | 0 to +10 (Note 6) |  | V |
|  | 0 to +20 (Note 7) |  | V |
| Input Impedance 10V Span | $5 \mathrm{k}, \pm 25 \%$ |  | $\Omega$ |
| 20V Span | 10k, $\pm 25 \%$ |  | $\Omega$ |
| POWER SUPPLIES |  |  |  |
| Operating Voltage Range <br> VLOGIC | +4.5 to +5.5 |  | V |
| $\mathrm{V}_{\text {CC }}$ | +11.4 to +16.5 |  | V |
| $\mathrm{V}_{\mathrm{EE}}$ | -11.4 to -16.5 |  | V |

HI-574A, HI-674A

| DC and Transfer Accuracy Specifications | Typical at $+25^{\circ} \mathrm{C}$ with $\mathrm{V}_{\mathrm{CC}}=+15 \mathrm{~V}$ or $+12 \mathrm{~V}, \mathrm{~V}_{\text {LOGIC }}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-15 \mathrm{~V}$ or -12 V ; <br> Parameters with MIN and/or MAX limits are $100 \%$ tested at $+25^{\circ} \mathrm{C}$, unless otherwise specified. Temperature limits established by characterization and are not production tested. (Continued) |  |  |
| :---: | :---: | :---: | :---: |
| PARAMETER | $\begin{aligned} & \text { TEMPE } \\ & -2(-5 \end{aligned}$ | $\begin{aligned} & \text { RANGE } \\ & \left.25^{\circ} \mathrm{C}\right) \end{aligned}$ | UNITS |
|  | S SUFFIX | T SUFFIX |  |
| Operating Current llogic | 7 Typ, 15 Max |  | mA |
| ICC +15 V Supply | 11 Typ, 15 Max |  | mA |
| IEE -15V Supply | 21 Typ, 28 Max |  | mA |
| Power Dissipation $\pm 15 \mathrm{~V},+5 \mathrm{~V}$ | 515 Typ, 720 Max |  | mW |
| $\pm 12 \mathrm{~V},+5 \mathrm{~V}$ | 385 Typ |  | mW |
| Internal Reference Voltage <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ | +10.00 $\pm 0.05 \mathrm{Max}$ |  | V |
| Output current, available for external loads (external load should not change during conversion). | 2.0 Max |  | mA |

Digital Specifications All Models, Over Full Temperature Range; Parameters with MIN and/or MAX limits are $100 \%$ tested at $+25^{\circ} \mathrm{C}$, unless otherwise specified. Temperature limits established by characterization and are not production tested.

| PARAMETER | MIN | TYP | MAX |
| :---: | :---: | :---: | :---: |
| Logic Inputs (CE, $\overline{\mathrm{CS}}, \mathrm{R} / \overline{\mathrm{C}}, \mathrm{A}_{\mathrm{O}}, 12 / \overline{8}$ ) |  |  |  |
| Logic "1" | +2.4V | - | +5.5V |
| Logic "0" | -0.5V | - | +0.8V |
| Current | - | $\pm 0.1 \mu \mathrm{~A}$ | $\pm 5 \mu \mathrm{~A}$ |
| Capacitance | - | 5 pF | - |
| Logic Outputs (DB11-DB0, STS) |  |  |  |
| Logic "0" (ISINK - 1.6mA) | - | - | +0.4V |
| Logic "1" (ISOURCE - 500 $\mu \mathrm{A}$ ) | +2.4V | - | - |
| Logic "1" (ISOURCE - 10بA) | +4.5V | - | - |
| Leakage (High-Z State, DB11-DB0 Only) | - | $\pm 0.1 \mu \mathrm{~A}$ | $\pm 5 \mu \mathrm{~A}$ |
| Capacitance | - | 5 pF | - |

Timing Specifications (HI-574A) $+25^{\circ} \mathrm{C}$, Note 5 , Unless Otherwise Specified.

| SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CONVERT MODE |  |  |  |  |  |
| ${ }^{\text {t }}$ DSC | STS Delay from CE | - | - | 200 | ns |
| $t_{\text {HEC }}$ | CE Pulse Width | 50 | - | - | ns |
| $\mathrm{t}_{\text {SSC }}$ | $\overline{\mathrm{CS}}$ to CE Setup | 50 | - | - | ns |
| $t_{\text {HSC }}$ | $\overline{\mathrm{CS}}$ Low During CE High | 50 | - | - | ns |
| ${ }^{\text {t }}$ SRC | R/ $\bar{C}$ to CE Setup | 50 | - | - | ns |
| $\mathrm{t}_{\mathrm{HRC}}$ | R/С्ट Low During CE High | 50 | - | - | ns |
| ${ }^{\text {tSAC }}$ | $A_{O}$ to CE Setup | 0 | - | - | ns |
| $t_{\text {HAC }}$ | AO Valid During CE High | 50 | - | - | ns |
| $\mathrm{t}_{\mathrm{C}}$ |  | 15 | 20 | 25 | $\mu \mathrm{s}$ |
|  | 8 -Bit Cycle T $_{\text {MIN }}$ to T $_{\text {MAX }}$ | 10 | 13 | 17 | $\mu \mathrm{s}$ |

HI-574A, HI-674A

| Timing Specifications (HI-574A) $+25^{\circ} \mathrm{C}$, Note 5, Unless Otherwise Specified. (Continued) |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS |
| READ MODE |  |  |  |  |  |
| $t_{\text {DD }}$ | Access Time from CE | - | 75 | 150 | ns |
| $\mathrm{t}_{\mathrm{HD}}$ | Data Valid After CE Low | 25 | - | - | ns |
| $\mathrm{t}_{\mathrm{HL}}$ | Output Float Delay | - | 100 | 150 | ns |
| tssR | $\overline{\mathrm{CS}}$ to CE Setup | 50 | - | - | ns |
| $\mathrm{t}_{\text {SRR }}$ | R/C to CE Setup | 0 | - | - | ns |
| $t_{\text {SAR }}$ | $A_{O}$ to CE Setup | 50 | - | - | ns |
| $t_{\text {HSR }}$ | $\overline{\overline{C S}}$ Valid After CE Low | 0 | - | - | ns |
| $t_{\text {HRR }}$ | R/C High After CE Low | 0 | - | - | ns |
| $t_{\text {HAR }}$ | $A_{O}$ Valid After CE Low | 50 | - | - | ns |
| $\mathrm{t}_{\mathrm{HS}}$ | STS Delay After Data Valid | 300 | - | 1200 | ns |

Timing Specifications (HI-674A) $+25^{\circ} \mathrm{C}$, Note 5 , Unless Otherwise Specified.

| SYMBOL | PARAMETER |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CONVERT MODE |  |  |  |  |  |  |
| t ${ }_{\text {DSC }}$ | STS Delay from CE |  | - | - | 200 | ns |
| $t_{\text {HEC }}$ | CE Pulse Width |  | 50 | - | - | ns |
| tssc | $\overline{\mathrm{CS}}$ to CE Setup |  | 50 | - | - | ns |
| $t_{\text {HSC }}$ | $\overline{\mathrm{CS}}$ Low During CE High |  | 50 | - | - | ns |
| $t_{\text {SRC }}$ | R/C to CE Setup |  | 50 | - | - | ns |
| thrc | R/C Low During CE High |  | 50 | - | - | ns |
| $t_{\text {SAC }}$ | $A_{O}$ to CE Setup |  | 0 | - | - | ns |
| $\mathrm{t}_{\mathrm{HAC}}$ | $A_{O}$ Valid During CE High |  | 50 | - | - | ns |
| ${ }^{\text {t }}$ C | Conversion Time | 12-Bit Cycle $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ | 8 | 12 | 15 | $\mu \mathrm{s}$ |
|  |  | 8-Bit Cycle $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ | 5 | 8 | 10 | $\mu \mathrm{s}$ |
| READ MODE |  |  |  |  |  |  |
| $t_{\text {DD }}$ | Access Time from CE |  | - | 75 | 150 | ns |
| $\mathrm{t}_{\mathrm{HD}}$ | Data Valid After CE Low |  | 25 | - | - | ns |
| $\mathrm{t}_{\mathrm{HL}}$ | Output Float Delay |  | - | 100 | 150 | ns |
| tssR | $\overline{\mathrm{CS}}$ to CE Setup |  | 50 | - | - | ns |
| tsRR | R/C to CE Setup |  | 0 | - | - | ns |
| tsAR | $A_{O}$ to CE Setup |  | 50 | - | - | ns |
| $\mathrm{t}_{\text {HSR }}$ | $\overline{\text { CS }}$ Valid After CE Low |  | 0 | - | - | ns |
| thRR | R/C High After CE Low |  | 0 | - | - | ns |
| thar | AO Valid After CE Low |  | 50 | - | - | ns |
| $\mathrm{t}_{\mathrm{HS}}$ | STS Delay After Data Valid |  | 25 | - | 850 | ns |

## NOTES:

5. Time is measured from $50 \%$ level of digital transitions. Tested with a 50 pF and $3 \mathrm{k} \Omega$ load.
6. For the "10V Input", Pin 13.
7. For the " $20 V$ Input", Pin 14.

## Pin Descriptions

| PIN | SYMBOL | DESCRIPTION |
| :---: | :---: | :---: |
| 1 | VLOGIC | Logic supply pin (+5V) |
| 2 | 12/8 | Data Mode Select - Selects between 12-bit and 8-bit output modes. |
| 3 | $\overline{C S}$ | Chip Select - Chip Select high disables the device. |
| 4 | $\mathrm{A}_{\mathrm{O}}$ | Byte Address/Short Cycle - See Table 3 for operation. |
| 5 | R/C | Read/Convert - See Table 3 for operation. |
| 6 | CE | Chip Enable - Chip Enable low disables the device. |
| 7 | $\mathrm{V}_{\mathrm{CC}}$ | Positive Supply (+12V/+15V) |
| 8 | REF OUT | +10V Reference |
| 9 | AC | Analog Common |
| 10 | REF IN | Reference Input |
| 11 | $\mathrm{V}_{\mathrm{EE}}$ | Negative Supply (-12V/-15V). |
| 12 | BIP OFF | Bipolar Offset |
| 13 | 10V Input | 10 V Input - Used for 0 V to 10 V and -5 V to +5 V input ranges. |
| 14 | 20 V Input | 20 V Input - Used for 0 V to 20 V and -10V to +10 V input ranges. |
| 15 | DC | Digital Common |
| 16 | DB0 | Data Bit 0 (LSB) |
| 17 | DB1 | Data Bit 1 |
| 18 | DB2 | Data Bit 2 |
| 19 | DB3 | Data Bit 3 |
| 20 | DB4 | Data Bit 4 |
| 21 | DB5 | Data Bit 5 |
| 22 | DB6 | Data Bit 6 |
| 23 | DB7 | Data Bit 7 |
| 24 | DB8 | Data Bit 8 |
| 25 | DB9 | Data Bit 9 |
| 26 | DB10 | Data Bit 10 |
| 27 | DB11 | Data Bit 11 (MSB) |
| 28 | STS | Status Bit - Status high implies a conversion is in progress. |

## Definitions of Specifications

## Linearity Error

Linearity error refers to the deviation of each individual code from a line drawn from "zero" through "full scale". The point used as "zero" occurs $\frac{1}{2}$ LSB ( 1.22 mV for 10 V span) before the first code transition (all zeros to only the LSB "on"). "Full scale" is defined as a level $1 \frac{1}{2}$ LSB beyond the last code transition (to all ones). The deviation of a code from the true straight line is measured from the middle of each particular code.

The HI-X74AK grade is guaranteed for maximum nonlinearity of $\pm \frac{1}{2}$ LSB. For this grade, this means that an analog value which falls exactly in the center of a given code width will result in the correct digital output code. Values nearer the upper or lower transition of the code width may produce the next upper or lower digital output code. The HI-X74AJ is guaranteed to $\pm 1$ LSB max error. For this grade, an analog value which falls within a given code width will result in either the correct code for that region or either adjacent one.

Note that the linearity error is not user-adjustable.

## Differential Linearity Error (No Missing Codes)

A specification which guarantees no missing codes requires that every code combination appear in a monotonic increasing sequence as the analog input level is increased. Thus every code must have a finite width. For the HI-X74AK grade, which guarantees no missing codes to 12-bit resolution, all 4096 codes must be present over the entire operating temperature ranges. The HI-X74AJ grade guarantees no missing codes to 11-bit resolution over temperature; this means that all code combinations of the upper 11 bits must be present; in practice very few of the 12-bit codes are missing.

## Unipolar Offset

The first transition should occur at a level $1 / 2$ LSB above analog common. Unipolar offset is defined as the deviation of the actual transition from that point. This offset can be adjusted as discussed on the following pages. The unipolar offset temperature coefficient specifies the maximum change of the transition point over temperature, with or without external adjustment.

## Bipolar Offset

Similarly, in the bipolar mode, the major carry transition (0111 11111111 to 100000000000 ) should occur for an analog value $\frac{1}{2}$ LSB below analog common. The bipolar offset error and temperature coefficient specify the initial deviation and maximum change in the error over temperature.

## Full Scale Calibration Error

The last transition (from 111111111110 to 11111111 1111) should occur for an analog value $1 \frac{1}{2}$ LSB below the nominal full scale ( 9.9963 V for 10.000 V full scale). The full scale calibration error is the deviation of the actual level at the last transition from the ideal level. This error, which is typically 0.05 to $0.1 \%$ of full scale, can be trimmed out as shown in Figures 1 and 2. The full scale calibration error over temperature is given with and without the initial error trimmed out. The temperature coefficients for each grade indicate the maximum change in the full scale gain from the initial value using the internal 10 V reference.

## Temperature Coefficients

The temperature coefficients for full-scale calibration, unipolar offset, and bipolar offset specify the maximum change from the initial $\left(25^{\circ} \mathrm{C}\right)$ value to the value at $\mathrm{T}_{\text {MIN }}$ or TMAX.

## Power Supply Rejection

The standard specifications for the HI-X74A assume use of +5.00 V and $\pm 15.00 \mathrm{~V}$ or $\pm 12.00 \mathrm{~V}$ supplies. The only effect of power supply error on the performance of the device will be a small change in the full scale calibration. This will result in a linear change in all lower order codes. The specifications show the maximum change in calibration from the initial value with the supplies at the various limits.

## Code Width

A fundamental quantity for $A / D$ converter specifications is the code width. This is defined as the range of analog input values for which a given digital output code will occur. The nominal value of a code width is equivalent to 1 least significant bit (LSB) of the full scale range or 2.44 mV out of 10V for a 12-bit ADC.

## Quantization Uncertainty

Analog-to-digital converters exhibit an inherent quantization uncertainty of $\pm \frac{1}{2}$ LSB. This uncertainty is a fundamental characteristic of the quantization process and cannot be reduced for a converter of given resolution.

## Left-Justified Data

The data format used in the HI-X74A is left-justified. This means that the data represents the analog input as a fraction of full-scale, ranging from 0 to $\frac{4095}{4096}$. This implies a binary point to the left of the MSB.

## Applying the HI-X74A

For each application of this converter, the ground connections, power supply bypassing, analog signal source, digital timing and signal routing on the circuit board must be optimized to assure maximum performance. These areas are reviewed in the following sections, along with basic operating modes and calibration requirements.

## Physical Mounting and Layout Considerations <br> LAYOUT

Unwanted, parasitic circuit components, (L, R, and C) can make 12-bit accuracy impossible, even with a perfect A/D converter. The best policy is to eliminate or minimize these parasitics through proper circuit layout, rather than try to quantify their effects.
The recommended construction is a double-sided printed circuit board with a ground plane on the component side. Other techniques, such as wire-wrapping or point-to-point wiring on vector board, will have an unpredictable effect on accuracy.

In general, sensitive analog signals should be routed between ground traces and kept well away from digital lines. If analog and digital lines must cross, they should do so at right angles.

## Power Supplies

Supply voltages to the HI-X74A ( $+15 \mathrm{~V},-15 \mathrm{~V}$ and +5 V ) must be "quiet" and well regulated. Voltage spikes on these lines can affect the converter's accuracy, causing several LSBs to flicker when a constant input is applied. Digital noise and spikes from a switching power supply are especially troublesome. If switching supplies must be used, outputs should be carefully filtered to assure "quiet" DC voltage at the converter terminals.

Further, a bypass capacitor pair on each supply voltage terminal is necessary to counter the effect of variations in supply current. Connect one pair from pin 1 to 15 (VLOGIC supply), one from pin 7 to 9 ( $\mathrm{V}_{\mathrm{CC}}$ to Analog Common) and one from pin 11 to 9 ( $\mathrm{V}_{\mathrm{EE}}$ to Analog Common). For each capacitor pair, a $10 \mu \mathrm{~F}$ tantalum type in parallel with a $0.1 \mu \mathrm{~F}$ ceramic type is recommended.

## Ground Connections

Pins 9 and 15 should be tied together at the package to guarantee specified performance for the converter. In addition, a wide PC trace should run directly from pin 9 to (usually) +15 V common, and from pin 15 to (usually) the +5 V Logic Common. If the converter is located some distance from the system's "single point" ground, make only these connections to pins 9 and 15: Tie them together at the package, and back to the system ground with a single path. This path should have low resistance. (Code dependent currents flow in the $\mathrm{V}_{\mathrm{CC}}, \mathrm{V}_{\mathrm{EE}}$ and $\mathrm{V}_{\text {LOGIC }}$ terminals, but not through the HI-X74A's Analog Common or Digital Common).

## Analog Signal Source

## HI-574A and HI-674A

The device chosen to drive the HI-X74A analog input will see a nominal load of $5 \mathrm{k} \Omega$ ( 10 V range) or $10 \mathrm{k} \Omega$ ( 20 V range). However, the other end of these input resistors may change $\pm 400 \mathrm{mV}$ with each bit decision, creating abrupt changes in current at the analog input. Thus, the signal source must maintain its output voltage while furnishing these step changes in load current, which occur at $1.6 \mu \mathrm{~s}$ and 950 ns intervals for the $\mathrm{HI}-574 \mathrm{~A}$ and $\mathrm{HI}-674 \mathrm{~A}$, respectively. This requires low output impedance and fast settling by the signal source.
The output impedance of an op amp, for example, has an open loop value which, in a closed loop, is divided by the loop gain available at a frequency of interest. The amplifier should have acceptable loop gain at 600 kHz for use with the HI-X74A. To check whether the output properties of a signal source are suitable, monitor the HI-X74A's input (pin 13 or 14) with an oscilloscope while a conversion is in progress. Each of the twelve disturbances should subside in $1 \mu \mathrm{~s}$ or less for the HI-574A and 500ns or less for the HI-674A. (The comparator decision is made about $1.5 \mu \mathrm{~s}$ and 850 ns after each code change from the SAR for the HI-574A and HI-674A, respectively.)

If the application calls for a Sample/Hold to precede the converter, it should be noted that not all Sample/Holds are compatible with the HI-574A in the manner described above. These will require an additional wideband buffer amplifier to lower their output impedance. A simpler solution is to use the Intersil HA-5320 Sample/Hold, which was designed for use with the HI-574A.

$\dagger$ When driving the 20V (pin 14) input, minimize capacitance on pin 13.
FIGURE 1. UNIPOLAR CONNECTIONS

$\dagger$ When driving the 20V (pin 14) input, minimize capacitance on pin 13.
FIGURE 2. BIPOLAR CONNECTIONS

## Range Connections and Calibration Procedures

The HI-X74A is a "complete" A/D converter, meaning it is fully operational with addition of the power supply voltages, a Start Convert signal, and a few external components as shown in Figures 1 and 2. Nothing more is required for most applications.

Whether controlled by a processor or operating in the stand-alone mode, the HI-X74A offers four standard input ranges: 0 V to $+10 \mathrm{~V}, 0 \mathrm{~V}$ to $+20 \mathrm{~V}, \pm 5 \mathrm{~V}$ and $\pm 10 \mathrm{~V}$. The maximum errors for gain and offset are listed under Specifications. If required, however, these errors may be adjusted to zero as explained below. Power supply and ground connections have been discussed in an earlier section.

## Unipolar Connections and Calibration

Refer to Figure 1. The resistors shown (see Note below) are for calibration of offset and gain. If this is not required, replace R2 with a $50 \Omega$, $1 \%$ metal film resistor and remove the network on pin 12. Connect pin 12 to pin 9 . Then, connect the analog signal to pin 13 for the 0 V to 10 V range, or to pin 14 for the 0 V to 20 V range. Inputs to +20 V ( 5 V over the power supply) are no problem - the converter operates normally.
Calibration consists of adjusting the converter's most negative output to its ideal value (offset adjustment), then, adjusting the most positive output to its ideal value (gain adjustment). To understand the procedure, note that in principle, one is setting the output with respect to the midpoint of an increment of analog input, as denoted by two adjacent code changes. Nominal value of an increment is one LSB. However, this approach is impractical because nothing "happens" at a midpoint to indicate that an adjustment is complete. Therefore, calibration is performed in terms of the observable code changes instead of the midpoint between code changes.
For example, midpoint of the first LSB increment should be positioned at the origin, with an output code of all 0's. To do this, apply an input of $+\frac{1}{2}$ LSB $(+1.22 \mathrm{mV}$ for the 10 V range; +2.44 mV for the 20 V range). Adjust the Offset potentiometer R1 until the first code transition flickers between 000000000000 and 000000000001.
Next, perform a Gain Adjust at positive full scale. Again, the ideal input corresponding to the last code change is applied. This is $1 \frac{1}{2}$ LSBs below the nominal full scale $(+9.9963 \mathrm{~V}$ for 10 V range; +19.9927 V for 20 V range). Adjust the Gain potentiometer R2 for flicker between codes 111111111110 and 111111111111.

## Bipolar Connections and Calibration

Refer to Figure 2. The gain and offset errors listed under Specifications may be adjusted to zero using potentiometers R1 and R2 (see Note below). If this isn't
required, either or both pots may be replaced by a $50 \Omega, 1 \%$ metal film resistor.

Connect the Analog signal to pin 13 for a $\pm 5 \mathrm{~V}$ range, or to pin 14 for a $\pm 10 \mathrm{~V}$ range. Calibration of offset and gain is similar to that for the unipolar ranges as discussed above. First apply a DC input voltage $1 / 2$ LSB above negative full scale (i.e., -4.9988 V for the $\pm 5 \mathrm{~V}$ range, or -9.9976 V for the $\pm 10 \mathrm{~V}$ range). Adjust the offset potentiometer R1 for flicker between output codes 000000000000 and 00000000 0001. Next, apply a DC input voltage $1 \frac{1}{2}$ LSBs below positive full scale ( +4.9963 V for $\pm 5 \mathrm{~V}$ range; +9.9927 V for $\pm 10 \mathrm{~V}$ range). Adjust the Gain potentiometer R2 for flicker between codes 111111111110 and 111111111111.

NOTE: The $100 \Omega$ potentiometer R2 provides Gain Adjust for the 10 V and 20 V ranges. In some applications, a full scale of 10.24 V (LSB equals 2.5 mV ) or 20.48 V (LSB equals 5.0 mV ) is more convenient. For these, replace R2 by a $50 \Omega, 1 \%$ metal film resistor. Then, to provide Gain Adjust for the 10.24 V range, add a $200 \Omega$ potentiometer in series with pin 13 . For the 20.48 V range, add a $500 \Omega$ potentiometer in series with pin 14.

## Controlling the HI-X74A

The HI-X74A includes logic for direct interface to most microprocessor systems. The processor may take full control of each conversion, or the converter may operate in the "stand-alone" mode, controlled only by the R/C input. Full control consists of selecting an 8-bit or 12-bit conversion cycle, initiating the conversion, and reading the output data when ready-choosing either 12 bits at once or 8 followed by 4, in a left-justified format. The five control inputs are all TTL/CMOS-compatible: $\left(12 / \overline{8}, \overline{\mathrm{CS}}, \mathrm{A}_{\mathrm{O}}, \mathrm{R} / \overline{\mathrm{C}}\right.$ and CE). Table 3 illustrates the use of these inputs in controlling the converter's operations. Also, a simplified schematic of the internal control logic is shown in Figure 6.

## "Stand-Alone Operation"

The simplest control interface calls for a single control line connected to $\mathrm{R} / \overline{\mathrm{C}}$. Also, CE and $12 / \overline{8}$ are wired high, $\overline{\mathrm{CS}}$ and $\mathrm{A}_{\mathrm{O}}$ are wired low, and the output data appears in words of 12 bits each.
The $R / \bar{C}$ signal may have any duty cycle within (and including) the extremes shown in Figures 7 and 8. In general, data may be read when $R / \bar{C}$ is high unless STS is also high, indicating a conversion is in progress. Timing parameters particular to this mode of operation are listed in Tables 1 and 2.

TABLE 1. HI-574A STAND-ALONE MODE TIMING

| SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {HRL }}$ | Low R/C̄ Pulse Width | 50 | - | - | ns |
| $t_{\text {d }}$ | STS Delay from R/C | - | - | 200 | ns |
| $\mathrm{t}_{\mathrm{HDR}}$ | Data Valid after R/C Low | 25 | - | - | ns |
| $\mathrm{t}_{\mathrm{HS}}$ | STS Delay after Data Valid | 300 | - | 1200 | ns |
| thRH | High R/C Pulse Width | 150 | - | - | ns |
| $t_{\text {DDR }}$ | Data Access Time | - | - | 150 | ns |

Time is measured from $50 \%$ level of digital transitions. Tested with a 50 pF and $3 \mathrm{k} \Omega$ load.

TABLE 2. HI-674A STAND-ALONE MODE TIMING

| SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{HRL}}$ | Low R/C Pulse Width | 50 | - | - | ns |
| ${ }_{\text {t }}$ S | STS Delay from R/C | - | - | 200 | ns |
| $\mathrm{t}_{\mathrm{HDR}}$ | Data Valid after R/C̄ Low | 25 | - | - | ns |
| $t_{\text {HS }}$ | STS Delay after Data Valid | 25 | - | 850 | ns |
| thri | High R/C Pulse Width | 150 | - | - | ns |
| $t_{\text {DDR }}$ | Data Access Time | - | - | 150 | ns |

Time is measured from $50 \%$ level of digital transitions. Tested with a 50 pF and $3 \mathrm{k} \Omega$ load.

## Conversion Length

A Convert Start transition (see Table 1) latches the state of $A_{O}$, which determines whether the conversion continues for 12 bits ( $A_{O}$ low) or stops with 8 bits ( $A_{O}$ high). If all 12 bits are read following an 8-bit conversion, the last three LSBs will read ZERO and DB3 will read ONE. $A_{O}$ is latched because it is also involved in enabling the output buffers (see ""Reading the Output Data" on page 13). No other control inputs are latched.

TABLE 3. TRUTH TABLE FOR HI-X74A CONTROL INPUTS

| $\mathbf{C E}$ | $\overline{\mathbf{C S}}$ | $\mathbf{R /} \overline{\mathbf{C}}$ | $\mathbf{1 2 / \mathbf { 8 }}$ | $\mathbf{A}_{\mathbf{O}}$ | OPERATION |
| :---: | :---: | :---: | :---: | :--- | :--- |
| 0 | X | X | X | X | None |
| X | 1 | X | X | X | None |
| $\uparrow$ | 0 | 0 | X | 0 | Initiate 12-bit conversion |
| $\uparrow$ | 0 | 0 | X | 1 | Initiate 8-bit conversion |
| 1 | $\downarrow$ | 0 | X | 0 | Initiate 12-bit conversion |
| 1 | $\downarrow$ | 0 | X | 1 | Initiate 8-bit conversion |
| 1 | 0 | $\downarrow$ | X | 0 | Initiate 12-bit conversion |
| 1 | 0 | $\downarrow$ | X | 1 | Initiate 8-bit conversion |
| 1 | 0 | 1 | 1 | X | Enable 12-bit Output |
| 1 | 0 | 1 | 0 | 0 | Enable 8 MSBs Only |
| 1 | 0 | 1 | 0 | 1 | Enable 4 LSBs Plus 4 Trailing Zeroes |

## Conversion Start

A conversion may be initiated as shown in Table 3 by a logic transition on any of three inputs: $\mathrm{CE}, \overline{\mathrm{CS}}$ or R/C . The last of the three to reach the correct state starts the conversion, so one, two or all three may be dynamically controlled. The nominal delay from each is the same, and if necessary, all three may change state simultaneously. However, to ensure that a particular input controls the start of conversion, the other two should be set up at least 50 ns earlier. See the HI-X74A Timing Specifications, Convert Mode.

This variety of $\mathrm{HI}-\mathrm{X} 74 \mathrm{~A}$ control modes allows a simple interface in most system applications. The Convert Start timing relationships are illustrated in Figure 3.
The output signal STS indicates status of the converter by going high only while a conversion is in progress. While STS is high, the output buffers remain in a high impedance state and data cannot be read. Also, an additional Start Convert will not reset the converter or re-initiate a conversion while STS is high.

## Reading the Output Data

The output data buffers remain in a high impedance state until four conditions are met: $R / \bar{C}$ high, STS low, CE high and $\overline{\mathrm{CS}}$ low. At that time, data lines become active according to the state of inputs $12 / \overline{8}$ and $A_{O}$. Timing constraints are illustrated in Figure 4.

The $12 / \overline{8}$ input will be tied high or low in most applications, though it is fully TTL/CMOS-compatible. With $12 / \overline{8}$ high, all


See HI-X74A Timing Specifications for more information.
FIGURE 3. CONVERT START TIMING

12 output lines become active simultaneously, for interface to a 12 -bit or 16 -bit data bus. The $\mathrm{A}_{\mathrm{O}}$ input is ignored.

With $12 / \overline{8}$ low, the output is organized in two 8-bit bytes, selected one at a time by $A_{O}$. This allows an 8-bit data bus to be connected as shown in Figure 5. $\mathrm{A}_{\mathrm{O}}$ is usually tied to the least significant bit of the address bus, for storing the $\mathrm{HI}-\mathrm{X} 74 \mathrm{~A}$ output in two consecutive memory locations. (With $A_{O}$ low, the 8 MSBs only are enabled. With $A_{O}$ high, 4 MSBs are disabled, bits 4 through 7 are forced low, and the 4 LSBs are enabled). This two byte format is considered "left justified data," for which a decimal (or binary!) point is assumed to the left of byte 1 :

BYTE 1


BYTE 2


Further, $A_{O}$ may be toggled at any time without damage to the converter. Break-before-make action is guaranteed between the two data bytes, which assures that the outputs strapped together in Figure 5 will never be enabled at the same time.

A read operation usually begins after the conversion is complete and STS is low. For earliest access to the data, however, the read should begin no later than ( $\mathrm{t}_{\mathrm{DD}}+\mathrm{t}_{\mathrm{HS}}$ ) before STS goes low. See Figure 4.


See HI-X74A Timing Specifications for more information.
FIGURE 4. READ CYCLE TIMING


FIGURE 5. INTERFACE TO AN 8-BIT DATA BUS


FIGURE 6. HI-X74A CONTROL LOGIC


FIGURE 7. LOW PULSE FOR R/C - OUTPUTS ENABLED AFTER CONVERSION


FIGURE 8. HIGH PULSE FOR R/C - OUTPUTS ENABLED WHILE R/ $\bar{C}$ HIGH, OTHERWISE HIGH-Z

## Die Characteristics

DIE DIMENSIONS:
Analog: $3070 \mathrm{~mm} \times 4610 \mathrm{~mm}$
Digital: $1900 \mathrm{~mm} \times 4510 \mathrm{~mm}$

## METALLIZATION:

Digital Type: Nitrox
Thickness: $10 \mathrm{k} \AA \pm 2 \mathrm{k} \AA$
Metal 1: AISiCu
Thickness: $8 \mathrm{k} \AA \AA \pm 1 \mathrm{k} \AA$
Metal 2: AISiCu
Thickness: $16 \mathrm{k} \AA \pm 2 \mathrm{k} \AA$
Analog Type: Al
Thickness: $16 \mathrm{k} \AA \pm 2 \mathrm{k} \AA$

## PASSIVATION:

Type: Nitride Over Silox
Nitride Thickness: $3.5 \mathrm{k} \AA \pm 0.5 \mathrm{k} \AA$
Silox Thickness: $12 \mathrm{k} \AA \pm 1.5 \mathrm{k} \AA$

## WORST CASE CURRENT DENSITY:

$1.3 \times 10^{5} \mathrm{~A} / \mathrm{cm}^{2}$

## Metallization Mask Layout

HI-574A, HI-674A


## Ceramic Dual-In-Line Metal Seal Packages (SBDIP)



NOTES:

1. Index area: A notch or a pin one identification mark shall be located adjacent to pin one and shall be located within the shaded area shown. The manufacturer's identification shall not be used as a pin one identification mark.
2. The maximum limits of lead dimensions $b$ and $c$ or $M$ shall be measured at the centroid of the finished lead surfaces, when solder dip or tin plate lead finish is applied.
3. Dimensions b1 and c1 apply to lead base metal only. Dimension $M$ applies to lead plating and finish thickness.
4. Corner leads ( $1, N, N / 2$, and $N / 2+1$ ) may be configured with a partial lead paddle. For this configuration dimension b3 replaces dimension b2.
5. Dimension $Q$ shall be measured from the seating plane to the base plane.
6. Measure dimension S 1 at all four corners.
7. Measure dimension S2 from the top of the ceramic body to the nearest metallization or lead.
8. $N$ is the maximum number of terminal positions.
9. Braze fillets shall be concave.
10. Dimensioning and tolerancing per ANSI Y14.5M-1982.
11. Controlling dimension: INCH.

D28.6 MIL-STD-1835 CDIP2-T28 (D-10, CONFIGURATION C) 28 LEAD CERAMIC DUAL-IN-LINE METAL SEAL PACKAGE

| SYMBOL | INCHES |  | MILLIMETERS |  | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |  |
| A | - | 0.232 | - | 5.92 | - |
| b | 0.014 | 0.026 | 0.36 | 0.66 | 2 |
| b1 | 0.014 | 0.023 | 0.36 | 0.58 | 3 |
| b2 | 0.045 | 0.065 | 1.14 | 1.65 | - |
| b3 | 0.023 | 0.045 | 0.58 | 1.14 | 4 |
| c | 0.008 | 0.018 | 0.20 | 0.46 | 2 |
| c1 | 0.008 | 0.015 | 0.20 | 0.38 | 3 |
| D | - | 1.490 | - | 37.85 | - |
| E | 0.500 | 0.610 | 12.70 | 15.49 | - |
| e | 0.10 | SC |  | BSC | - |
| eA | 0.60 | SC |  | BSC | - |
| eA/2 | 0.30 | SC |  | BSC | - |
| L | 0.125 | 0.200 | 3.18 | 5.08 | - |
| Q | 0.015 | 0.060 | 0.38 | 1.52 | 5 |
| S1 | 0.005 | - | 0.13 | - | 6 |
| S2 | 0.005 | - | 0.13 | - | 7 |
| $\alpha$ | $90^{\circ}$ | $105^{\circ}$ | $90^{\circ}$ | $105^{\circ}$ | - |
| aaa | - | 0.015 | - | 0.38 | - |
| bbb | - | 0.030 | - | 0.76 | - |
| CCC | - | 0.010 | - | 0.25 | - |
| M | - | 0.0015 | - | 0.038 | 2 |
| N | 28 |  | 28 |  | 8 |

Rev. 0 5/18/94

## Dual-In-Line Plastic Packages (PDIP)


-B-


NOTES:

1. Controlling Dimensions: $\operatorname{INCH}$. In case of conflict between English and Metric dimensions, the inch dimensions control.
2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
3. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication No. 95.
4. Dimensions $A, A 1$ and $L$ are measured with the package seated in JEDEC seating plane gauge GS-3.
5. D, D1, and E1 dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010 inch ( 0.25 mm ).
6. $E$ and $\mathrm{e}_{\mathrm{A}}$ are measured with the leads constrained to be perpendicular to datum $-\mathrm{C}-$.
7. $e_{B}$ and $\mathrm{e}_{\mathrm{C}}$ are measured at the lead tips with the leads unconstrained. $\mathrm{e}_{\mathrm{C}}$ must be zero or greater.
8. B1 maximum dimensions do not include dambar protrusions. Dambar protrusions shall not exceed 0.010 inch ( 0.25 mm ).
9. N is the maximum number of terminal positions.
10. Corner leads (1, N, N/2 and N/2 + 1) for E8.3, E16.3, E18.3, E28.3, E42.6 will have a B1 dimension of 0.030-0.045 inch ( $0.76-1.14 \mathrm{~mm}$ ).
© Copyright Intersil Americas LLC 2001-2008. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners.

For additional products, see www.intersil.com/en/products.html modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Analog to Digital Converters - ADC category:
Click to view products by Renesas manufacturer:
Other Similar products are found below :
ADC0804LCD ADC0808 MCP37211-200I/TE MAX15511TGTL+ MCP33141-10T-E/MS MCP33141D-05T-E/MS MCP33151D-05T-E/MS MCP3202T-CI/MS MCP33141-05T-E/MS MCP33141D-10T-E/MS MCP33151-10T-E/MS ADE1201ACCZ ADE1202ACCZ LTC1090CN LTC1605IG LTC1605AIG LTC2208IUP ADS1282HPW LTC1297DCN8 LTC1741CFW MCP3422A0-E/MS MCP3426A2-E/MC MCP3427-E/MF TLC0820ACN TLC2543IN TLV2543IDW NCD9830DBR2G ADS5231IPAG ADS7807U ADS7891IPFBT ADS8328IBPW AMC1204BDWR ADS7959QDBTRQ1 ADS7807UB ADS7805UB ADS1220IPWR MCP3426A0-E/MS MCP3423-E/UN MCP3422A0-E/MC AD9220AR MAX11123ATI+ MAX11212AEUB+ MAX11207EEE+ MAX11135ATI+ TLV1570CDW

TLC3574IDWR TLC0838CDWR AD7714ARZ-5REEL AD7914BRUZ-REEL7 AD977ABRZ

