The ISL23325 is a volatile, low voltage, low noise, low power, 256-Tap, dual digitally controlled potentiometer (DCP) with an $\mathrm{I}^{2} \mathrm{C}$ Bus $^{\mathrm{TM}}$ interface. It integrates two DCP cores, wiper switches and control logic on a monolithic CMOS integrated circuit.

Each digitally controlled potentiometer is implemented with a combination of resistor elements and CMOS switches. The position of the wipers are controlled by the user through the $I^{2} \mathrm{C}$ bus interface. Each potentiometer has an associated volatile Wiper Register (WRi, $\mathrm{i}=0,1$ ) that can be directly written to and read by the user. The contents of the WRi controls the position of the wiper. When powered on, the wiper of each DCP will always commence at mid-scale ( 128 tap position).

The low voltage, low power consumption, and small package of the ISL23325 make it an ideal choice for use in battery operated equipment. In addition, the ISL23325 has a VLOGIC pin allowing down to 1.2V bus operation, independent from the $\mathrm{V}_{\mathrm{CC}}$ value. This allows for low logic levels to be connected directly to the ISL23325 without passing through a voltage level shifter.

The DCP can be used as a three-terminal potentiometer or as a two-terminal variable resistor in a wide variety of applications including control, parameter adjustments, and signal processing.

## Applications

- Power supply margining
- Trimming sensor circuits
- Gain adjustment in battery powered instruments
- RF power amplifier bias compensation


## Features

- Two potentiometers per package
- 256 resistor taps
- $10 \mathrm{k} \Omega 50 \mathrm{k} \Omega$ or $100 \mathrm{k} \Omega$ total resistance
- $\mathrm{I}^{2} \mathrm{C}$ serial interface
- No additional level translator for low bus supply
- Three address pins allow up to eight devices per bus
- Maximum supply current without serial bus activity (standby)
- $3 \mu \mathrm{~A} @ \mathrm{~V}_{\mathrm{CC}}$ and $\mathrm{V}_{\text {LOGIC }}=5 \mathrm{~V}$
- $1.7 \mu \mathrm{~A} @ \mathrm{~V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{LOGIC}}=1.7 \mathrm{~V}$
- Shutdown Mode
- Forces the DCP into an end-to-end open circuit and RWi is connected to RLi internally
- Reduces power consumption by disconnecting the DCP resistor from the circuit
- Power supply
- $\mathrm{V}_{\mathrm{CC}}=1.7 \mathrm{~V}$ to 5.5 V analog power supply
- $\mathrm{V}_{\text {LOGIC }}=1.2 \mathrm{~V}$ to $5.5 \mathrm{VI}^{2} \mathrm{C}$ bus/logic power supply
- Wiper resistance: $70 \Omega$ typical @ $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}$
- Power-on preset to mid-scale (128 tap position)
- Extended industrial temperature range: $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
- 14 Ld TSSOP or 16 Ld $\mu$ TQFN packages
- Pb-free (RoHS Compliant)


FIGURE 1. FORWARD AND BACKWARD RESISTANCE vs TAP POSITION, 10k DCP


FIGURE 2. $V_{\text {REF }}$ ADJUSTMENT

## Block Diagram



## Pin Configurations

ISL23325
(14 LD TSSOP)
TOP VIEW


ISL23325
( 16 LD $\mu$ TQFN) TOP VIEW


## Pin Descriptions

| TSSOP | $\mu$ TQFN | SYMBOL | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| 1 | 6,15 | GND | Ground pin |
| 2 | 16 | $\mathrm{V}_{\text {LOGIC }}$ | $1^{2} \mathrm{C}$ bus/logic supply. Range 1.2 V to 5.5 V |
| 3 | 1 | SDA | Logic Pin - Serial bus data input/open drain output |
| 4 | 2 | SCL | Logic Pin - Serial bus clock input |
| 5 | 3 | AO | Logic Pin - Hardwire slave address pin for $I^{2} \mathrm{C}$ serial bus. <br> Range: V LOGIC $^{\text {or }}$ GND |
| 6 | 4 | A1 | Logic Pin - Hardwire slave address pin for $\mathrm{I}^{2} \mathrm{C}$ serial bus. <br> Range: V LOGIC or GND |
| 7 | 5 | A2 | Logic Pin - Hardwire slave address pin for $I^{2} \mathrm{C}$ serial bus. <br> Range: V LOGIC or GND |
| 8 | 8 | RL1 | DCP1 "low" terminal |
| 9 | 9 | RW1 | DCP1 wiper terminal |
| 10 | 10 | RH1 | DCP1 "high" terminal |
| 11 | 11 | RHO | DCPO "high" terminal |
| 12 | 12 | RW0 | DCPO wiper terminal |
| 13 | 13 | RLO | DCPO "low" terminal |
| 14 | 14 | $\mathrm{V}_{\mathrm{CC}}$ | Analog power supply. Range 1.7V to 5.5 V |
|  | 7 | NC | Not Connected |

## Ordering Information

| PART NUMBER <br> (Note 5) | PART MARKING | $\qquad$ | TEMP RANGE $\left({ }^{\circ} \mathrm{C}\right)$ | PACKAGE <br> (RoHS Compliant) | PKG. DWG. \# |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ISL23325TFVZ (Notes 1, 3) | 23325 TFVZ | 100 | -40 to +125 | 14 Ld TSSOP | M14.173 |
| ISL23325UFVZ (Notes 1, 3) (No longer available, recommended replacement: ISL23325TFRUZ-TK) | 23325 UFVZ | 50 | -40 to +125 | 14 Ld TSSOP | M14.173 |
| ISL23325WFVZ (Notes 1, 3) | 23325 WFVZ | 10 | -40 to +125 | 14 Ld TSSOP | M14.173 |
| ISL23325TFRUZ-T7A (Notes 2, 4) | GBF | 100 | -40 to +125 | 16 Ld 2.6x1.8 UTQFN | L16.2.6x1.8A |
| ISL23325TFRUZ-TK (Notes 2, 4) | GBF | 100 | -40 to +125 | 16 Ld 2.6x1.8 UTQFN | L16.2.6x1.8A |
| ISL23325UFRUZ-T7A (Notes 2, 4) (No longer available, recommended replacement: ISL23325TFRUZ-TK) | GBE | 50 | -40 to +125 | 16 Ld 2.6x1.8 UTQFN | L16.2.6x1.8A |
| ISL23325UFRUZ-TK (Notes 2, 4) (No longer available, recommended replacement: ISL23325TFRUZ-TK) | GBE | 50 | -40 to +125 | 16 Ld 2.6x1.8 UTQFN | L16.2.6x1.8A |
| ISL23325WFRUZ-T7A (Notes 2, 4) | GBD | 10 | -40 to +125 | 16 Ld 2.6x1.8 UTQFN | L16.2.6x1.8A |
| ISL23325WFRUZ-TK (Notes 2, 4) | GBD | 10 | -40 to +125 | 16 Ld 2.6x1.8 UTQFN | L16.2.6x1.8A |

NOTES:

1. Add "-TK" suffix for 1k unit or "-T7A" suffix for 250 unit Tape and Reel options. Please refer to TB347 for details on reel specifications.
2. Please refer to TB347 for details on reel specifications.
3. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100\% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations). Intersil Pb -free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
4. These Intersil Pb -free plastic packaged products employ special Pb -free material sets; molding compounds/die attach materials and NiPdAu plate - e4 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb -free peak reflow temperatures that meet or exceed the Pb -free requirements of IPC/JEDEC J STD-020.
5. For Moisture Sensitivity Level (MSL), please see device information page for ISL23325. For more information on MSL please see techbrief TB363.


## Thermal Information

| Thermal Resistance (Typical) | $\theta_{\mathrm{JA}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ | $\theta_{\text {Jc }}\left({ }^{\circ} \mathbf{C} / \mathrm{W}\right.$ ) |
| :---: | :---: | :---: |
| 14 Ld TSSOP Package (Notes 6, 7) | 112 | 40 |
| 16 Ld $\mu$ TQFN Package (Notes 6, 7) | 110 | 64 |
| Maximum Junction Temperature (Plastic Package) . . . . . . . . . $+150^{\circ} \mathrm{C}$ |  |  |
| Storage Temperature Range..................... $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |  |  |
| Pb-Free Reflow Profile . . . . . . . . . . . . http://www.intersil.com/pbfree/Pb | w.asp | e link below |

## Recommended Operating Conditions

Temperature $.40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
VCC Supply Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1.7V to 5.5 V
VLOGIC Supply Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1.2V to 5.5V
DCP Terminal Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0 to V $_{\text {CC }}$
Max Wiper Current . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $\pm 3 m A$

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

NOTES:
6. $\theta_{\mathrm{JA}}$ is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
7. For $\theta_{\mathrm{JC}}$, the "case temp" location is the center top of the package.

Analog Specifications $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{LOGIC}}=1.2 \mathrm{~V}$ to 5.5 V over recommended operating conditions unless otherwise stated.
Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.

| SYMBOL | PARAMETER | TEST CONDITIONS | MIN (Note 20) | TYP <br> (Note 8) | MAX <br> (Note 20) | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {TOTAL }}$ | RH to RL Resistance | W option |  | 10 |  | $\mathrm{k} \Omega$ |
|  |  | U option |  | 50 |  | k $\Omega$ |
|  |  | T option |  | 100 |  | $\mathrm{k} \Omega$ |
|  | RH to RL Resistance Tolerance |  | -20 | $\pm 2$ | +20 | \% |
|  | End-to-End Temperature Coefficient | W option |  | 125 |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
|  |  | U option |  | 65 |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
|  |  | T option |  | 45 |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\mathrm{RH}}, \mathrm{V}_{\text {RL }}$ | DCP Terminal Voltage | $\mathrm{V}_{\mathrm{RH}}$ or $\mathrm{V}_{\mathrm{RL}}$ to GND | 0 |  | VCC | V |
| RW | Wiper Resistance | RH - floating, $\mathrm{V}_{\mathrm{RL}}=0 \mathrm{~V}$, force $\mathrm{I}_{\mathrm{W}}$ current to the wiper, $\begin{aligned} & \mathrm{I}_{\mathrm{W}}=\left(\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{RL}}\right) / \mathrm{R}_{\text {TOTAL }}, \\ & \mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \end{aligned}$ |  | 70 | 200 | $\Omega$ |
|  |  | $\mathrm{V}_{\mathrm{CC}}=1.7 \mathrm{~V}$ |  | 580 |  | $\Omega$ |
| $\mathrm{C}_{\mathrm{H}} / \mathrm{C}_{\mathrm{L}} / \mathrm{C}_{\mathrm{W}}$ | Terminal Capacitance | See "DCP Macro Model" on page 9 |  | 32/32/32 |  | pF |
| ILkgDCP | Leakage on DCP Pins | Voltage at pin from GND to $\mathrm{V}_{\mathrm{CC}}$ | -0.4 | <0.1 | 0.4 | $\mu \mathrm{A}$ |
| Noise | Resistor Noise Density | Wiper at middle point, W option |  | 16 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
|  |  | Wiper at middle point, U option |  | 49 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
|  |  | Wiper at middle point, T option |  | 61 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| Feed Thru | Digital Feed-through from Bus to Wiper | Wiper at middle point |  | -65 |  | dB |
| PSRR | Power Supply Reject Ratio | Wiper output change if $\mathrm{V}_{\mathrm{CC}}$ change $\pm 10 \%$; wiper at middle point |  | -75 |  | dB |

Analog Specifications $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{LOGIC}}=1.2 \mathrm{~V}$ to 5.5 V over recommended operating conditions unless otherwise stated. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. (Continued)

| SYMBOL | PARAMETER | TEST CONDITIONS | MIN (Note 20) | TYP <br> (Note 8) | MAX <br> (Note 20) | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VOLTAGE DIVIDER MODE (OV @ RL; VCC @ RH; measured at RW, unloaded) |  |  |  |  |  |  |
| INL <br> (Note 13) | Integral Non-linearity, Guaranteed Monotonic | W option | -1.0 | $\pm 0.5$ | +1.0 | $\begin{aligned} & \text { LSB } \\ & (\text { Note } 9) \end{aligned}$ |
|  |  | U, T option | -0.5 | $\pm 0.15$ | +0.5 | LSB <br> (Note 9) |
| DNL (Note 12) | Differential Non-linearity, Guaranteed Monotonic | W option | -1 | $\pm 0.4$ | +1 | LSB <br> (Note 9) |
|  |  | U, T option | -0.4 | $\pm 0.1$ | +0.4 | LSB <br> (Note 9) |
| FSerror | Full-scale Error | W option | -5 | -2 | 0 | LSB <br> (Note 9) |
|  |  | U, T option | -2 | -0.5 | 0 | LSB <br> (Note 9) |
| ZSerror <br> (Note 10) | Zero-scale Error | W option | 0 | 2 | 5 | LSB <br> (Note 9) |
|  |  | U, T option | 0 | 0.4 | 2 | LSB <br> (Note 9) |
| Vmatch (Note 22) | DCP to DCP Matching | DCPs at same tap position, same voltage at all RH terminals, and same voltage at all RL terminals | -2 | $\pm 0.5$ | 2 | LSB <br> (Note 9) |
| TC <br> (Notes 14) | Ratiometric Temperature Coefficient | W option, Wiper Register set to 80 hex |  | 8 |  | ppm $/{ }^{\circ} \mathrm{C}$ |
|  |  | U option, Wiper Register set to 80 hex |  | 4 |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
|  |  | T option, Wiper Register set to 80 hex |  | 2.3 |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
| tLS_Settling | Large Signal Wiper Settling Time | From code 0 to FF hex, measured from 0 to 1 LSB settling of the wiper |  | 300 |  | ns |
| $\mathrm{f}_{\text {cutoff }}$ | -3dB Cutoff Frequency | Wiper at middle point W option |  | 1200 |  | kHz |
|  |  | Wiper at middle point $U$ option |  | 250 |  | kHz |
|  |  | Wiper at middle point T option |  | 120 |  | kHz |

RHEOSTAT MODE (Measurements between RW and RL pins with RH not connected, or between RW and RH with RL not connected)

| $\mathrm{R}_{\mathrm{INL}}$ (Note 18) | Integral Non-linearity, Guaranteed Monotonic | W option; $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to 5.5 V | -2.0 | $\pm 1$ | +2.0 | MI <br> (Note 15) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | W option; $\mathrm{V}_{\mathrm{CC}}=1.7 \mathrm{~V}$ |  | 10.5 |  | MI <br> (Note 15) |
|  |  | $\mathrm{U}, \mathrm{T}$ option; $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to 5.5 V | -1.0 | $\pm 0.3$ | +1.0 | MI <br> (Note 15) |
|  |  | $\mathrm{U}, \mathrm{T}$ option; $\mathrm{V}_{\mathrm{CC}}=1.7 \mathrm{~V}$ |  | 2.1 |  | MI <br> (Note 15) |
| $\mathrm{R}_{\mathrm{DNL}}$ <br> (Note 17) | Differential Non-linearity, Guaranteed Monotonic | W option; $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to 5.5 V | -1 | $\pm 0.4$ | +1 | MI <br> (Note 15) |
|  |  | W option; $\mathrm{V}_{\mathrm{CC}}=1.7 \mathrm{~V}$ |  | $\pm 0.6$ |  | MI <br> (Note 15) |
|  |  | $\mathrm{U}, \mathrm{T}$ option; $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to 5.5 V | -0.5 | $\pm 0.15$ | +0.5 | MI <br> (Note 15) |
|  |  | $\mathrm{U}, \mathrm{T}$ option; $\mathrm{V}_{\mathrm{CC}}=1.7 \mathrm{~V}$ |  | $\pm 0.35$ |  | MI <br> (Note 15) |

Analog Specifications $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{LOGIC}}=1.2 \mathrm{~V}$ to 5.5 V over recommended operating conditions unless otherwise stated. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. (Continued)

| SYMBOL | PARAMETER | TEST CONDITIONS | MIN (Note 20) | $\begin{gathered} \text { TYP } \\ \text { (Note 8) } \end{gathered}$ | $\begin{gathered} \text { MAX } \\ \text { (Note 20) } \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $R_{\text {offset }}$(Note 16) | Offset, Wiper at 0 Position | W option; $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to 5.5 V | 0 | 3 | 5.5 | $\begin{gathered} \text { MI } \\ \text { (Note 15) } \end{gathered}$ |
|  |  | W option; $\mathrm{V}_{\mathrm{CC}}=1.7 \mathrm{~V}$ |  | 6.3 |  | $\begin{gathered} \text { MI } \\ \text { (Note 15) } \end{gathered}$ |
|  |  | $\mathrm{U}, \mathrm{T}$ option; $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to 5.5 V | 0 | 0.5 | 2 | $\begin{gathered} \text { MI } \\ \text { (Note 15) } \end{gathered}$ |
|  |  | $\mathrm{U}, \mathrm{T}$ option; $\mathrm{V}_{\mathrm{CC}}=1.7 \mathrm{~V}$ |  | 1.1 |  | $\begin{gathered} \mathrm{MI} \\ \text { (Note 15) } \end{gathered}$ |
| Rmatch (Note 23) | DCP to DCP Matching | Any two DCPs at the same tap position with the same terminal voltages | -2 |  | 2 | $\begin{aligned} & \text { LSB } \\ & \text { (Note 9) } \end{aligned}$ |
| $\begin{gathered} \text { TCR } \\ \text { (Note 19) } \end{gathered}$ | Resistance Temperature Coefficient | W option; Wiper register set between 32 hex and FF hex |  | 170 |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
|  |  | $U$ option; Wiper register set between 32 hex and FF hex |  | 80 |  | ppm $/{ }^{\circ} \mathrm{C}$ |
|  |  | T option; Wiper register set between 32 hex and FF hex |  | 50 |  | ppm $/{ }^{\circ} \mathrm{C}$ |

Operating Specifications $\mathrm{v}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to $5.5 \mathrm{v}, \mathrm{v}_{\mathrm{LOGIC}}=1.2 \mathrm{~V}$ to 5.5 V over recommended operating conditions unless otherwise stated. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.

| SYMBOL | PARAMETER | TEST CONDITIONS | $\begin{gathered} \text { MIN } \\ \text { (Note 20) } \end{gathered}$ | $\begin{gathered} \text { TYP } \\ \text { (Note 8) } \end{gathered}$ | $\begin{gathered} \text { MAX } \\ \text { (Note 20) } \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ILOGIC | VLOGIC Supply Current (Write/Read) | $\mathrm{V}_{\text {LOGIC }}=5.5 \mathrm{~V}, \mathrm{~V}_{\text {CC }}=5.5 \mathrm{~V}$, $\mathrm{f}_{\mathrm{SCL}}=400 \mathrm{kHz}$ (for $\mathrm{I}^{2} \mathrm{C}$ active read and write) |  |  | 200 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {LOGIC }}=1.2 \mathrm{~V}, \mathrm{~V}_{\text {CC }}=1.7 \mathrm{~V}$, <br> $\mathrm{f}_{\mathrm{SCL}}=400 \mathrm{kHz}$ (for $\mathrm{I}^{2} \mathrm{C}$ active read and write) |  |  | 5 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | $\mathrm{V}_{\text {CC }}$ Supply Current (Write/Read) | $\mathrm{V}_{\text {LOGIC }}=5.5 \mathrm{~V}, \mathrm{~V}_{\text {CC }}=5.5 \mathrm{~V}$ |  |  | 18 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {LOGIC }}=1.2 \mathrm{~V}, \mathrm{~V}_{\text {CC }}=1.7 \mathrm{~V}$ |  |  | 10 | $\mu \mathrm{A}$ |
| ILOGIC SB | V LOGIC Standby Current | $\mathrm{V}_{\text {LOGIC }}=\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$, $\mathrm{I}^{2} \mathrm{C}$ interface in standby |  |  | 1 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{LOGIC}}=1.2 \mathrm{~V}, \mathrm{v}_{\mathrm{CC}}=1.7 \mathrm{~V} \text {, }$ <br> $1^{2} \mathrm{C}$ interface in standby |  |  | 0.5 | $\mu \mathrm{A}$ |
| ${ }^{\prime} \mathrm{CCSB}$ | $\mathrm{V}_{\text {CC }}$ Standby Current | $\mathrm{V}_{\mathrm{LOGIC}}=\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$, $1^{2} \mathrm{C}$ interface in standby |  |  | 2 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {LOGIC }}=1.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=1.7 \mathrm{~V}$, $1^{2} \mathrm{C}$ interface in standby |  |  | 1.2 | $\mu \mathrm{A}$ |
| Logic SHDN | VLOGIC Shutdown Current | $\mathrm{V}_{\text {LOGIC }}=\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$, $1^{2} \mathrm{C}$ interface in standby |  |  | 1 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{LOGIC}}=1.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=1.7 \mathrm{~V} \text {, }$ <br> $1^{2} \mathrm{C}$ interface in standby |  |  | 0.5 | $\mu \mathrm{A}$ |
| ICC SHDN | $\mathrm{V}_{\text {CC }}$ Shutdown Current | $\mathrm{V}_{\mathrm{LOGIC}}=\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$, $1^{2} \mathrm{C}$ interface in standby |  |  | 2 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{LOGIC}}=1.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=1.7 \mathrm{~V} \text {, }$ <br> $1^{2} \mathrm{C}$ interface in standby |  |  | 1.2 | $\mu \mathrm{A}$ |
| ${ }^{\text {LkgDig }}$ | Leakage Current, at Pins A0, A1, A2, SDA, SCL | Voltage at pin from GND to $\mathrm{V}_{\text {LOGIC }}$ | -0.4 | <0.1 | 0.4 | $\mu \mathrm{A}$ |

Operating Specifications $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{LOGIC}}=1.2 \mathrm{~V}$ to 5.5 V over recommended operating conditions unless otherwise stated. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. (Continued)

| SYMBOL | PARAMETER | TEST CONDITIONS | MIN (Note 20) | $\begin{gathered} \text { TYP } \\ \text { (Note 8) } \end{gathered}$ | $\begin{gathered} \text { MAX } \\ \text { (Note 20) } \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {t }}$ CP | Wiper Response Time | SCL rising edge of the acknowledge bit after data byte to wiper new position (Changes from $10 \%$ to $90 \%$ FS) $\mathrm{W}, \mathrm{U}, \mathrm{T}$ options specified top to bottom |  | 0.4 |  | $\mu \mathrm{s}$ |
|  |  |  |  | 1.5 |  | $\mu \mathrm{s}$ |
|  |  |  |  | 3.5 |  | $\mu \mathrm{s}$ |
| tShdnRec | DCP Recall Time from Shutdown Mode | SCL rising edge of the acknowledge bit after ACR data byte to wiper recalled position and RH connection |  | 1.5 |  | $\mu \mathrm{s}$ |
| $\mathrm{V}_{\mathrm{CC}}, \mathrm{V}_{\text {LOGIC }}$ Ramp (Note 21) | $\mathrm{V}_{\text {CC }}$, , ${ }_{\text {LOGIC }}$ Ramp Rate | Ramp monotonic at any level | 0.01 |  | 50 | V/ms |

Serial Interface Specification For SCL, SDA, A0, A1, A2 unless otherwise noted.

| SYMBOL | PARAMETER | TEST CONDITIONS | $\begin{gathered} \text { MIN } \\ \text { (Note 20) } \end{gathered}$ | $\begin{gathered} \text { TYP } \\ \text { (Note 8) } \end{gathered}$ | $\begin{gathered} \text { MAX } \\ \text { (Note 20) } \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IL }}$ | Input LOW Voltage |  | -0.3 |  | $0.3 \times \mathrm{V}_{\text {LOGIC }}$ | v |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage |  | $0.7 \times \mathrm{V}_{\text {LOGIC }}$ |  | $\mathrm{v}_{\text {LOGIC }}+0.3$ | v |
| Hysteresis | SDA and SCL Input Buffer Hysteresis | $\mathrm{V}_{\text {LOGIC }}>2 \mathrm{~V}$ | $0.05 \times \mathrm{V}_{\text {LOGIC }}$ |  |  | v |
|  |  | $\mathrm{V}_{\text {LOGIC }}<2 \mathrm{~V}$ | $0.1 \times \mathrm{V}_{\text {LOGIC }}$ |  |  | v |
| $\mathrm{V}_{\text {OL }}$ | SDA Output Buffer LOW Voltage | $\mathrm{IOL}=3 \mathrm{~mA}, \mathrm{~V}_{\text {LOGIC }}>2 \mathrm{~V}$ | 0 |  | 0.4 | v |
|  |  | $\mathrm{IOL}=1.5 \mathrm{~mA}, \mathrm{~V}_{\text {LOGIC }}<2 \mathrm{~V}$ |  |  | $0.2 \times \mathrm{V}_{\text {LOGIC }}$ | v |
| $\mathrm{C}_{\text {pin }}$ | SDA, SCL Pin Capacitance |  |  | 10 |  | pF |
| ${ }_{\text {f }} \mathrm{CL}$ | SCL Frequency |  |  |  | 400 | kHz |
| $\mathrm{t}_{\text {sp }}$ | Pulse Width Suppression Time at SDA and SCL Inputs | Any pulse narrower than the max spec is suppressed |  |  | 50 | ns |
| $t_{\text {AA }}$ | SCL Falling Edge to SDA Output Data Valid | SCL falling edge crossing $30 \%$ of $\mathrm{V}_{\text {LOGIC }}$, until SDA exits the $30 \%$ to $70 \%$ of $V_{\text {LOGIC }}$ window |  |  | 900 | ns |
| $\mathrm{t}_{\text {BUF }}$ | Time the Bus Must be Free Before the Start of a New Transmission | SDA crossing $70 \%$ of $V_{\text {LOGIC }}$ during a STOP condition, to SDA crossing $70 \%$ of $\mathrm{V}_{\text {LOGIC }}$ during the following START condition | 1300 |  |  | ns |
| tow | Clock Low Time | Measured at the 30\% of $V_{\text {LOGIC }}$ crossing | 1300 |  |  | ns |
| $\mathrm{t}_{\text {HIGH }}$ | Clock HIGH Time | Measured at the $70 \%$ of $\mathrm{V}_{\text {LOGIC }}$ crossing | 600 |  |  | ns |
| ${ }^{\text {s }}$ U:STA | START Condition Set-up Time | SCL rising edge to SDA falling edge; both crossing 70\% of VLOGIC | 600 |  |  | ns |
| $\mathrm{t}_{\text {HD: }}$ STA | START Condition Hold Time | From SDA falling edge crossing $30 \%$ of V LOGIC $^{\text {to }}$ SCL falling edge crossing 70\% of $V_{\text {LOGIC }}$ | 600 |  |  | ns |
| ${ }^{\text {t }}$ SUDAT | Input Data Set-up Time | From SDA exiting the $30 \%$ to $70 \%$ of $V_{\text {LOGIC }}$ window, to SCL rising edge crossing $30 \%$ of $\mathrm{V}_{\text {LOGIC }}$ | 100 |  |  | ns |

## Serial Interface Specification For SCL, SDA, A0, A1, A2 unless otherwise noted. (Continued)

| SYMBOL | PARAMETER | TEST CONDITIONS | MIN (Note 20) | TYP <br> (Note 8) | MAX <br> (Note 20) | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{HD}: \text { DAT }}$ | Input Data Hold Time | From SCL falling edge crossing $70 \%$ of V LOGIC $^{\text {to }}$ SDA entering the $30 \%$ to $70 \%$ of $V_{\text {LOGIC }}$ window | 0 |  |  | ns |
| $\mathrm{t}_{\text {SU: }}$ STO | STOP Condition Set-up Time | From SCL rising edge crossing $70 \%$ of V ${ }_{\text {LOGIC }}$, to SDA rising edge crossing $30 \%$ of $V_{\text {LOGIC }}$ | 600 |  |  | ns |
| $\mathrm{t}_{\mathrm{HD}: \text { STO }}$ | STOP Condition Hold Time for Read or Write | From SDA rising edge to SCL falling edge; both crossing $70 \%$ of $V_{\text {LOGIC }}$ | 1300 |  |  | ns |
| ${ }^{\text {DH }}$ | Output Data Hold Time | From SCL falling edge crossing $30 \%$ of $V_{\text {LOGIC }}$, until SDA enters the $30 \%$ to $70 \%$ of V LOGIC window. $\begin{aligned} & \mathrm{I}_{\mathrm{OL}}=3 \mathrm{~mA}, \mathrm{~V}_{\mathrm{LOGIC}}>2 \mathrm{~V} . \\ & \mathrm{I}_{\mathrm{OL}}=0.5 \mathrm{~mA}, \mathrm{~V}_{\mathrm{LOGIC}}<2 \mathrm{~V} \end{aligned}$ | 0 |  |  | ns |
| $\mathrm{t}_{\mathrm{R}}$ | SDA and SCL Rise Time | From $30 \%$ to $70 \%$ of $\mathrm{V}_{\text {LOGIC }}$ | $20+0.1 \times \mathrm{Cb}$ |  | 250 | ns |
| $\mathrm{t}_{\mathrm{F}}$ | SDA and SCL Fall Time | From $70 \%$ to $30 \%$ of $V_{\text {LOGIC }}$ | $20+0.1 \times \mathrm{Cb}$ |  | 250 | ns |
| Cb | Capacitive Loading of SDA or SCL | Total on-chip and off-chip | 10 |  | 400 | pF |
| ${ }^{\text {tsu:A }}$ | A2, A1, A0 Setup Time | Before START condition | 600 |  |  | ns |
| $t_{H D} \mathbf{A}$ | A2, A1, A0 Hold Time | After STOP condition | 600 |  |  | ns |

NOTES:
8. Typical values are for $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ and 3.3 V supply voltages.
9. $\operatorname{LSB}=\left[V(R W)_{255}-V(R W)_{0}\right] / 255 . V(R W)_{255}$ and $V(R W)_{0}$ are $V(R W)$ for the $D C P$ register set to $F F$ hex and 00 hex respectively. LSB is the incremental voltage when changing from one tap to an adjacent tap.
10. ZS error $=\mathrm{V}(\mathrm{RW})_{0} /$ LSB.
11. FS error $=\left[\mathrm{V}(\mathrm{RW})_{255}-\mathrm{V}_{\mathrm{CC}}\right] / \mathrm{LSB}$.
12. $D N L=\left[V(R W)_{i}-V(R W)_{i-1}\right] / L S B-1$, for $i=1$ to 255 . $i$ is the DCP register setting.
13. $\operatorname{INL}=\left[V(R W)_{i}-i \cdot L S B-V(R W)_{0}\right] / L S B$ for $i=1$ to 255
14. $\mathrm{TC}_{\mathrm{V}}=\frac{\operatorname{Max}\left(\mathrm{V}(\mathrm{RW})_{\mathrm{i}}\right)-\operatorname{Min}\left(\mathrm{V}(\mathrm{RW})_{\mathrm{i}}\right)}{\mathrm{V}\left(\mathrm{RW}_{\mathrm{i}}\left(+25^{\circ} \mathrm{C}\right)\right)} \times \frac{10^{6}}{+165^{\circ} \mathrm{C}} \quad \begin{aligned} & \text { For } \mathrm{i}=16 \text { to } 255 \text { decimal, } \mathrm{T}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \text {. Max }() \text { is the maximum value of the wiper voltage } \mathrm{Min}() \text { is the minimum value of the wiper voltage over the temperature range. }\end{aligned}$
15. $\mathbf{M I}=\left|R W_{255}-R W_{0}\right| / 255$. $\mathbf{M I}$ is a minimum increment. $R W_{255}$ and $R W_{0}$ are the measured resistances for the DCP register set to $F F$ hex and 00 hex respectively.
16. Roffset $=\mathrm{RW}_{0} / \mathrm{MI}$, when measuring between RW and RL.

Roffset $=\mathrm{RW}_{255} / \mathrm{MI}$, when measuring between RW and RH .
17. RDNL $=\left(R W_{i}-R W_{i-1}\right) / M I-1$, for $i=16$ to 255.
18. RINL $=\left[R W_{i}-(M I \cdot i)-R W_{0}\right] / M I$, for $i=16$ to 255.
19. $\mathrm{TC}_{\mathrm{R}}=\frac{[\mathrm{Max}(\mathrm{Ri})-\mathrm{Min}(\mathrm{Ri})]}{\mathrm{Ri}\left(+25^{\circ} \mathrm{C}\right)} \times \frac{10^{6}}{40} \quad$ for $\mathrm{i}=16$ to $255, \mathrm{~T}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. $\operatorname{Max}()$ is the maximum value of the resistance and Min() is the
20. Compliance to datasheet limits is assured by one or more methods: production test, characterization and/or design.
21. It is preferable to ramp up both the $V_{\text {LOGIC }}$ and the $V_{C C}$ supplies at the same time. If this is not possible, it is recommended to ramp-up the $V_{\text {LOGIC }}$ first followed by the $V_{\text {CC }}$ -
22. VMATCH $=[V(R W x) i-V(R W y) i] / L S B$, for $\mathrm{i}=1$ to $255, \mathrm{x}=0$ to 1 and $\mathrm{y}=0$ to 1 .
23. RMATCH $=(R W i, x-R W i, y) / M I$, for $i=1$ to $255, x=0$ to 1 and $y=0$ to 1 .

## DCP Macro Model



## Timing Diagrams

## SDA vs SCL Timing



## A0, A1, and A2 Pin Timing



## Typical Performance Curves



FIGURE 3. $10 \mathrm{k} \Omega$ DNL vs TAP POSITION, $\mathrm{V}_{\mathbf{C C}}=3.3 \mathrm{~V},+25^{\circ} \mathrm{C}$


FIGURE 5. $10 \mathrm{k} \Omega$ INL vs TAP POSITION, $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V},+25^{\circ} \mathrm{C}$


FIGURE 7. $10 \mathrm{k} \Omega$ RDNL vs TAP POSITION, $\mathrm{V}_{\mathbf{C C}}=3.3 \mathrm{~V},+25^{\circ} \mathrm{C}$


FIGURE 4. $50 \mathrm{k} \Omega$ DNL vs TAP POSITION, $\mathrm{V}_{\mathrm{CC}}=\mathbf{3 . 3 V},+25^{\circ} \mathrm{C}$


FIGURE 6. $50 \mathrm{k} \Omega$ INL vs TAP POSITION, $\mathrm{V}_{\mathbf{C C}}=\mathbf{3 . 3 V},+25^{\circ} \mathrm{C}$


FIGURE 8. $50 \mathrm{k} \Omega$ RDNL vs TAP POSITION, $\mathrm{V}_{\mathbf{C C}}=3.3 \mathrm{~V},+25^{\circ} \mathrm{C}$

## Typical Performance Curves (continuod)



FIGURE 9. $10 \mathrm{k} \Omega$ RINL vs TAP POSITION, $\mathrm{V}_{\mathbf{C C}}=3.3 \mathrm{~V},+25^{\circ} \mathrm{C}$


FIGURE 11. 10k $\mathbf{\Omega}$ WIPER RESISTANCE vs TAP POSITION, $\mathbf{V}_{\mathbf{c c}}=\mathbf{3 . 3 V}$


FIGURE 13. $10 \mathrm{k} \Omega$ TCv vs TAP POSITION, $\mathrm{V}_{\mathbf{C C}}=3.3 \mathrm{~V}$


FIGURE 10. $50 \mathrm{k} \Omega$ RINL vs TAP POSITION, $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V},+25^{\circ} \mathrm{C}$


FIGURE 12. 50k $\Omega$ WIPER RESISTANCE vs TAP POSITION, $\mathbf{V}_{\mathbf{c c}}=\mathbf{3 . 3 V}$


FIGURE 14. $50 \mathrm{k} \Omega$ TCv vs TAP POSITION, $\mathrm{V}_{\mathbf{c c}}=3.3 \mathrm{~V}$

## Typical Performance Curves (continuod)



FIGURE 15. $10 \mathrm{k} \Omega$ TCr vs TAP POSITION


FIGURE 17. $100 \mathrm{k} \Omega$ TCv vs TAP POSITION, $\mathrm{V}_{\mathbf{C C}}=3.3 \mathrm{~V}$


FIGURE 19. WIPER DIGITAL FEED-THROUGH


FIGURE 16. $50 \mathrm{k} \Omega$ TCr vs TAP POSITION, $\mathrm{V}_{\mathbf{C C}}=\mathbf{3 . 3 V}$


FIGURE 18. $100 \mathrm{k} \Omega \mathrm{TCr}$ vs TAP POSITION, $\mathrm{V}_{\mathbf{c c}}=\mathbf{3 . 3 V}$


FIGURE 20. WIPER TRANSITION GLITCH

## Typical Performance Curves (continuod)



FIGURE 21. WIPER LARGE SIGNAL SETTLING TIME


FIGURE 23. 10k $\Omega$-3dB CUT OFF FREQUENCY

## Functional Pin Descriptions

## Potentiometers Pins

## RHI AND RLI

The high ( $\mathrm{RHi}, \mathrm{i}=0,1$ ) and low ( $\mathrm{RLi}, \mathrm{i}=0,1$ ) terminals of the ISL23325 are equivalent to the fixed terminals of a mechanical potentiometer. RHi and RLi are referenced to the relative position of the wiper and not the voltage potential on the terminals. With WRi set to 255 decimal, the wiper will be closest to RHi , and with the WR set to 0 , the wiper is closest to RLi.

## RWI

RWi $(i=0,1)$ is the wiper terminal, and it is equivalent to the movable terminal of a mechanical potentiometer. The position of the wiper within the array is determined by the WRi register.


FIGURE 22. POWER-ON START-UP IN VOLTAGE DIVIDER MODE


FIGURE 24. STANDBY CURRENT vs TEMPERATURE

## Vcc

Power terminal for the potentiometer section analog power source. Can be any value needed to support voltage range of DCP pins, from 1.7V to 5.5 V , independent of the $\mathrm{V}_{\text {LOGIC }}$ voltage.

## Bus Interface Pins

## SERIAL DATA INPUT/OUTPUT (SDA)

The SDA is a bi-directional serial data input/output pin for $I^{2} C$ interface. It receives device address, wiper address and data from an $I^{2} C$ external master device at the rising edge of the serial clock SCL, and it shifts out data after each falling edge of the serial clock.

SDA requires an external pull-up resistor, since it is an open drain input/output.

## SERIAL CLOCK (SCL)

This input is the serial clock of the $\mathrm{I}^{2} \mathrm{C}$ serial interface. SCL requires an external pull-up resistor, since a master is an open drain output.

## DEVICE ADDRESS (A2, A1, A0)

The address inputs are used to set the least significant 3 bits of the 7 -bit $\mathrm{I}^{2} \mathrm{C}$ interface slave address. A match in the slave address serial data stream must match with the Address input pins in order to initiate communication with the ISL23325. A maximum of eight ISL23325 devices may occupy the $I^{2}$ C serial bus (see Table 3).

## VLOGIC

Digital power source for the logic control section. It supplies an internal level translator for 1.2 V to 5.5 V serial bus operation. Use the same supply as the $\mathrm{I}^{2} \mathrm{C}$ logic source.

## Principles of Operation

The ISL23325 is an integrated circuit incorporating two DCPs with its associated registers and an $I^{2} \mathrm{C}$ serial interface providing direct communication between a host and the potentiometer. The resistor array is comprised of individual resistors connected in series. At either end of the array and between each resistor is an electronic switch that transfers the potential at that point to the wiper.

The electronic switches on the device operate in a "make-before-break" mode when the wiper changes tap positions.

Voltage at any DCP pins, RHi, RLi or RWi, should not exceed $\mathrm{V}_{\mathrm{CC}}$ level at any conditions during power-up and normal operation.

The $\mathrm{V}_{\text {LOGIC }}$ pin is the terminal for the logic control digital power source. It should use the same supply as the $I^{2} \mathrm{C}$ logic source which allows reliable communication with a wide range of microcontrollers and is independent from the $\mathrm{V}_{\mathrm{CC}}$ level. This is extremely important in systems where the master supply has lower levels than DCP analog supply.

## DCP Description

Each DCP is implemented with a combination of resistor elements and CMOS switches. The physical ends of each DCP are equivalent to the fixed terminals of a mechanical potentiometer ( RHi and RLi pins). The RWi pin of the DCP is connected to intermediate nodes, and is equivalent to the wiper terminal of a mechanical potentiometer. The position of the wiper terminal within the DCP is controlled by an 8-bit volatile Wiper Register (WRi). When the WRi of a DCP contains all zeroes (WRi[7:0] = 00h), its wiper terminal (RWi) is closest to its "Low" terminal (RLi). When the WRi register of a DCP contains all ones (WRi[7:0] = FFh), its wiper terminal (RWi) is closest to its "High" terminal (RHi). As the value of the WRi increases from all zeroes ( 0 ) to all ones ( 255 decimal), the wiper moves monotonically from the position closest to RLi to the position closest to RHi. At the same time, the resistance between RWi and RLi increases monotonically, while the resistance between RHi and RWi decreases monotonically.
While the ISL23325 is being powered up, both WRO and WR1 are reset to 80 h ( 128 decimal), which positions RWi at the center between RLi and RHi.

The WRi can be read or written to directly using the $\mathrm{I}^{2} \mathrm{C}$ serial interface as described in the following sections.

## Memory Description

The ISL23325 contains three volatile 8-bit registers: Wiper Register WRO, Wiper Register WR1, and Access Control Register (ACR). Memory map of the ISL23325 is shown in Table 1. The Wiper Register WRO at address 0, contains current wiper position of DCPO; The Wiper Register WR1 at address 1 contains current wiper position of DCP1. The Access Control Register (ACR) at address 10h contains information and control bits described in Table 2.

TABLE 1. MEMORY MAP

| ADDRESS <br> (hex) | VOLATILE <br> REGISTER NAME | DEFAULT SETTING <br> (hex) |
| :---: | :---: | :---: |
| 10 | ACR | 40 |
| 1 | WR1 | 80 |
| 0 | WR0 | 80 |

TABLE 2. ACCESS CONTROL REGISTER (ACR)

| BIT \# | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NAME/ <br> VALUE | 0 | $\overline{\text { SHDN }}$ | 0 | 0 | 0 | 0 | 0 | 0 |

## Shutdown Function

The $\overline{\text { SHDN }}$ bit (ACR[6]) disables or enables shutdown mode for all DCP channels simultaneously. When this bit is 0 , i.e., DCP is forced to end-to-end open circuit and RW is connected to RL through a $\mathbf{2 k} \Omega$ serial resistor as shown in Figure 25. Default value of the $\overline{\text { SHDN }}$ bit is 1 .


FIGURE 25. DCP CONNECTION IN SHUTDOWN MODE
When the device enters shutdown, all current DCP WR settings are maintained. When the device exits shutdown, the wipers will return to the previous WR settings after a short settling time (see Figure 26).
In shutdown mode, if there is a glitch on the power supply which causes it to drop below 1.3 V for more than 0.2 to $0.4 \mu \mathrm{~s}$, the wipers will be RESET to their mid position. This is done to avoid an undefined state at the wiper outputs.


FIGURE 26. SHUTDOWN MODE WIPER RESPONSE

## $\mathbf{I}^{\mathbf{2}} \mathbf{C}$ Serial Interface

The ISL23325 supports an $\mathrm{I}^{2} \mathrm{C}$ bidirectional bus oriented protocol. The protocol defines any device that sends data onto the bus as a transmitter and the receiving device as the receiver. The device controlling the transfer is a master and the device being controlled is the slave. The master always initiates data transfers and provides the clock for both transmit and receive operations. Therefore, the ISL23325 operates as a slave device in all applications.
All communication over the $I^{2} \mathrm{C}$ interface is conducted by sending the MSB of each byte of data first.

## Protocol Conventions

Data states on the SDA line must change only during SCL LOW periods. SDA state changes during SCL HIGH are reserved for indicating START and STOP conditions (see Figure 27). On power-up of the ISL23325, the SDA pin is in the input mode.

ISL23325 continuously monitors the SDA and SCL lines for the START condition and does not respond to any command until this condition is met (see Figure 27). A START condition is ignored during the power-up of the device.
All I ${ }^{2} \mathrm{C}$ interface operations must be terminated by a STOP condition, which is a LOW to HIGH transition of SDA while SCL is HIGH (see Figure 27). A STOP condition at the end of a read operation or at the end of a write operation places the device in its standby mode.

An ACK (Acknowledge) is a software convention used to indicate a successful data transfer. The transmitting device, either master or slave, releases the SDA bus after transmitting eight bits. During the ninth clock cycle, the receiver pulls the SDA line LOW to acknowledge the reception of the eight bits of data (see Figure 28).

The ISL23325 responds with an ACK after recognition of a START condition followed by a valid Identification Byte, and once again after successful receipt of an Address Byte. The ISL23325 also responds with an ACK after receiving a Data Byte of a write operation. The master must respond with an ACK after receiving a Data Byte of a read operation.
A valid Identification Byte contains 1010 as the four MSBs, and the following three bits are matching the logic values present at pins A2, A1 and AO. The LSB is the Read/ Write bit. Its value is " 1 " for a Read operation and "0" for a Write operation (see Table 3).

TABLE 3. IDENTIFICATION BYTE FORMAT
logic values at pins ar, a1 and a0 respectively

(LSB)

All $I^{2} \mathrm{C}$ interface operations must begin with a START condition, which is a HIGH-to-LOW transition of SDA while SCL is HIGH. The


FIGURE 27. VALID DATA CHANGES, START AND STOP CONDITIONS


FIGURE 28. ACKNOWLEDGE RESPONSE FROM RECEIVER


FIGURE 29. BYTE WRITE SEQUENCE


FIGURE 30. READ SEQUENCE

## Write Operation

A Write operation requires a START condition, followed by a valid Identification Byte, a valid Address Byte, a Data Byte, and a STOP condition. After each of the three bytes, the ISL23325 responds with an ACK. The data is transferred from $I^{2} \mathrm{C}$ block to the corresponding register at the 9th clock of the data byte and the device enters its standby state (see Figures 28 and 29).

It is possible to perform a sequential Write to all DCP channels via a single Write operation. The command is initiated by sending an additional Data Byte after the first Data byte instead of sending a STOP condition.

## Read Operation

A Read operation consists of a three byte instruction followed by one or more Data Bytes (see Figure 30). The master initiates the operation issuing the following sequence: a START, the Identification byte with the $\mathrm{R} / \overline{\mathrm{W}}$ bit set to " 0 ", an Address Byte, a second START, and a second Identification byte with the R/W bit set to " 1 ". After each of the three bytes, the ISL23325 responds with an ACK; then the ISL23325 transmits Data Byte. The master terminates the read operation issuing a NACK ( $\overline{\mathrm{ACK}}$ ) and a STOP condition following the last bit of the last Data Byte (see Figure 30 ).

## Applications Information

## $V_{\text {Logic }}$ Requirements

$V_{\text {LOGIC }}$ should be powered continuously during normal operation. In a case where turning $V_{\text {LOGIC }}$ OFF is necessary, it is recommended to ground the V LOGIC $^{\text {pin }}$ of the ISL23325. Grounding the $\mathrm{V}_{\text {LOGIC }}$ pin or both $\mathrm{V}_{\text {LOGIC }}$ and $\mathrm{V}_{\text {CC }}$ does not affect other devices on the same bus. It is good practice to put a $1 \mu \mathrm{~F}$ cap in parallel to $0.1 \mu \mathrm{~F}$ as close to the $\mathrm{V}_{\text {LOGIC }}$ pin as possible.

## $\mathbf{V}_{\mathbf{c c}}$ Requirements and Placement

It is recommended to put a $1 \mu \mathrm{~F}$ capacitor in parallel with $0.1 \mu \mathrm{~F}$ decoupling capacitor close to the $\mathrm{V}_{\mathrm{CC}}$ pin.

## Wiper Transition

When stepping up through each tap in voltage divider mode, some tap transition points can result in noticeable voltage transients, or overshoot/undershoot, resulting from the sudden transition from a very low impedance "make" to a much higher impedance "break" within a short period of time ( $<1 \mu \mathrm{~s}$ ). There are several code transitions such as OFh to 10h, 1Fh to 20h,..., EFh to FFh, which have higher transient glitch. Note, that all switching transients will settle well within the settling time as stated in the datasheet. A small capacitor can be added externally to reduce the amplitude of these voltage transients. However, that will also reduce the useful bandwidth of the circuit, thus may not be a good solution for some applications. It may be a good idea, in that case, to use fast amplifiers in a signal chain for fast recovery.

## Revision History

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest Rev.

| DATE | REVISION | CHANGE |
| :---: | :--- | :--- |
| $9 / 23 / 15$ | FN7870.1 | Updated the Ordering Information table on page 3. <br> Replaced the Products section with the About Intersil section. <br> Updated Package Outline Drawing L16.2.6x1.8A to the latest revision. Changes are as follows: <br> -Changed in Note 50.30 to 0.25. |
| $6 / 21 / 11$ | FN7870.0 | Initial Release |

## About Intersil

Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products address some of the largest markets within the industrial and infrastructure, mobile computing and high-end consumer markets.
For the most updated datasheet, application notes, related documentation and related parts, please see the respective product information page found at www.intersil.com.

You may report errors or suggestions for improving this datasheet by visiting www.intersil.com/ask.
Reliability reports are also available from our website at www.intersil.com/support.
© Copyright Intersil Americas LLC 2011-2015. All Rights Reserved.
All trademarks and registered trademarks are the property of their respective owners.

For additional products, see www.intersil.com/en/products.html
Intersil products are manufactured, assembled and tested utilizing IS09001 quality systems as noted
in the quality certifications found at www.intersil.com/en/support/qualandreliability.html
Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

## Package Outline Drawing

## M14.173

14 LEAD THIN SHRINK SMALL OUTLINE PACKAGE (TSSOP) Rev 3, 10/09


SIDE VIEW


TYPICAL RECOMMENDED LAND PATTERN


NOTES:

1. Dimension does not include mold flash, protrusions or gate burrs. Mold flash, protrusions or gate burrs shall not exceed 0.15 per side.
2. Dimension does not include interlead flash or protrusion. Interlead flash or protrusion shall not exceed 0.25 per side.
3. Dimensions are measured at datum plane $H$.
4. Dimensioning and tolerancing per ASME Y14.5M-1994.
5. Dimension does not include dambar protrusion. Allowable protrusion shall be 0.80 mm total in excess of dimension at maximum material condition. Minimum space between protrusion and adjacent lead is 0.07 mm .
6. Dimension in () are for reference only.
7. Conforms to JEDEC MO-153, variation AB-1.

## Ultra Thin Quad Flat No-Lead Plastic Package (UTQFN)



L16.2.6x1.8A
16 LEAD ULTRA THIN QUAD FLAT NO-LEAD PLASTIC PACKAGE

| SYMBOL | MILLIMETERS |  |  | NOTES |
| :---: | :---: | :---: | :---: | :---: |
|  | MIN | NOMINAL | MAX |  |
| A | 0.45 | 0.50 | 0.55 | - |
| A1 | - | - | 0.05 | - |
| A3 | 0.127 REF |  |  | - |
| b | 0.15 | 0.20 | 0.25 | 5 |
| D | 2.55 | 2.60 | 2.65 | - |
| E | 1.75 | 1.80 | 1.85 | - |
| e | 0.40 BSC |  |  | - |
| K | 0.15 | - | - | - |
| L | 0.35 | 0.40 | 0.45 | - |
| L1 | 0.45 | 0.50 | 0.55 | - |
| N |  | 16 |  | 2 |
| Nd |  | 4 |  | 3 |
| Ne |  | 4 |  | 3 |
| $\theta$ | 0 | - | 12 | 4 |

Rev. 6 1/14
NOTES:

1. Dimensioning and tolerancing conform to ASME Y14.5-1994.
2. N is the number of terminals.
3. Nd and Ne refer to the number of terminals on D and E side, respectively.
4. All dimensions are in millimeters. Angles are in degrees.
5. Dimension $b$ applies to the metallized terminal and is measured between 0.15 mm and 0.25 mm from the terminal tip.
6. The configuration of the pin \#1 identifier is optional, but must be located within the zone indicated. The pin \#1 identifier may be either a mold or mark feature.
7. Maximum package warpage is 0.05 mm .
8. Maximum allowable burrs is 0.076 mm in all directions.
9. JEDEC Reference MO-255.
10. For additional information, to assist with the PCB Land Pattern Design effort, see Intersil Technical Brief TB389.

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Digital Potentiometer ICs category:
Click to view products by Renesas manufacturer:

Other Similar products are found below :
AD5110BCPZ10-RL7 AD5112BCPZ5-500R7 AD5115BCPZ10-500R7 AD5115BCPZ80-500R7 AD5141BCPZ10-RL7 AD5142ABCPZ100-
RL7 AD5142BRUZ10-RL7 AD5160BRJZ100-RL7 AD5160BRJZ10-RL7 AD5160BRJZ50-RL7 AD5160BRJZ5-R2 AD5160BRJZ5-RL7
AD5161BRMZ10-RL7 AD5165BUJZ100-R2 AD5165BUJZ100-R7 AD5175BRMZ-10-RL7 AD5204BRUZ10-REEL7 AD5204BRZ100
AD5206BRUZ100-RL7 AD5207BRUZ10 AD5207BRUZ10-RL7 AD5220BRZ50 AD5227BUJZ100-RL7 AD5227BUJZ10-R2
AD5228BUJZ50-RL7 AD5231BRUZ10-REEL7 AD5231BRUZ50 AD5235BRUZ25 AD5235BRUZ25-RL7 AD5242BRZ10
AD5243BRMZ10-RL7 AD5243BRMZ50-RL7 AD5245BRJZ100-RL7 AD5245BRJZ10-RL7 AD5245BRJZ50-R2 AD5245BRJZ50-RL7
AD5246BKSZ100-RL7 AD5247BKSZ10-RL7 AD5248BRMZ100 AD5252BRUZ10 AD5252BRUZ10-RL7 AD5253BRUZ10-RL7
AD5258BRMZ1 AD5258BRMZ10-R7 AD5258BRMZ50-R7 AD5259BCPZ5-R7 AD5259BRMZ10 AD5259BRMZ100-R7
AD5260BRUZ20-RL7 AD5262BRUZ20-RL7

