The ISL23425 is a volatile, low voltage, low noise, low power, 256-tap, dual digitally controlled potentiometer (DCP) with an SPI Bus ${ }^{\text {TM }}$ interface. It integrates two DCP cores, wiper switches and control logic on a monolithic CMOS integrated circuit.

Each digitally controlled potentiometer is implemented with a combination of resistor elements and CMOS switches. The position of the wipers are controlled by the user through the SPI bus interface. Each potentiometer has an associated volatile Wiper Register (WRi, $\mathrm{i}=0,1$ ) that can be directly written to and read by the user. The contents of the WRi controls the position of the wiper. When powered on, the wiper of each DCP will always commence at mid-scale ( 128 tap position).

The low voltage, low power consumption, and small package of the ISL23425 make it an ideal choice for use in battery operated equipment. In addition, the ISL23425 has a VLOGIC pin allowing down to 1.2V bus operation, independent from the $\mathrm{V}_{\mathrm{CC}}$ value. This allows for low logic levels to be connected directly to the ISL23425 without passing through a voltage level shifter.

The DCP can be used as a three-terminal potentiometer or as a two-terminal variable resistor in a wide variety of applications including control, parameter adjustments, and signal processing.

## Applications

- Power supply margining
- Trimming sensor circuits
- Gain adjustment in battery powered instruments
- RF power amplifier bias compensation


## Features

- Two potentiometers per package
- 256 resistor taps
- $10 \mathrm{k} \Omega, 50 \mathrm{k} \Omega$ or $100 \mathrm{k} \Omega$ total resistance
- SPI serial interface
- No additional level translator for low bus supply
- Daisy Chaining of multiple DCPs
- Maximum supply current without serial bus activity (standby)
- $4 \mu \mathrm{~A} @ \mathrm{~V}_{\mathrm{CC}}$ and $\mathrm{V}_{\text {LOGIC }}=5 \mathrm{~V}$
- $1.7 \mu \mathrm{~A} @ \mathrm{~V}_{\mathrm{CC}}$ and $\mathrm{V}_{\text {LOGIC }}=1.7 \mathrm{~V}$
- Shutdown Mode
- Forces the DCP into an end-to-end open circuit and RWi is connected to RLi internally
- Reduces power consumption by disconnecting the DCP resistor from the circuit
- Power supply
- $\mathrm{V}_{\mathrm{CC}}=1.7 \mathrm{~V}$ to 5.5 V analog power supply
- $\mathrm{V}_{\text {LOGIC }}=1.2 \mathrm{~V}$ to 5.5 V SPI bus/logic power supply
- Wiper resistance: $70 \Omega$ typical @ $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}$
- Power-on preset to mid-scale (128 tap position)
- Extended industrial temperature range: $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
- 14 Ld TSSOP or 16 Ld $\mu$ TQFN packages
- Pb-free (RoHS compliant)


FIGURE 1. FORWARD AND BACKWARD RESISTANCE vs TAP POSITION, 10k DCP


FIGURE 2. VREF ADJUSTMENT

## Block Diagram



## Pin Configurations



ISL23425
(16 LD $\mu$ TQFN) TOP VIEW


Pin Descriptions

| TSSOP | $\mu$ TQFN | SYMBOL | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| 1, 7 | 5, 6, 15 | GND | Ground pin |
| 2 | 16 | $V_{\text {LOGIC }}$ | SPI bus/logic supply Range 1.2 V to 5.5 V |
| 3 | 1 | SDO | Logic Pin - Serial bus data output (configurable) |
| 4 | 2 | SCK | Logic Pin - Serial bus clock input |
| 5 | 3 | SDI | Logic Pin - Serial bus data input |
| 6 | 4 | $\overline{\mathrm{CS}}$ | Logic Pin - Active low chip select |
| 8 | 8 | RL1 | DCP1 "low" terminal |
| 9 | 9 | RW1 | DCP1 wiper terminal |
| 10 | 10 | RH1 | DCP1 "high" terminal |
| 11 | 11 | RHO | DCPO "high" terminal |
| 12 | 12 | RWO | DCPO wiper terminal |
| 13 | 13 | RLO | DCPO "low" terminal |
| 14 | 14 | $\mathrm{V}_{\mathrm{CC}}$ | Analog power supply. Range 1.7V to 5.5V |
|  | 7 | NC | Not Connected |

## Ordering Information

| PART NUMBER (Note 5) | PART MARKING | RESISTANCE OPTION (k $\Omega$ ) | TEMP RANGE $\left({ }^{\circ} \mathrm{C}\right)$ | PACKAGE <br> (Pb-free) | PKG. DWG. \# |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ISL23425TFVZ (Notes 1, 3) | 23425 TFVZ | 100 | -40 to +125 | 14 Ld TSSOP | M14.173 |
| ISL23425UFVZ (Notes 1, 3) (No longer available, recommended replacement: ISL23425TFRUZ-TK) | 23425 UFVZ | 50 | -40 to +125 | 14 Ld TSSOP | M14.173 |
| 23425WFVZ (Notes 1, 3) | 23425 WFVZ | 10 | -40 to +125 | 14 Ld TSSOP | M14.173 |
| ISL23425TFRUZ-T7A (Notes 2, 4) | GBJ | 100 | -40 to +125 | 16 Ld 2.6x1.8 $\mu$ TQFN | L16.2.6x1.8A |
| ISL23425TFRUZ-TK (Notes 2, 4) | GBJ | 100 | -40 to +125 | 16 Ld 2.6x1.8 $\mu$ TQFN | L16.2.6x1.8A |
| ISL23425UFRUZ-T7A (Notes 2, 4) (No longer available, recommended replacement: ISL23425TFRUZ-TK) | GBH | 50 | -40 to +125 | 16 Ld 2.6x1.8 $\mu$ TQFN | L16.2.6x1.8A |
| ISL23425UFRUZ-TK (Notes 2, 4) (No longer available, recommended replacement: ISL23425TFRUZ-TK) | GBH | 50 | -40 to +125 | 16 Ld 2.6x1.8 $\mu$ TQFN | L16.2.6×1.8A |
| ISL23425WFRUZ-T7A (Notes 2, 4) | GBG | 10 | -40 to +125 | 16 Ld 2.6x1.8 $\mu$ TQFN | L16.2.6x1.8A |
| ISL23425WFRUZ-TK (Notes 2, 4) | GBG | 10 | -40 to +125 | 16 Ld 2.6x1.8 $\mu$ TQFN | L16.2.6x1.8A |

NOTES:

1. Add "-TK" suffix for 1 k unit or "-T7A" suffix for 250 unit Tape and Reel options. Please refer to TB347 for details on reel specifications.
2. Please refer to TB347 for details on reel specifications.
3. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100\% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
4. These Intersil Pb -free plastic packaged products employ special Pb -free material sets; molding compounds/die attach materials and NiPdAu plate-e4 termination finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020
5. For Moisture Sensitivity Level (MSL), please see device information page for ISL23425. For more information on MSL please see techbrief TB363.
Absolute Maximum Ratings
Supply Voltage Range
VCc. -0.3 V to 6.0 V
VOGIC ..... -0.3 V to 6.0 V
Voltage on Any DCP Terminal Pin ..... -0.3 V to 6.0 V
Voltage on Any Digital Pins ..... -0.3 V to 6.0 V
Wiper current IW (10s). ..... $\pm 6 \mathrm{~mA}$
ESD Rating
Human Body Model (Tested per JESD22-A114E). ..... 4.5kV
CDM Model (Tested per JESD22-A114E) .....  kV
Machine Model (Tested per JESD22-A115-A). ..... 300V
Latch Up (Tested per JESD-78B; Class 2, Level A) 100 mA @ $+125^{\circ} \mathrm{C}$

## Thermal Information

| Thermal Resistance (Typical) | $\theta_{\mathrm{JA}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ | $\theta_{\text {Jc }}\left({ }^{\circ} \mathbf{C} / \mathrm{W}\right.$ ) |
| :---: | :---: | :---: |
| 14 Ld TSSOP Package (Notes 6, 7) | 112 | 40 |
| 16 Ld $\mu$ TQFN Package (Notes 6, 7) | 110 | 64 |
| Maximum Junction Temperature (Plastic Package) . . . . . . . . . $+150^{\circ} \mathrm{C}$ |  |  |
| Storage Temperature Range. . . . . . . . . . . . . . . . . . . . $65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |  |  |
| Pb-Free Reflow Profile . . . . . . . . . . . . http://www.intersil.com/pbfree/Pb | w.asp | see link below |

## Recommended Operating Conditions

Temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$\qquad$
$\mathrm{V}_{\text {LOGIC }}$ Supply Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1.2 V to 5.5 V
DCP Terminal Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0 to $\mathrm{V}_{\mathrm{CC}}$
Max Wiper Current . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $\pm 3 m A$

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

NOTES:
6. $\theta_{\mathrm{JA}}$ is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
7. For $\theta_{\mathrm{JC}}$, the "case temp" location is the center top of the package.

Analog Specifications $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{LOGIC}}=1.2 \mathrm{~V}$ to 5.5 V over recommended operating conditions unless otherwise stated. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.

| SYMBOL | PARAMETER | TEST CONDITIONS | MIN (Note 20) | TYP (Note 8) | MAX <br> (Note 20) | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {TOTAL }}$ | RH to RL Resistance | W option |  | 10 |  | k $\Omega$ |
|  |  | U option |  | 50 |  | k $\Omega$ |
|  |  | T option |  | 100 |  | $\mathrm{k} \Omega$ |
|  | RH to RL Resistance Tolerance |  | -20 | $\pm 2$ | +20 | \% |
|  | End-to-End Temperature Coefficient | W option |  | 125 |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
|  |  | U option |  | 65 |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
|  |  | T option |  | 45 |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\mathrm{RH}}, \mathrm{V}_{\mathrm{RL}}$ | DCP Terminal Voltage | $\mathrm{V}_{\mathrm{RH}}$ or $\mathrm{V}_{\mathrm{RL}}$ to GND | 0 |  | $\mathrm{V}_{\mathrm{Cc}}$ | V |
| $\mathrm{R}_{\mathrm{W}}$ | Wiper Resistance | RH - floating, $\mathrm{V}_{\mathrm{RL}}=0 \mathrm{~V}$, force $\mathrm{I}_{\mathrm{W}}$ current to the wiper, $\mathrm{I}_{\mathrm{W}}=\left(\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{RL}}\right) / \mathrm{R}_{\mathrm{TOTAL}}$, $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to 5.5 V |  | 70 | 200 | $\Omega$ |
|  |  | $\mathrm{V}_{\mathrm{CC}}=1.7 \mathrm{~V}$ |  | 580 |  | $\Omega$ |
| $\mathrm{C}_{\mathrm{H}} / \mathrm{C}_{\mathrm{L}} / \mathrm{C}_{\mathrm{W}}$ | Terminal Capacitance | See "DCP Macro Model" on page 8 |  | 32/32/32 |  | pF |
| ILkgDCP | Leakage on DCP Pins | Voltage at pin from GND to $\mathrm{V}_{\mathrm{CC}}$ | -0.4 | <0.1 | 0.4 | $\mu \mathrm{A}$ |
| Noise | Resistor Noise Density | Wiper at middle point, W option |  | 16 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
|  |  | Wiper at middle point, U option |  | 49 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
|  |  | Wiper at middle point, T option |  | 61 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| Feed Thru | Digital Feed-through from Bus to Wiper | Wiper at middle point |  | -65 |  | dB |
| PSRR | Power Supply Reject Ratio | Wiper output change if $\mathrm{V}_{\mathrm{CC}}$ change $\pm 10 \%$; wiper at middle point |  | -75 |  | dB |
| VOLTAGE DIVIDER MODE (OV @ RL; VCC @ RH; measured at RW, unloaded) |  |  |  |  |  |  |
| INL <br> (Note 13) | Integral Non-linearity, Guaranteed Monotonic | W option | -1.0 | $\pm 0.5$ | +1.0 | LSB <br> (Note 9) |
|  |  | U, T option | -0.5 | $\pm 0.15$ | +0.5 | LSB <br> (Note 9) |

Analog Specifications $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{LOGIC}}=1.2 \mathrm{~V}$ to 5.5 V over recommended operating conditions unless otherwise stated. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. (Continued)

| SYMBOL | PARAMETER | TEST CONDITIONS | MIN (Note 20) | TYP <br> (Note 8) | MAX <br> (Note 20) | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DNL (Note 12) | Differential Non-linearity, Guaranteed Monotonic | W option | -1 | $\pm 0.4$ | +1 | LSB <br> (Note 9) |
|  |  | U, T option | -0.4 | $\pm 0.1$ | +0.4 | LSB <br> (Note 9) |
| FSerror (Note 11) | Full-scale Error | W option | -5 | -2 | 0 | LSB <br> (Note 9) |
|  |  | U, T option | -2 | -0.5 | 0 | LSB <br> (Note 9) |
| ZSerror (Note 10) | Zero-scale Error | W option | 0 | 2 | 5 | LSB <br> (Note 9) |
|  |  | U, T option | 0 | 0.4 | 2 | LSB <br> (Note 9) |
| Vmatch (Note 22) | DCP to DCP Matching | DCPs at same tap position, same voltage at all RH terminals, and same voltage at all RL terminals | -2 | $\pm 0.5$ | 2 | LSB <br> (Note 9) |
| TCV <br> (Note 14) | Ratiometric Temperature Coefficient | W option, Wiper Register set to 80 hex |  | 8 |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
|  |  | U option, Wiper Register set to 80 hex |  | 4 |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
|  |  | T option, Wiper Register set to 80 hex |  | 2.3 |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
| tLS_Settling | Large Signal Wiper Settling Time | From code 0 to FF hex, measured from 0 to 1 LSB settling of the wiper |  | 300 |  | ns |
| $\mathrm{f}_{\text {cutoff }}$ | -3dB Cutoff Frequency | Wiper at middle point W option |  | 1200 |  | kHz |
|  |  | Wiper at middle point $U$ option |  | 250 |  | kHz |
|  |  | Wiper at middle point T option |  | 120 |  | kHz |
| RHEOSTAT MODE (Measurements between RW and RL pins with RH not connected, or between RW and RH with RL not connected) |  |  |  |  |  |  |
| $\mathrm{R}_{\mathrm{INL}}$ (Note 18) | Integral Non-Linearity, Guaranteed Monotonic | W option; $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to 5.5 V | -2.0 | $\pm 1$ | +2.0 | MI <br> (Note 15) |
|  |  | W option; $\mathrm{V}_{\mathrm{CC}}=1.7 \mathrm{~V}$ |  | 10.5 |  | MI <br> (Note 15) |
|  |  | $\mathrm{U}, \mathrm{T}$ option; $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to 5.5 V | -1.0 | $\pm 0.3$ | +1.0 | MI <br> (Note 15) |
|  |  | $\mathrm{U}, \mathrm{T}$ option; $\mathrm{V}_{\mathrm{CC}}=1.7 \mathrm{~V}$ |  | 2.1 |  | MI <br> (Note 15) |
| $\mathrm{R}_{\mathrm{DNL}}$ (Note 17) | Differential Non-Linearity, Guaranteed Monotonic | W option; $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to 5.5 V | -1 | $\pm 0.4$ | +1 | MI <br> (Note 15) |
|  |  | W option; $\mathrm{V}_{\mathrm{CC}}=1.7 \mathrm{~V}$ |  | $\pm 0.6$ |  | MI <br> (Note 15) |
|  |  | $\mathrm{U}, \mathrm{T}$ option; $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to 5.5 V | -0.5 | $\pm 0.15$ | +0.5 | MI <br> (Note 15) |
|  |  | $\mathrm{U}, \mathrm{T}$ option; $\mathrm{V}_{\mathrm{CC}}=1.7 \mathrm{~V}$ |  | $\pm 0.35$ |  | MI <br> (Note 15) |
| $\mathrm{R}_{\text {offset }}$ (Note 16) | Offset, wiper at 0 position | W option; $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to 5.5 V | 0 | 3 | 5.5 | MI <br> (Note 15) |
|  |  | W option; $\mathrm{V}_{\mathrm{CC}}=1.7 \mathrm{~V}$ |  | 6.3 |  | MI <br> (Note 15) |
|  |  | $\mathrm{U}, \mathrm{T}$ option; $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to 5.5 V | 0 | 0.5 | 2 | MI <br> (Note 15) |
|  |  | $\mathrm{U}, \mathrm{T}$ option; $\mathrm{V}_{\mathrm{CC}}=1.7 \mathrm{~V}$ |  | 1.1 |  | MI <br> (Note 15) |
| Rmatch (Note 23) | DCP to DCP Matching | Any two DCPs at the same tap position with the same terminal voltages | -2 | $\pm 0.5$ | 2 | $\begin{aligned} & \text { LSB } \\ & (\text { Note } 9) \end{aligned}$ |

Analog Specifications $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{LOGIC}}=1.2 \mathrm{~V}$ to 5.5 V over recommended operating conditions unless otherwise stated. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. (Continued)

| SYMBOL | PARAMETER | TEST CONDITIONS | MIN (Note 20) | $\begin{gathered} \text { TYP } \\ \text { (Note 8) } \end{gathered}$ | MAX <br> (Note 20) | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TCR <br> (Note 19) | Resistance temperature coefficient | W option; Wiper register set between 32 hex and FF hex |  | 170 |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
|  |  | U option; Wiper register set between 32 hex and FF hex |  | 80 |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
|  |  | T option; Wiper register set between 32 hex and FF hex |  | 50 |  | ppm/ ${ }^{\circ} \mathrm{C}$ |

Operating Specifications $V_{C C}=2.7 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {LOGIC }}=1.2 \mathrm{~V}$ to 5.5 V over recommended operating conditions unless otherwise stated. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.

| SYMBOL | PARAMETER | TEST CONDITIONS | MIN (Note 20) | TYP <br> (Note 8) | $\begin{gathered} \text { MAX } \\ \text { (Note 20) } \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ILOGIC | V LOGIC Supply Current (Write/Read) | $\begin{aligned} & \mathrm{V}_{\text {LOGIC }}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \text {, } \\ & \mathrm{f}_{\mathrm{SCK}}=5 \mathrm{MHz} \text { (for SPI active read and write) } \end{aligned}$ |  |  | 1.5 | mA |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{LOGIC}}=1.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=1.7 \mathrm{~V}, \\ & \mathrm{f}_{\mathrm{SCK}}=1 \mathrm{MHz} \text { (for } \mathrm{SPI} \text { active read and write) } \end{aligned}$ |  |  | 30 | $\mu \mathrm{A}$ |
| $I_{C C}$ | $\mathrm{V}_{\text {CC }}$ Supply Current (Write/Read) | $\mathrm{V}_{\text {LOGIC }}=5.5 \mathrm{~V}, \mathrm{~V}_{\text {CC }}=5.5 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {LOGIC }}=1.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=1.7 \mathrm{~V}$ |  |  | 10 | $\mu \mathrm{A}$ |
| ILOGIC SB | V LOGIC Standby Current | $\mathrm{V}_{\text {LOGIC }}=\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V},$ <br> SPI interface in standby |  |  | 2 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {LOGIC }}=1.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=1.7 \mathrm{~V},$ <br> SPI interface in standby |  |  | 0.5 | $\mu \mathrm{A}$ |
| $I_{C C S B}$ | V Cc Standby Current | $\mathrm{V}_{\text {LOGIC }}=\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V},$ <br> SPI interface in standby |  |  | 2 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{LOGIC}}=1.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=1.7 \mathrm{~V},$ <br> SPI interface in standby |  |  | 1.2 | $\mu \mathrm{A}$ |
| ILOGIC SHDN | VLOGIC Shutdown Current | $\mathrm{V}_{\text {LOGIC }}=\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V},$ <br> SPI interface in standby |  |  | 2 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{LOGIC}}=1.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=1.7 \mathrm{~V},$ <br> SPI interface in standby |  |  | 0.5 | $\mu \mathrm{A}$ |
| ICC SHDN | $\mathrm{V}_{\text {CC }}$ Shutdown Current | $\mathrm{V}_{\mathrm{LOGIC}}=\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V},$ <br> SPI interface in standby |  |  | 2 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {LOGIC }}=1.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=1.7 \mathrm{~V},$ <br> SPI interface in standby |  |  | 1.2 | $\mu \mathrm{A}$ |
| laggDig | Leakage Current, at Pins $\overline{\mathbf{C S}}, \mathrm{SDO}, \mathrm{SDI}, \mathrm{SCK}$ | Voltage at pin from GND to V $\mathrm{LOGIC}^{\text {c }}$ | -0.4 | <0.1 | 0.4 | $\mu \mathrm{A}$ |
| ${ }^{\text {D }}$ DCP | Wiper Response Time | $\overline{\mathrm{CS}}$ rising edge to the new position of the wiper (changes from $10 \%$ to $90 \%$ FS) W, U, T options specified top to bottom |  | 0.4 |  | $\mu \mathrm{s}$ |
|  |  |  |  | 1.5 |  | $\mu \mathrm{s}$ |
|  |  |  |  | 3.5 |  | $\mu \mathrm{s}$ |
| tShdnRec | DCP Recall Time from Shutdown Mode | $\overline{\mathrm{CS}}$ rising edge to wiper recalled position and RH connection |  | 1.5 |  | $\mu \mathrm{s}$ |
| $\mathrm{V}_{\mathrm{CC}}, \mathrm{~V}_{\mathrm{LOGIC}}$ Ramp | $\mathrm{V}_{\text {CC }}$, $\mathrm{V}_{\text {LOGIC }}$ Ramp Rate (Note 21) | Ramp monotonic at any level | 0.01 |  | 50 | $\mathrm{V} / \mathrm{ms}$ |

Serial Interface Specification For SCK, SDI, SDO, CS Unless Otherwise Noted.

| SYMBOL | PARAMETER | TEST CONDITIONS | MIN (Note 20) | TYP <br> (Note 8) | MAX <br> (Note 20) | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IL }}$ | Input LOW Voltage |  | -0.3 |  | $0.3 \times V_{\text {LOGIC }}$ | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage |  | $0.7 \times \mathrm{V}_{\text {LOGIC }}$ |  | $\mathrm{V}_{\text {LOGIC }}+0.3$ | V |
| Hysteresis | SDI and SCK Input Buffer Hysteresis | $\mathrm{V}_{\text {LOGIC }}>2 \mathrm{~V}$ | $0.05 \times V_{\text {LOGIC }}$ |  |  | V |
|  |  | $\mathrm{V}_{\text {LOGIC }}<2 \mathrm{~V}$ | $0.1 \times \mathrm{V}_{\text {LOGIC }}$ |  |  | V |

## Serial Interface Specification For SCK, SDI, SDO, ©S Unless Otherwise Noted. (Continued)

| SYMBOL | PARAMETER | TEST CONDITIONS | $\begin{gathered} \text { MIN } \\ \text { (Note 20) } \end{gathered}$ | $\begin{gathered} \text { TYP } \\ \text { (Note 8) } \end{gathered}$ | MAX <br> (Note 20) | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {OL }}$ | SDO Output Buffer LOW Voltage | $\mathrm{IOL}=3 \mathrm{~mA}, \mathrm{~V}_{\text {LOGIC }}>2 \mathrm{~V}$ | 0 |  | 0.4 | V |
|  |  | $\mathrm{IOL}=1.5 \mathrm{~mA}, \mathrm{~V}_{\text {LOGIC }}<2 \mathrm{~V}$ |  |  | $0.2 \times \mathrm{V}_{\text {LOGIC }}$ | v |
| $\mathrm{R}_{\mathrm{pu}}$ | SDO Pull-Up Resistor Off-Chip | Maximum is determined by $\mathrm{t}_{\mathrm{RO}}$ and $\mathrm{t}_{\mathrm{FO}}$ with maximum bus load $\mathrm{Cb}=30 \mathrm{pF}$, $\mathrm{f}_{\mathrm{SCK}}=5 \mathrm{MHz}$ |  |  | 1.5 | k $\Omega$ |
| $\mathrm{C}_{\text {pin }}$ | SCK, SDO, SDI, $\overline{\text { CS }}$ Pin Capacitance |  |  | 10 |  | pF |
| ${ }_{\text {f }}$ ck | SCK Frequency | $\mathrm{V}_{\text {LOGIC }}=1.7 \mathrm{~V}$ to 5.5 V |  |  | 5 | MHz |
|  |  | $\mathrm{V}_{\text {LOGIC }}=1.2 \mathrm{~V}$ to 1.6V |  |  | 1 | MHz |
| $\mathrm{t}_{\mathrm{CYC}}$ | SPI Clock Cycle Time | $\mathrm{V}_{\text {LOGIC }} \geq 1.7 \mathrm{~V}$ | 200 |  |  | ns |
| ${ }^{\text {twH }}$ | SPI Clock High Time | $\mathrm{V}_{\text {LOGIC }} \geq 1.7 \mathrm{~V}$ | 100 |  |  | ns |
| ${ }^{\text {twL }}$ | SPI Clock Low Time | $\mathrm{V}_{\text {LOGIC }} \geq 1.7 \mathrm{~V}$ | 100 |  |  | ns |
| $\mathrm{t}_{\text {LEAD }}$ | Lead Time | $\mathrm{V}_{\text {LOGIC }} \geq 1.7 \mathrm{~V}$ | 250 |  |  | ns |
| $\mathrm{t}_{\text {LAG }}$ | Lag Time | $\mathrm{V}_{\text {LOGIC }} \geq 1.7 \mathrm{~V}$ | 250 |  |  | ns |
| tsu | SDI, SCK and $\overline{C S}$ Input Setup Time | $\mathrm{V}_{\text {LOGIC }} \geq 1.7 \mathrm{~V}$ | 50 |  |  | ns |
| $\mathrm{t}_{\mathrm{H}}$ | SDI, SCK and $\overline{\text { CS }}$ Input Hold Time | $\mathrm{V}_{\text {LOGIC }} \geq 1.7 \mathrm{~V}$ | 50 |  |  | ns |
| $\mathrm{t}_{\mathrm{RI}}$ | SDI, SCK and $\overline{\text { CS }}$ Input Rise Time | $\mathrm{V}_{\text {LOGIC }} \geq 1.7 \mathrm{~V}$ | 10 |  |  | ns |
| $\mathrm{t}_{\mathrm{FI}}$ | SDI, SCK and $\overline{\text { CS }}$ Input Fall Time | $\mathrm{V}_{\text {LOGIC }} \geq 1.7 \mathrm{~V}$ | 10 |  | 20 | ns |
| $\mathrm{t}_{\text {DIS }}$ | SDO Output Disable Time | $\mathrm{V}_{\text {LOGIC }} \geq 1.7 \mathrm{~V}$ | 0 |  | 100 | ns |
| tso | SDO Output Setup Time | $\mathrm{V}_{\text {LOGIC }} \geq 1.7 \mathrm{~V}$ | 50 |  |  | ns |
| $\mathrm{t}_{\mathrm{v}}$ | SDO Output Valid Time | $\mathrm{V}_{\text {LOGIC }} \geq 1.7 \mathrm{~V}$ | 150 |  |  | ns |
| $\mathrm{t}_{\mathrm{HO}}$ | SDO Output Hold Time | $\mathrm{V}_{\text {LOGIC }} \geq 1.7 \mathrm{~V}$ | 0 |  |  | ns |
| $\mathrm{t}_{\mathrm{RO}}$ | SDO Output Rise Time | $\mathrm{R}_{\mathrm{pu}}=1.5 \mathrm{k}, \mathrm{Cbus}=30 \mathrm{pF}$ |  |  | 60 | ns |
| $\mathrm{t}_{\mathrm{FO}}$ | SDO Output Fall Time | $\mathrm{R}_{\mathrm{pu}}=1.5 \mathrm{k}, \mathrm{Cbus}=30 \mathrm{pF}$ |  |  | 60 | ns |
| $\mathrm{t}_{\mathrm{CS}}$ | $\overline{\text { CS }}$ Deselect Time |  | 2 |  |  | $\mu \mathrm{s}$ |

## NOTES:

8. Typical values are for $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ and 3.3 V supply voltages.
9. $L S B=\left[V(R W)_{255}-V(R W)_{0}\right] / 255 . ~ V(R W)_{255}$ and $V(R W)_{0}$ are $V(R W)$ for the $D C P$ register set to $F F$ hex and 00 hex respectively. LSB is the incremental voltage when changing from one tap to an adjacent tap.
10. $Z S$ error $=V(R W)_{o} / L S B$.
11. FS error $=\left[\mathrm{V}(\mathrm{RW})_{255}-\mathrm{V}_{\mathrm{CC}}\right] / \mathrm{LSB}$.
12. $\mathrm{DNL}=\left[\mathrm{V}(\mathrm{RW})_{\mathrm{i}}-\mathrm{V}(\mathrm{RW})_{\mathrm{i}-1}\right] / \mathrm{LSB}-1$, for $\mathrm{i}=1$ to 255 . i is the DCP register setting.
13. $\operatorname{INL}=\left[V(R W)_{i}-i \cdot L S B-V(R W)_{O}\right] / L S B$ for $i=1$ to 255
14. $\mathrm{TC}_{\mathrm{V}}=\frac{\operatorname{Max}\left(\mathrm{V}(\mathrm{RW})_{\mathrm{i}}\right)-\operatorname{Min}\left(\mathrm{V}(\mathrm{RW})_{\mathrm{i}}\right)}{\mathrm{V}\left(\mathrm{RW}_{\mathrm{i}}\left(+25^{\circ} \mathrm{C}\right)\right)} \times \frac{10^{6}}{+165^{\circ} \mathrm{C}} \quad \begin{aligned} & \text { for } \mathrm{i}=16 \text { to } 255 \text { decimal, } \mathrm{T}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \text {. } \operatorname{Max}() \text { is the maximum value of the wiper voltage } \mathrm{Min}() \text { is the minimum value of the wiper voltage over the temperature range. }\end{aligned}$
15. $\mathrm{MI}=\left|R W_{255}-R W_{0}\right| / \mathbf{2 5 5}$. MI is a minimum increment. $\mathrm{RW}_{255}$ and $R W_{0}$ are the measured resistances for the DCP register set to FF hex and 00 hex respectively.
16. Roffset $=\mathrm{RW}_{0} / \mathrm{MI}$, when measuring between RW and RL. Roffset $=R W_{255} / \mathrm{MI}$, when measuring between RW and RH.
17. RDNL $=\left(R W_{i}-R W_{i-1}\right) / M I-1$, for $i=16$ to 255.
18. $\mathrm{RINL}=\left[R W_{i}-(\mathrm{MI} \cdot \mathrm{i})-R W_{0}\right] / M I$, for $\mathrm{i}=16$ to 255.
19. $\mathrm{TC}_{\mathrm{R}}=\frac{[\mathrm{Max}(\mathrm{Ri})-\mathrm{Min}(\mathrm{Ri})]}{\mathrm{Ri}\left(+25^{\circ} \mathrm{C}\right)} \times \frac{10^{6}}{+165^{\circ} \mathrm{C}} \quad \begin{aligned} & \text { for } \mathrm{i}=16 \text { to } 255, \mathrm{~T}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \text {. Max }() \text { is the maximum value of the resistance and } \mathrm{Min}() \text { is the } \\ & \text { minimum value of the resistance over the temprature range. }\end{aligned}$
20. Compliance to datasheet limits is assured by one or more methods: production test, characterization and/or design.
21. It is preferable to ramp up both the $\mathrm{V}_{\text {LOGIC }}$ and the $\mathrm{V}_{\mathrm{CC}}$ supplies at the same time. If this is not possible it is recommended to ramp-up the $\mathrm{V}_{\text {LOGIC }}$ first followed by the $V_{C C}$.
22. $\mathrm{VMATCH}=[\mathrm{V}(\mathrm{RW} \mathrm{x}) \mathrm{i}-\mathrm{V}(\mathrm{RWy}) \mathrm{i}] / \mathrm{LSB}$, for $\mathrm{i}=1$ to $255, \mathrm{x}=0$ to 1 and $\mathrm{y}=0$ to 1 .
23. RMATCH $=(R W i, x-R W i, y) / M I$, for $i=1$ to $255, x=0$ to 1 and $y=0$ to 1 .

## DCP Macro Model



## Timing Diagrams

## Input Timing



SDO


## Output Timing



XDCPTM Timing (for All Load Instructions)


## Typical Performance Curves



FIGURE 3. $10 \mathrm{k} \Omega$ DNL vs TAP POSITION, $\mathrm{V}_{\mathbf{C C}}=3.3 \mathrm{~V},+25^{\circ} \mathrm{C}$


FIGURE 5. 10k INL vs TAP POSITION, $\mathrm{V}_{\mathrm{Cc}}=3.3 \mathrm{~V},+25^{\circ} \mathrm{C}$


FIGURE 7. $10 \mathrm{k} \Omega$ RDNL vs TAP POSITION, $\mathrm{V}_{\mathbf{C C}}=3.3 \mathrm{~V},+25^{\circ} \mathrm{C}$


FIGURE 4. $50 \mathrm{k} \Omega$ DNL vs TAP POSITION, $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V},+25^{\circ} \mathrm{C}$


FIGURE 6. $50 \mathrm{k} \Omega$ INL vs TAP POSITION, $\mathrm{V}_{\mathbf{c c}}=\mathbf{3 . 3 V},+25^{\circ} \mathrm{C}$


FIGURE 8. $50 \mathrm{k} \Omega$ RDNL vs TAP POSITION, $\mathrm{V}_{\mathbf{C C}}=\mathbf{3 . 3 V},+25^{\circ} \mathrm{C}$

## Typical Performance Curves (contmuad)



FIGURE 9. $10 \mathrm{k} \Omega$ RINL vs TAP POSITION, $\mathrm{V}_{\mathbf{C C}}=3.3 \mathrm{~V},+25^{\circ} \mathrm{C}$


FIGURE 11. 10k $\mathbf{\Omega}$ WIPER RESISTANCE vs TAP POSITION, $\mathbf{V}_{\mathbf{c c}}=\mathbf{3 . 3 V}$


FIGURE 13. $10 \mathrm{k} \Omega$ TCv vs TAP POSITION, $\mathrm{V}_{\mathbf{C C}}=3.3 \mathrm{~V}$


FIGURE 10. $50 \mathrm{k} \Omega$ RINL vs TAP POSITION, $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V},+25^{\circ} \mathrm{C}$


FIGURE 12. 50k $\Omega$ WIPER RESISTANCE vs TAP POSITION, $\mathbf{V}_{\mathbf{c c}}=\mathbf{3 . 3 V}$


FIGURE 14. $50 \mathrm{k} \Omega$ TCv vs TAP POSITION, $\mathrm{V}_{\mathbf{c c}}=3.3 \mathrm{~V}$

## Typical Performance Curves (contmuad)



FIGURE 15. 10k $\mathbf{~ T C r}$ vs TAP POSITION


FIGURE 17. $100 \mathrm{k} \Omega$ TCv vs TAP POSITION, $\mathrm{V}_{\mathbf{C C}}=3.3 \mathrm{~V}$


FIGURE 19. WIPER DIGITAL FEED-THROUGH


FIGURE 16. $50 \mathrm{k} \Omega$ TCr vs TAP POSITION, $\mathrm{V}_{\mathbf{C C}}=\mathbf{3 . 3 V}$


FIGURE 18. $100 \mathrm{k} \Omega \mathrm{TCr}$ vs TAP POSITION, $\mathrm{V}_{\mathbf{c c}}=\mathbf{3 . 3 V}$


FIGURE 20. WIPER TRANSITION GLITCH

## Typical Performance Curves (contumad)



FIGURE 21. WIPER LARGE SIGNAL SETTLING TIME


FIGURE 23. 10k -3dB CUT OFF FREQUENCY

## Functional Pin Descriptions

## Potentiometers Pins

## RHI AND RLI

The high ( $\mathrm{RHi}, \mathrm{i}=0,1$ ) and low ( $\mathrm{RLi}, \mathrm{i}=0,1$ ) terminals of the ISL23425 are equivalent to the fixed terminals of a mechanical potentiometer. RHi and RLi are referenced to the relative position of the wiper and not the voltage potential on the terminals. With WRi set to 255 decimal, the wiper will be closest to RHi, and with the WRi set to 0 , the wiper is closest to RLi.

## RWI

RWi $(i=0,1)$ is the wiper terminal, and it is equivalent to the movable terminal of a mechanical potentiometer. The position of the wiper within the array is determined by the WRi register.


FIGURE 22. POWER-ON START-UP IN VOLTAGE DIVIDER MODE


FIGURE 24. STANDBY CURRENT vs TEMPERATURE

## Power Pins

## Vcc

Power terminal for the potentiometer section analog power source. Can be any value needed to support voltage range of DCP pins, from 1.7 V to 5.5 V , independent of the $\mathrm{V}_{\text {LOGIC }}$ voltage.

## Bus Interface Pins

## SERIAL CLOCK (SCK)

This input is the serial clock of the SPI serial interface.

## SERIAL DATA INPUT (SDI)

The SDI is a serial data input pin for SPI interface. It receives operation code, wiper address and data from the SPI remote host device. The data bits are shifted in at the rising edge of the serial clock SCK, while the $\overline{\mathbf{C S}}$ input is low.

## SERIAL DATA OUTPUT (SDO)

The SDO is a serial data output pin. During a read cycle, the data bits are shifted out on the falling edge of the serial clock SCK and will be available to the master on the following rising edge of SCK.

The output type is configured through ACR[1] bit for Push-Pull or Open Drain operation. Default setting for this pin is Push-Pull. An external pull-up resistor is required for Open Drain output operation. When $\overline{\text { CS }}$ is HIGH, the SDO pin is in tri-state ( Z ) or high-tri-state ( $\mathrm{Hi}-\mathrm{Z}$ ) depends on the selected configuration.

## CHIP SELECT ( $\overline{\mathbf{C S}})$

$\overline{\mathrm{CS}}$ LOW enables the ISL23425, placing it in the active power mode. A HIGH to LOW transition on $\overline{\mathrm{CS}}$ is required prior to the start of any operation after power-up. When $\overline{\mathrm{CS}}$ is HIGH, the ISL23425 is deselected and the SDO pin is at high impedance, and the device will be in the standby state.

## VLOGIC

Digital power source for the logic control section. It supplies an internal level translator for 1.2 V to 5.5 V serial bus operation. Use the same supply as the $\mathrm{I}^{2} \mathrm{C}$ logic source.

## Principles of Operation

The ISL23425 is an integrated circuit incorporating two DCPs with its associated registers and an SPI serial interface providing direct communication between a host and the potentiometer. The resistor array is comprised of individual resistors connected in series. At either end of the array and between each resistor is an electronic switch that transfers the potential at that point to the wiper.

The electronic switches on the device operate in a "make-before-break" mode when the wiper changes tap positions.

Voltage at any DCP pins, RHi, RLi or RWi, should not exceed $\mathrm{V}_{\mathrm{CC}}$ level at any conditions during power-up and normal operation.

The $\mathrm{V}_{\text {LOGIC }}$ pin is the terminal for the logic control digital power source. It should use the same supply as the SPI logic source which allows reliable communication with a wide range of microcontrollers and is independent from the $\mathrm{V}_{\mathrm{CC}}$ level. This is extremely important in systems where the master supply has lower levels than DCP analog supply.

## DCP Description

Each DCP is implemented with a combination of resistor elements and CMOS switches. The physical ends of each DCP are equivalent to the fixed terminals of a mechanical potentiometer (RHi and RLi pins). The RWi pin of the DCP is connected to intermediate nodes, and is equivalent to the wiper terminal of a mechanical potentiometer. The position of the wiper terminal within the DCP is controlled by an 8-bit volatile Wiper Register (WRi). When the WR of a DCP contains all zeroes (WRi[7:0] = 00h), its wiper terminal ( RWi ) is closest to its "Low" terminal (RLi). When the WRi register of a DCP contains all ones (WRi[7:0] = FFh), its wiper terminal (RWi) is closest to its "High" terminal ( RHi ). As the value of the WRi increases from all zeroes (0) to all ones ( 255 decimal), the wiper moves monotonically from the position closest to RLi to the position closest to RHi. At
the same time, the resistance between RWi and RLi increases monotonically, while the resistance between RHi and RWi decreases monotonically.

While the ISL23425 is being powered up, both WRi are reset to 80h ( 128 decimal), which positions RWi at the center between RLi and RHi.

The WRi can be read or written to directly using the SPI serial interface as described in the following sections.

## Memory Description

The ISL23425 contains three volatile 8-bit registers: Wiper Register WRO, Wiper Register WR1, and Access Control Register (ACR). Memory map of ISL23425 is shown in Table 1. The Wiper Register WRO at address 0 , contains current wiper position of DCPO; The Wiper Register WR1 at address 1 contains current wiper position of DCP1. The Access Control Register (ACR) at address 10h contains information and control bits described in Table 2.

TABLE 1. MEMORY MAP

| ADDRESS <br> (hex) | VOLATILE <br> REGISTER NAME | DEFAULT SETTING <br> (hex) |
| :---: | :---: | :---: |
| 10 | ACR | 40 |
| 1 | WR1 | 80 |
| 0 | WR0 | 80 |

TABLE 2. ACCESS CONTROL REGISTER (ACR)

| BIT \# | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NAME/ <br> VALUE | 0 | $\overline{\text { SHDN }}$ | 0 | 0 | 0 | 0 | SDO | 0 |

The SDO bit (ACR[1]) configures type of SDO output pin. The default value of SDO bit is 0 for Push-Pull output. The SDO pin can be configured as Open Drain output for some applications. In this case, an external pull-up resistor is required, reference the "Serial Interface Specification" on page 6.

## Shutdown Function

The $\overline{\text { SHDN }}$ bit (ACR[6]) disables or enables shutdown mode for all DCP channels simultaneously. When this bit is 0 , i.e., each DCP is forced to end-to-end open circuit and each RW shorted to RL through a $2 \mathrm{k} \Omega$ serial resistor as shown in Figure 25. Default value of the $\overline{\mathbf{S H D N}}$ bit is 1 .


FIGURE 25. DCP CONNECTION IN SHUTDOWN MODE

When the device enters shutdown, all current DCP WR settings are maintained. When the device exits shutdown, the wipers will return to the previous WR settings after a short settling time (see Figure 26).


FIGURE 26. SHUTDOWN MODE WIPER RESPONSE

## SPI Serial Interface

The ISL23425 supports an SPI serial protocol, mode 0. The device is accessed via the SDI input and SDO output with data clocked in on the rising edge of SCK, and clocked out on the falling edge of SCK. $\overline{\text { CS }}$ must be LOW during communication with the ISL23425. The SCK and $\overline{\text { CS }}$ lines are controlled by the host or master. The ISL23425 operates only as a slave device.

All communication over the SPI interface is conducted by sending the MSB of each byte of data first.

## Protocol Conventions

The SPI protocol contains Instruction Byte followed by one or more Data Bytes. A valid Instruction Byte contains instruction as the three MSBs, with the following five register address bits (see Table 3).

The next byte sent to the ISL23425 is the Data Byte.
TABLE 3. INSTRUCTION BYTE FORMAT

| BIT \# | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $I 2$ | I 1 | 10 | R4 | R3 | R2 | R1 | R0 |

Table 4 contains a valid instruction set for ISL23425.
If the [R4:R0] bits are zero or one, then the read or write is to the WRi register. If the [R4:RO] are 10000, then the operation is to the ACR.

TABLE 4. INSTRUCTION SET

| INSTRUCTION SET |  |  |  |  |  |  |  | OPERATION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 12 | 11 | 10 | R4 | R3 | R2 | R1 | RO |  |
| 0 | 0 | 0 | X | X | X | X | X | NOP |
| 0 | 0 | 1 | X | X | X | X | X | ACR READ |
| 0 | 1 | 1 | X | X | X | X | X | ACR WRTE |
| 1 | 0 | 0 | R4 | R3 | R2 | R1 | RO | WRi or ACR READ |
| 1 | 1 | 0 | R4 | R3 | R2 | R1 | R0 | WRi or ACR WRTE |

Where X means "do not care".


FIGURE 27. TWO bYtE WRITE SEQUENCE


FIGURE 28. FOUR BYTE READ SEQUENCE

## Write Operation

A write operation to the ISL23425 is a two or more bytes operation. It requires first, the $\overline{\mathbf{C S}}$ transition from HIGH-to-LOW. Then the host sends a valid Instruction Byte, followed by one or more Data Bytes to the SDI pin. The host terminates the write operation by pulling the $\overline{\mathrm{CS}}$ pin from LOW-to-HIGH. Instruction is executed on the rising edge of $\overline{\mathbf{C S}}$ (see Figure 27).

## Read Operation

A Read operation to the ISL23425 is a four byte operation. It requires first, the $\overline{C S}$ transition from HIGH-to-LOW. Then the host sends a valid Instruction Byte, followed by a "dummy" Data Byte, NOP Instruction Byte and another "dummy" Data Byte to SDI pin. The SPI host receives the Instruction Byte (instruction code + register address) and requested Data Byte from SDO pin on the rising edge of SCK during third and fourth bytes, respectively. The host terminates the read by pulling the $\overline{\mathbf{C S}}$ pin from LOW-to-HIGH (see Figure 28).

## Applications Information

## Communicating with ISL23425

Communication with ISL23425 proceeds using SPI interface through the ACR (address 10000b), WRO (addresses 00000b) and WR1 (addresses 00001b) registers.

The wiper of the potentiometer is controlled by the WRi register. Writes and reads can be made directly to these registers to control and monitor the wiper position.

## Daisy Chain Configuration

When an application needs more than one ISL23425, it can communicate with all of them without additional $\overline{\mathrm{CS}}$ lines by daisy chaining the DCPs as shown in Figure 29. In Daisy Chain configuration, the SDO pin of the previous chip is connected to the SDI pin of the following chip, and each CS and SCK pins are connected to the corresponding microcontroller pins in parallel, like regular SPI interface implementation. The Daisy Chain configuration can also be used for simultaneous setting of multiple DCPs. Note, the number of daisy chained DCPs is limited only by the driving capabilities of the SCK and $\overline{\text { CS }}$ pins of the microcontroller; for larger number of SPI devices buffering of SCK and $\overline{\text { CS }}$ lines is required.

## Daisy Chain Write Operation

The write operation starts by HIGH-to-LOW transition on CS line, followed by N number of two bytes write instructions on SDI line with reversed chain access sequence: the instruction byte + data byte for the last DCP in chain is going first, as shown in Figure 30, where N is a number of DCPs in chain. The serial data is going through DCPs from DCPO to DCP(N-1) as follow: DCPO $->$ DCP1 $->$ DCP2 $\rightarrow>$... $\rightarrow$ DCP(N-1). The write instruction is executed on the rising edge of $\overline{\mathrm{CS}}$ for all N DCPs simultaneously.

## Daisy Chain Read Operation

The read operation consists of two parts: first, send the read instructions ( N two bytes operation) with valid address; second, read the requested data while sending NOP instructions ( N two bytes operation) as shown in Figures 31 and 32.

The first part starts by HIGH-to-LOW transition on CS line, followed by N two bytes read instruction on SDI line with reversed chain access sequence: the instruction byte + dummy data byte for the last DCP in chain is going first, followed by LOW-to-HIGH transition on $\overline{\mathrm{CS}}$ line. The read instructions are executed during the second part of read sequence. It also starts by HIGH-to-LOW transition on $\overline{C S}$ line, followed by N number of two bytes NOP instructions on SDI line and LOW-to-HIGH transition of CS. The data is read on every even byte during the second part of the read sequence while every odd byte contains code 111b followed by address from which the data is being read.

## Wiper Transition

When stepping up through each tap in voltage divider mode, some tap transition points can result in noticeable voltage transients, or overshoot/undershoot, resulting from the sudden transition from a very low impedance "make" to a much higher impedance "break" within a short period of time $(<1 \mu \mathrm{~s})$. There are several code transitions such as OFh to 10h, 1Fh to $20 \mathrm{~h}, \ldots$, EFh to FFh, which have higher transient glitch. Note that all switching transients will settle well within the settling time as stated in the datasheet. A small capacitor can be added externally to reduce the amplitude of these voltage transients, but that will also reduce the useful bandwidth of the circuit, thus may not be a good solution for some applications. It may be a good idea, in that case, to use fast amplifiers in a signal chain for fast recovery.

## $\mathbf{V}_{\text {Logic }}$ Requirements

It is recommended to keep $V_{\text {LOGIC }}$ powered all the time during normal operation. In a case where turning $V_{\text {LOGIC }}$ OFF is necessary, it is recommended to ground the $V_{\text {LOGIC }}$ pin of the ISL23425. Grounding the $\mathrm{V}_{\text {LOGIC }}$ pin or both $\mathrm{V}_{\text {LOGIC }}$ and $\mathrm{V}_{\text {CC }}$ does not affect other devices on the same bus. It is good practice to put a $1 \mu \mathrm{~F}$ capacitor in parallel with $0.1 \mu \mathrm{~F}$ decoupling capacitor close to the $\mathrm{V}_{\text {LOGIC }}$ pin.

## Vcc Requirements and Placement

It is recommended to put a $1 \mu \mathrm{~F}$ capacitor in parallel with $0.1 \mu \mathrm{~F}$ decoupling capacitor close to the $\mathrm{V}_{\mathrm{CC}} \mathrm{pin}$.


FIGURE 29. DAISY CHAIN CONFIGURATION


FIGURE 30. DAISY CHAIN WRITE SEQUENCE OF $\mathbf{N}=3$ DCP


FIGURE 31. TWO BYTE READ INSTRUCTION


FIGURE 32. DAISY CHAIN READ SEQUENCE OF N = 3 DCP

## Revision History

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest Rev.

| DATE | REVISION | CHANGE |
| :---: | :--- | :--- |
| September 11, 2015 | FN7873.1 | - Updated ordering Information Table on page 3. <br> - Added About Intersil Verbiage. <br> - Updated POD L16.2.6X1.8A to latest revision changes are as follow: <br> Changed in Note 50.30 to 0.25 |
| June 20,2011 | FN7873.0 | Initial Release. |

## About Intersil

Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products address some of the largest markets within the industrial and infrastructure, mobile computing and high-end consumer markets.
For the most updated datasheet, application notes, related documentation and related parts, please see the respective product information page found at www.intersil.com.
You may report errors or suggestions for improving this datasheet by visiting www.intersil.com/ask.
Reliability reports are also available from our website at www.intersil.com/support
© Copyright Intersil Americas LLC 2011-2015. All Rights Reserved.
All trademarks and registered trademarks are the property of their respective owners.

For additional products, see www.intersil.com/en/products.html
Intersil products are manufactured, assembled and tested utilizing IS09001 quality systems as noted
in the quality certifications found at www.intersil.com/en/support/qualandreliability.html
Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

## Package Outline Drawing

## M14.173

14 LEAD THIN SHRINK SMALL OUTLINE PACKAGE (TSSOP) Rev 3, 10/09


SIDE VIEW


TYPICAL RECOMMENDED LAND PATTERN


NOTES:

1. Dimension does not include mold flash, protrusions or gate burrs. Mold flash, protrusions or gate burrs shall not exceed 0.15 per side.
2. Dimension does not include interlead flash or protrusion. Interlead flash or protrusion shall not exceed 0.25 per side.
3. Dimensions are measured at datum plane $\mathbf{H}$.
4. Dimensioning and tolerancing per ASME Y14.5M-1994.
5. Dimension does not include dambar protrusion. Allowable protrusion shall be 0.80 mm total in excess of dimension at maximum material condition. Minimum space between protrusion and adjacent lead is 0.07 mm .
6. Dimension in () are for reference only.
7. Conforms to JEDEC MO-153, variation AB-1.

## Ultra Thin Quad Flat No-Lead Plastic Package (UTQFN)



L16.2.6x1.8A
16 LEAD ULTRA THIN QUAD FLAT NO-LEAD PLASTIC PACKAGE

| SYMBOL | MILLIMETERS |  |  | MIN |
| :---: | :---: | :---: | :---: | :---: |
|  | NOMINAL | MAX | NOTES |  |
| A | 0.45 | 0.50 | 0.55 | - |
| A1 | - | - | 0.05 | - |
| A3 | 0.127 REF |  |  | - |
| b | 0.15 | 0.20 | 0.25 | 5 |
| D | 2.55 | 2.60 | 2.65 | - |
| E | 1.75 | 1.80 | 1.85 | - |
| e | 0.40 BSC |  |  |  |
| K | 0.15 | - | - | - |
| L | 0.35 | 0.40 | 0.45 | - |
| L1 | 0.45 | 0.50 | 0.55 | - |
| N | 16 |  |  |  |
| Nd | 4 |  |  |  |
| Ne | 4 |  |  |  |
| $\theta$ | 0 | - | 12 | 4 |

Rev. 6 1/14
NOTES:

1. Dimensioning and tolerancing conform to ASME Y14.5-1994.
2. N is the number of terminals.
3. Nd and Ne refer to the number of terminals on D and E side, respectively.
4. All dimensions are in millimeters. Angles are in degrees.
5. Dimension $b$ applies to the metallized terminal and is measured between 0.15 mm and 0.25 mm from the terminal tip.
6. The configuration of the pin \#1 identifier is optional, but must be located within the zone indicated. The pin \#1 identifier may be either a mold or mark feature.
7. Maximum package warpage is 0.05 mm .
8. Maximum allowable burrs is 0.076 mm in all directions.
9. JEDEC Reference MO-255.
10. For additional information, to assist with the PCB Land Pattern Design effort, see Intersil Technical Brief TB389.

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Digital Potentiometer ICs category:
Click to view products by Renesas manufacturer:

Other Similar products are found below :
AD5110BCPZ10-RL7 AD5112BCPZ5-500R7 AD5115BCPZ10-500R7 AD5115BCPZ80-500R7 AD5141BCPZ10-RL7 AD5142ABCPZ100-
RL7 AD5142BRUZ10-RL7 AD5160BRJZ100-RL7 AD5160BRJZ10-RL7 AD5160BRJZ50-RL7 AD5160BRJZ5-R2 AD5160BRJZ5-RL7
AD5161BRMZ10-RL7 AD5165BUJZ100-R2 AD5165BUJZ100-R7 AD5175BRMZ-10-RL7 AD5204BRUZ10-REEL7 AD5204BRZ100
AD5206BRUZ100-RL7 AD5207BRUZ10 AD5207BRUZ10-RL7 AD5220BRZ50 AD5227BUJZ100-RL7 AD5227BUJZ10-R2
AD5228BUJZ50-RL7 AD5231BRUZ10-REEL7 AD5231BRUZ50 AD5235BRUZ25 AD5235BRUZ25-RL7 AD5242BRZ10
AD5243BRMZ10-RL7 AD5243BRMZ50-RL7 AD5245BRJZ100-RL7 AD5245BRJZ10-RL7 AD5245BRJZ50-R2 AD5245BRJZ50-RL7
AD5246BKSZ100-RL7 AD5247BKSZ10-RL7 AD5248BRMZ100 AD5252BRUZ10 AD5252BRUZ10-RL7 AD5253BRUZ10-RL7
AD5258BRMZ1 AD5258BRMZ10-R7 AD5258BRMZ50-R7 AD5259BCPZ5-R7 AD5259BRMZ10 AD5259BRMZ100-R7
AD5260BRUZ20-RL7 AD5262BRUZ20-RL7

