# RENESAS

# DATASHEET

## ISL28114, ISL28214, ISL28414

Single, Dual, Quad General Purpose Micropower, RRIO Operational Amplifiers

FN6800 Rev 10.00 December 8, 2016

The ISL28114, ISL28214, and ISL28414 are single, dual, and quad channel general purpose micropower, rail-to-rail input and output operational amplifiers with supply voltage range of 1.8V to 5.5V. Key features are a low supply current of 390µA maximum per channel at room temperature, a low bias current, and a wide input voltage range, which enables the ISL28x14 devices to be excellent general purpose op amps for a wide range of applications.

The ISL28114 is available in the SC70-5 and SOT23-5 packages, the ISL28214 is in the MSOP8, SO8, and SOT23-8 packages, and the ISL28414 is in the TSSOP14 and SOIC14 packages. All devices operate across the extended temperature range of -40 °C to +125 °C.

## **Related Literature**

- For a full list of related documents, visit our website
- ISL28114, ISL28214 and ISL28414 product pages

## **Features**

| + Low current consumption $\ldots \ldots 390 \mu A$ |
|-----------------------------------------------------|
| Wide supply range                                   |
| Gain-bandwidth product5MHz                          |
| • Input bias current                                |
| Operating temperature range                         |
| Packages                                            |
| - ISL28114 (single)SC70-5, SOT23-5                  |
| - ISL28214 (dual) MSOP8, S08, S0T23-8               |
| - ISL28414 (quad) SOIC14, TSSOP14                   |

## **Applications**

- Power supply control/regulation
- Process control
- Signal gain/buffers
- Active filters
- · Current shunt sensing
- Transimpedance amp



SINGLE-SUPPLY, LOW-SIDE CURRENT SENSE AMPLIFIER

FIGURE 1. TYPICAL APPLICATION



## **Ordering Information**

| PART NUMBER<br>( <u>Note 4</u> )              | PART<br>MARKING        | TAPE AND REEL<br>(UNITS) | PACKAGE<br>(RoHS COMPLIANT) | PKG.<br>DWG. # |
|-----------------------------------------------|------------------------|--------------------------|-----------------------------|----------------|
| ISL28114FEZ-T7 ( <u>Notes 1, 2</u> )          | BKA ( <u>Note 5</u> )  | Зk                       | 5 Ld SC-70                  | P5.049         |
| ISL28114FEZ-T7A ( <u>Notes 1</u> , <u>2</u> ) | BKA ( <u>Note 5</u> )  | 250                      | 5 Ld SC-70                  | P5.049         |
| ISL28114FHZ-T7 ( <u>Notes 1</u> , <u>2</u> )  | BDBA ( <u>Note 5</u> ) | Зk                       | 5 Ld SOT-23                 | P5.064A        |
| ISL28114FHZ-T7A ( <u>Notes 1, 2</u> )         | BDBA ( <u>Note 5</u> ) | 250                      | 5 Ld SOT-23                 | P5.064A        |
| ISL28214FUZ ( <u>Note 2</u> )                 | 8214Z                  | -                        | 8 Ld MSOP                   | M8.118A        |
| ISL28214FUZ-T7 ( <u>Notes 1</u> , <u>2</u> )  | 8214Z                  | 1.5k                     | 8 Ld MSOP                   | M8.118A        |
| ISL28214FBZ ( <u>Note 2</u> )                 | 28214 FBZ              | -                        | 8 Ld SOIC                   | M8.15E         |
| ISL28214FBZ-T7 ( <u>Notes 1</u> , <u>2</u> )  | 28214 FBZ              | 1k                       | 8 Ld SOIC                   | M8.15E         |
| ISL28214FBZ-T13 ( <u>Notes 1</u> , <u>2</u> ) | 28214 FBZ              | 2.5k                     | 8 Ld SOIC                   | M8.15E         |
| ISL28214FHZ-T7 ( <u>Notes 1</u> , <u>3</u> )  | BELA ( <u>Note 5</u> ) | 3k                       | 8 Ld SOT-23                 | P8.064         |
| ISL28214FHZ-T7A ( <u>Notes 1</u> , <u>3</u> ) | BELA ( <u>Note 5</u> ) | 250                      | 8 Ld SOT-23                 | P8.064         |
| ISL28414FVZ ( <u>Note 2</u> )                 | 28414 FVZ              | -                        | 14 Ld TSSOP                 | MDP0044        |
| ISL28414FVZ-T7 ( <u>Notes 1, 2</u> )          | 28414 FVZ              | 1k                       | 14 Ld TSSOP                 | MDP0044        |
| ISL28414FVZ-T13 ( <u>Notes 1</u> , <u>2</u> ) | 28414 FVZ              | 2.5k                     | 14 Ld TSSOP                 | MDP0044        |
| ISL28414FBZ ( <u>Note 2</u> )                 | 28414 FBZ              | -                        | 14 Ld SOIC                  | MDP0027        |
| ISL28414FBZ-T7 ( <u>Notes 1, 2</u> )          | 28414 FBZ              | 1k                       | 14 Ld SOIC                  | MDP0027        |
| ISL28414FBZ-T13 ( <u>Notes 1, 2</u> )         | 28414 FBZ              | 2.5k                     | 14 Ld SOIC                  | MDP0027        |
| ISL28114S0T23EVAL1Z                           | Evaluation Board       |                          | 1                           | 1              |
| ISL28214MSOPEVAL2Z                            | Evaluation Board       |                          |                             |                |
| ISL28214SOICEVAL2Z                            | Evaluation Board       |                          |                             |                |
| ISL28414TSSOPEVAL1Z                           | Evaluation Board       |                          |                             |                |

NOTES:

1. Refer to TB347 for details on reel specifications.

2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

3. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and NiPdAu plate-e4 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

4. For Moisture Sensitivity Level (MSL), see device information page for ISL28114, ISL28214, ISL28414. For more information on MSL, see Tech Brief TB363.

5. The part marking is located on the bottom of the part.





OUT\_A 1

IN-\_A 2 IN+\_A 3

V<sub>S</sub>+ 4

IN+\_B 5

IN-\_В 6 ОUT\_В 7

ISL28414 (14 LD TSSOP, 14 LD SOIC) TOP VIEW

14 OUT\_D

13 IN-\_D

12 IN+\_D 11 V<sub>S</sub>-

10 IN+\_C

9 IN-\_C

8 OUT\_C



## **Pin Descriptions**

|                                         |            | Pl          | N NUMBER                                |                            |                         |                                                                     |
|-----------------------------------------|------------|-------------|-----------------------------------------|----------------------------|-------------------------|---------------------------------------------------------------------|
| PIN NAME                                | 5 Ld SC-70 | 5 Ld SOT-23 | 8 Ld MSOP,<br>8 Ld SOIC,<br>8 Ld SOT-23 | 14 Ld TSSOP,<br>14 LD SOIC | DESCRIPTION             | CIRCUITS                                                            |
| OUT<br>OUT_A<br>OUT_B<br>OUT_C<br>OUT_D | 4          | 1           | 1<br>7                                  | 1<br>7<br>8<br>14          | Output                  |                                                                     |
| V <sub>S</sub> -                        | 2          | 2           | 4                                       | 11                         | Negative supply voltage | V+ C<br>CAPACITIVELY<br>TRIGGERED<br>ESD CLAMP<br>V- C<br>CIRCUIT 2 |
| IN+<br>IN+_A<br>IN+_B<br>IN+_C<br>IN+_D | 1          | 3           | 3<br>5                                  | 3<br>5<br>10<br>12         | Positive Input          |                                                                     |
| IN-<br>INA<br>INB<br>INC<br>IND         | 3          | 4           | 2<br>6                                  | 2<br>6<br>9<br>13          | Negative Input          |                                                                     |
| V <sub>S</sub> +                        | 5          | 5           | 8                                       | 4                          | Positive supply voltage | See <u>"CIRCUIT 2"</u>                                              |

FN6800 Rev 10.00 December 8, 2016



### **Absolute Maximum Ratings** $(T_A = +25 \degree C)$

| Supply Voltage                                                               |  |
|------------------------------------------------------------------------------|--|
| ESD Rating<br>Human Body Model                                               |  |
| Machine Model (ISL28414).       400V         Charged Device Model.       2kV |  |

### **Thermal Information**

| Thermal Resistance (Typical)                      | θ <sub>JA</sub> (°C/W) | θ <sub>JC</sub> (°C/W) |
|---------------------------------------------------|------------------------|------------------------|
| 5 Ld SC-70 ( <u>Notes 6</u> )                     | 250                    | N/A                    |
| 5 Ld SOT-23 ( <u>Notes 6</u> )                    | 225                    | N/A                    |
| 8 Ld MSOP ( <u>Notes 6</u> , <u>7</u> )           | 180                    | 100                    |
| 8 Ld SOIC Package ( <u>Notes 6</u> , <u>7</u> )   | 126                    | 90                     |
| 8 Ld SOT-23 Package ( <u>Notes 6</u> , <u>7</u> ) | 240                    | 168                    |
| 14 Ld TSSOP Package ( <u>Notes 6</u> , <u>7</u> ) | 120                    | 40                     |
| 14 Ld SOIC Package ( <u>Notes 6</u> , <u>7</u> )  | 90                     | 50                     |
| Ambient Operating Temperature Range               |                        | 0°C to +125°C          |
| Storage Temperature Range                         | 6                      | 5°C to +150°C          |
| Operating Junction Temperature                    |                        | +125°C                 |
| Pb-Free Reflow Profile                            |                        | see <u>TB493</u>       |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

#### NOTES:

6.  $\theta_{JA}$  is measured with the component mounted on a high-effective thermal conductivity test board in free air. See Tech Brief <u>TB379</u> for details.

7. For  $\theta_{\text{JC}},$  the "case temp" location is taken at the package top center.

**Electrical Specifications**  $V_S$  + = 5V,  $V_S$  = 0V,  $R_L$  = Open,  $V_{CM}$  =  $V_S/2$ ,  $T_A$  = +25°C, unless otherwise specified. Boldface limits apply across the operating temperature range, -40°C to +125°C, unless otherwise specified.

| PARAMETER         | DESCRIPTION                                     | TEST CONDITIONS                 | MIN<br>( <u>Note 8</u> ) | ТҮР   | MAX<br>( <u>Note 8</u> ) | UNIT  |
|-------------------|-------------------------------------------------|---------------------------------|--------------------------|-------|--------------------------|-------|
| DC SPECIFICATIONS |                                                 |                                 |                          |       |                          |       |
| V <sub>OS</sub>   | Input Offset Voltage                            |                                 | -4                       | 0.5   | 4                        | mV    |
|                   |                                                 | -40°C to +125°C                 | -5                       |       | 5                        | mV    |
| TCV <sub>OS</sub> | Input Offset Voltage Temperature<br>Coefficient | -40°C to +125°C                 |                          | 5     |                          | μV∕°C |
| I <sub>OS</sub>   | Input Offset Current                            |                                 |                          | 1     | 30                       | рА    |
| IB                | Input Bias Current                              | ISL28114                        | -20                      | 3     | 20                       | рА    |
|                   |                                                 |                                 | -100                     |       | 100                      | рА    |
|                   |                                                 | ISL28214, ISL28414              | -20                      | 3     | 20                       | рА    |
|                   |                                                 |                                 | -50                      |       | 50                       | рА    |
|                   | Common-Mode Input Voltage Range                 |                                 | - 0.1                    |       | 5.1                      | v     |
| CMRR              | Common-Mode Rejection Ratio                     | V <sub>CM</sub> = -0.1V to 5.1V |                          | 72    |                          | dB    |
|                   |                                                 | -40°C to +125°C                 |                          | 70    |                          | dB    |
| PSRR              | Power Supply Rejection Ratio                    | V <sub>S</sub> = 1.8V to 5.5V   |                          | 71    |                          | dB    |
|                   |                                                 | -40°C to +125°C                 |                          | 70    |                          | dB    |
| v <sub>он</sub>   | Output Voltage Swing, High                      | $R_L = 10k\Omega$               | 4.985                    | 4.993 |                          | v     |
|                   |                                                 |                                 | 4.98                     |       |                          | v     |
| V <sub>OL</sub>   | Output Voltage Swing, Low                       | $R_L = 10k\Omega$               |                          | 13    | 15                       | mV    |
|                   |                                                 |                                 |                          |       | 20                       | mV    |
| V <sub>+</sub>    | Supply Voltage                                  |                                 | 1.8                      |       | 5.5                      | ۷     |
| I <sub>S</sub>    | Supply Current per Amplifier                    | R <sub>L</sub> = OPEN           |                          | 300   | 390                      | μA    |
|                   |                                                 |                                 |                          |       | 475                      | μA    |
| I <sub>SC+</sub>  | Output Source Short-Circuit Current             | $R_L = 10\Omega$ to V-          |                          | -31   |                          | mA    |
| I <sub>SC-</sub>  | Output Sink Short-Circuit Current               | $R_L = 10\Omega$ to V+          |                          | 26    |                          | mA    |



# **Electrical Specifications** $V_S$ + = 5V, $V_S$ = 0V, $R_L$ = Open, $V_{CM} = V_S/2$ , $T_A$ = +25°C, unless otherwise specified. Boldface limits apply across the operating temperature range, -40°C to +125°C, unless otherwise specified. (Continued)

| PARAMETER                                      | DESCRIPTION                                   | TEST CONDITIONS                                                                                                                                             | MIN<br>( <u>Note 8</u> ) | ТҮР              | MAX<br>( <u>Note 8</u> ) | UNIT              |
|------------------------------------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------------------|--------------------------|-------------------|
| AC SPECIFICATIONS                              |                                               |                                                                                                                                                             |                          |                  |                          |                   |
| GBWP                                           | Gain-Bandwidth Product                        | $ \begin{aligned} & V_{S} = \pm 2.5V \\ & A_{V} = 100,  R_{F} = 100 k\Omega,  R_{G} = 1 k\Omega, \\ & R_{L} = 10 k\Omega \text{ to } V_{CM} \end{aligned} $ |                          | 5                |                          | MHz               |
| e <sub>N</sub> V <sub>P-P</sub>                | Peak-to-Peak Input Noise Voltage              | V <sub>S</sub> = ±2.5V<br>f = 0.1Hz to 10Hz                                                                                                                 |                          | 12               |                          | μV <sub>P-P</sub> |
| e <sub>N</sub>                                 | Input Noise Voltage Density                   | V <sub>S</sub> = ±2.5V<br>f = 1kHz                                                                                                                          |                          | 40               |                          | nV/√(Hz)          |
|                                                |                                               | V <sub>S</sub> = ±2.5V<br>f = 10kHz                                                                                                                         |                          | 16               |                          | nV/√(Hz)          |
| İN                                             | Input Noise Current Density                   | V <sub>S</sub> = ±2.5V<br>f = 1kHz                                                                                                                          |                          | 8                |                          | fA/√(Hz)          |
| z <sub>in</sub>                                | Input Impedance                               |                                                                                                                                                             |                          | 10 <sup>12</sup> |                          | Ω                 |
| C <sub>in</sub>                                | Differential Input Capacitance                | $V_{S} = \pm 2.5 V$                                                                                                                                         |                          | 1.0              |                          | pF                |
|                                                | Common-Mode Input Capacitance                 | f = 1MHz                                                                                                                                                    |                          | 1.3              |                          | pF                |
| TRANSIENT RESPON                               | SE                                            |                                                                                                                                                             |                          |                  |                          |                   |
| SR                                             | Slew Rate                                     | V <sub>OUT</sub> = 0.5V to 4.5V                                                                                                                             |                          | 2.5              |                          | V/µs              |
| t <sub>r</sub> , t <sub>f</sub> , Small Signal | Rise Time, t <sub>r</sub> 10% to 90%          | $V_{S} = \pm 2.5 V$                                                                                                                                         |                          | 37               |                          | ns                |
|                                                | Fall Time, t <sub>f</sub> 10% to 90%          |                                                                                                                                                             |                          | 42               |                          | ns                |
| t <sub>s</sub>                                 | Settling Time to 0.1%, 4V <sub>P-P</sub> Step | $\label{eq:VS} \begin{split} V_S &= \pm 2.5 V \\ A_V &= \pm 1,  R_F = 0 \Omega,  R_L = 10 k \Omega, \\ C_L &= 1.2 p F \end{split}$                          |                          | 5.6              |                          | μs                |

NOTE:

8. Compliance to datasheet limits is assured by one or more methods: production test, characterization, and/or design.



## **Typical Performance Curves** $v_{s} = \pm 2.5V$ , $v_{CM} = 0V$ , $R_{L} = Open$ , unless otherwise specified.



FIGURE 2. INPUT BIAS CURRENT vs TEMPERATURE



FIGURE 3. INPUT NOISE VOLTAGE SPECTRAL DENSITY







FIGURE 6. CMRR vs FREQUENCY (SIMULATED DATA)









## **Typical Performance Curves** $v_s = \pm 2.5V$ , $v_{CM} = 0V$ , $R_L = Open$ , unless otherwise specified. (Continued)



FIGURE 8. FREQUENCY RESPONSE vs CLOSED-LOOP GAIN









FIGURE 12. GAIN vs FREQUENCY vs SUPPLY VOLTAGE







## **Typical Performance Curves** $v_s = \pm 2.5V$ , $v_{CM} = 0V$ , $R_L = Open$ , unless otherwise specified. (Continued)



FIGURE 14. SMALL SIGNAL TRANSIENT RESPONSE,  $V_S = \pm 2.5V$ 



FIGURE 15. LARGE SIGNAL TRANSIENT RESPONSE vs  $R_L$ ,  $V_S = \pm 0.9V$ ,  $\pm 2.5V$ 



FIGURE 16. NEGATIVE OUTPUT OVERLOAD RESPONSE TIME,  $V_S = \pm 0.9V, \pm 2.5V$ 



FIGURE 17. POSITIVE OUTPUT OVERLOAD RESPONSE TIME,  $V_S=\pm 0.9V, \pm 2.5V$ 



FIGURE 18. % OVERSHOOT vs LOAD CAPACITANCE, V\_S =  $\pm 2.5V$ 



## **Applications Information**

### **Functional Description**

The ISL28114, ISL28214 and ISL28414 are single, dual, and quad, CMOS rail-to-rail input, output (RRIO) micropower operational amplifiers. They are designed to operate from single supply (1.8V to 5.5V) or dual supply ( $\pm$ 0.9V to  $\pm$ 2.75V). The parts have an input common-mode range that extends 100mV above and below the power supply voltage rails. The output stage can swing to within 15mV of the supply rails with a 10k $\Omega$  load.

### **Input ESD Diode Protection**

All input terminals have internal ESD protection diodes to both positive and negative supply rails, limiting the input voltage to within one diode beyond the supply rails. For applications where the input differential voltage is expected to exceed 0.5V, an external series resistor must be used to ensure the input currents never exceed 20mA (see Figure 19).



FIGURE 19. INPUT ESD DIODE CURRENT LIMITING

### **Output Phase Reversal**

Output phase reversal is a change of polarity in the amplifier transfer function when the input voltage exceeds the supply voltage. The ISL28114, ISL28214, and ISL28414 are immune to output phase reversal, even when the input voltage is 1V beyond the supplies.

### **Unused Channels**

If the application requires less than all amplifiers on one channel, the user must configure the unused channel(s) to prevent oscillation. The unused channel(s) will oscillate if the input and output pins are floating. This will result in higher than expected supply currents and possible noise injection into the channel being used. The proper way to prevent this oscillation is to short the output to the inverting input and ground the positive input (as shown in Figure 20).



### FIGURE 20. PREVENTING OSCILLATIONS IN UNUSED CHANNELS

### **Power Dissipation**

It is possible to exceed the +125 °C maximum junction temperatures under certain load, power supply conditions, and ambient temperature conditions. It is therefore important to calculate the maximum junction temperature ( $T_{JMAX}$ ) for all applications to determine if power supply voltages, load conditions, or package types need to be modified to remain in the safe operating area. These parameters are related using Equation 1:

$$\mathbf{T}_{\mathsf{JMAX}} = \mathbf{T}_{\mathsf{MAX}} + \mathbf{\theta}_{\mathsf{JA}} \mathbf{X} \mathbf{P} \mathbf{D}_{\mathsf{MAXTOTAL}}$$
(EQ. 1)

where:

- +  $P_{DMAXTOTAL}$  is the sum of the maximum power dissipation of each amplifier in the package ( $PD_{MAX}$ )
- PD<sub>MAX</sub> for each amplifier can be calculated using Equation 2:

$$PD_{MAX} = V_{S} \times I_{qMAX} + (V_{S} - V_{OUTMAX}) \times \frac{V_{OUTMAX}}{R_{I}}$$
(EQ. 2)

where:

- T<sub>MAX</sub> = Maximum ambient temperature
- $\theta_{JA}$  = Thermal resistance of the package
- PD<sub>MAX</sub> = Maximum power dissipation of 1 amplifier
- V<sub>S</sub> = Total supply voltage
- I<sub>gMAX</sub> = Maximum quiescent supply current of 1 amplifier
- V<sub>OUTMAX</sub> = Maximum output voltage swing of the application
- R<sub>L</sub> = Load resistance

# ISL28114, ISL28214, and ISL28414 SPICE Model

Figure 21 on page 11 shows the SPICE model schematic and Figure 22 on page 12 shows the net list for the SPICE model. The model is a simplified version of the actual device and simulates important AC and DC parameters. AC parameters incorporated into the model are: 1/f and flatband noise, Slew Rate, CMRR, Gain, and Phase. The DC parameters are IOS, total supply current, and output voltage swing. The model uses typical parameters given in the "Electrical Specifications" Table beginning on page 4. The AVOL is adjusted for 90dB with the dominate pole at 125Hz. The CMRR is set 72dB, f = 80kHz. The input stage models the actual device to present an accurate AC representation. The model is configured for ambient temperature of +25°C.

Figures 23 through 30 show the characterization vs simulation results for the Noise Voltage, Closed Loop Gain vs Frequency, Large Signal 5V Step Response, and CMRR and Open-Loop Gain Phase.



### LICENSE STATEMENT

The information in this SPICE model is protected under the United States copyright laws. Intersil Corporation hereby grants users of this macro-model hereto referred to as "Licensee", a nonexclusive, nontransferable license to use this model as long as the Licensee abides by the terms of this agreement. Before using this macro-model, the Licensee should read this license. If the Licensee does not accept these terms, permission to use the model is not granted.

The Licensee may not sell, loan, rent, or license the macro-model, in whole, in part, or in modified form, to anyone outside the Licensee's company. The Licensee may modify the macro-model to suit his/her specific applications, and the Licensee may make copies of this macro-model for use within their company only.

This macro-model is provided "AS IS, WHERE IS, AND WITH NO WARRANTY OF ANY KIND EITHER EXPRESSED OR IMPLIED, INCLUDING, BUT NOT LIMITED TO, ANY IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE."

In no event will Intersil be liable for special, collateral, incidental, or consequential damages in connection with or arising out of the use of this macro-model. Intersil reserves the right to make changes to the product and the macro-model without prior notice.



RENESAS



\*ISL28114 Macromodel - covers following \*products \*ISL28114 \*ISL28214 \*ISL28414 \*Revision History: \*Revision C, LaFontaine October 20th 2011 \*Model for Noise to match measured part, \* quiescent supply currents, \*CMRR 72dB \*fcm=100kHz, AVOL 90dB f=125Hz, SR = \*2.5V/us, GBWP 5MHz, 2nd pole 10Mhz output voltage clamp and short ckt current \*limit. \*Copyright 2011 by Intersil Corporation \*Refer to data sheet "LICENSE \*STATEMENT" Use of this model indicates \*your acceptance with the terms and \*provisions in the License Statement. \*Intended use: \*This Pspice Macromodel is intended to give \*typical DC and AC performance \*characteristics under a wide range of \*external circuit configurations using \*compatible simulation platforms - such as \*iSim PE. \*Device performance features supported by \*this model: \*Typical, room temp., nominal power supply \*voltages used to produce the following \*characteristics: \*Open and closed loop I/O impedances \*Open loop gain and phase \*Closed loop bandwidth and frequency \*response \*Loading effects on closed loop frequency \*response \*Input noise terms including 1/f effects \*Slew rate \*Input and Output Headroom limits to I/O \*voltage swing \*Supply current at nominal specified supply \*voltages \*Device performance features NOT \*supported by this model \*Harmonic distortion effects \*Disable operation (if any) \*Thermal effects and/or over temperature \*parameter variation \*Limited performance variation vs. supply \*voltage is modeled \*Part to part performance variation due to \*normal process parameter spread \*Any performance difference arising from \*different packaging \* source \* Connections: +input -input +Vsupply -Vsupply output .subckt ISL28114 Vin+ Vin- V+ V- VOUT

\* source ISL28114 DS rev2

\*Voltage Noise E En VIN+ EN 28 0 1 D D13 29 28 DN V\_V9 29 0 0.425 R R21 28 0 30 \*Input Stage M M14 3 1 5 5 NCHANNELMOSFET M M15 4 VIN- 6 6 NCHANNELMOSFET M\_M16 11 VIN- 9 9 PMOSISIL M M17 12 1 10 10 PMOSISIL I I1 7 V-- DC 5e-3 I\_I2 V++ 8 DC 5e-3 I\_IOS VIN- 1 DC 25e-12 G G1A V++ 14 4 3 351 G\_G2A V-- 14 11 12 351 V V1 V++ 2 1e-6 V V2 13 V-- 1e-6 R R1 3 2 4.0004 R R2 4 2 4.0004 R R3 5 7 10 R\_R47610 R R59810 R R6 8 10 10 R R7 13 11 4 R\_R8 13 12 4 R RA1 14 V++ 1 R RA2 V-- 14 1 C CinDif VIN- EN 1.02E-12 C\_Cin1 V-- EN 1.26e-12 C\_Cin2 V-- VIN- 1.26e-12 \*1st Gain Stage G\_G1 V++ 16 15 VMID 334.753e-3 G G2 V-- 16 15 VMID 334.753e-3 V\_V3 17 16 .61 V V4 16 18 .61 D D1 15 VMID DX D D2 VMID 15 DX D\_D3 17 V++ DX D D4 V-- 18 DX R R9 15 14 100 R R10 15 VMID 1e9 R R11 16 V++ 1 R\_R12 V-- 16 1 \*2nd Gain Stage G\_G3 V++ VG 16 VMID 24.893e-3 G G4 V-- VG 16 VMID 24.893e-3 V V5 19 VG .604 V\_V6 VG 20 .604 D\_D5 19 V++ DX D D6 V-- 20 DX R\_R13 VG V++ 636.658e3 R\_R14 V-- VG 636.658e3 C C2 VG V++ 2E-09 C\_C3 V-- VG 2E-09 \*Mid supply Ref E\_E4 VMID V-- V++ V-- 0.5 E E2 V++ 0 V+ 0 1 E E3 V-- 0 V- 0 1 I\_ISY V+ V- DC 300e-6 \*Common Mode Gain Stage with Zero G G5 V++ VC VCM VMID 2.5118E-8

G\_G5 V++ VC VCM VMID 2.5118E-8 G\_G6 V-- VC VCM VMID 2.5118E-8 E\_EOS 1 EN VC VMID 1e-3

#### FIGURE 22. SPICE NET LIST

R R15 VC 21 10e3 R\_R16 22 VC 10e3 R R22 EN VCM 5e11 R R23 VCM VIN- 5e11 L\_L1 21 V++ 15.9159e-3 L\_L2 22 V-- 15.9159e-3 \*Pole Stage G G7 V++ 23 VG VMID 6.283e-4 G G8 V-- 23 VG VMID 6.283e-4 R\_R17 23 V++ 1591.596 R R18 V-- 23 1591.596 C C4 23 V++ 10e-12 C\_C5 V-- 23 10e-12 \*Output Stage with Correction Current Sources G G9 26 V-- VOUT 23 0.02 G\_G10 27 V-- 23 VOUT 0.02 G\_G11 VOUT V++ V++ 23 0.02 G G12 V-- VOUT 23 V-- 0.02 V V7 24 VOUT .08 V\_V8 VOUT 25 .08 D\_D7 23 24 DX D D8 25 23 DX D D9 V++ 26 DX D\_D10 V++ 27 DX D D11 V-- 26 DY D D12 V-- 27 DY R R19 VOUT V++ 50 R R20 V-- VOUT 50 .model pmosisil pmos (kp=16e-3 vto=-0.6) .model NCHANNELMOSFET nmos (kp=3e-3 vto=0.6) .model DN D(KF=6.69e-9 AF=1) .MODEL DX D(IS=1E-12 Rs=0.1) .MODEL DY D(IS=1E-15 BV=50 Rs=1) .ends ISL28114







FIGURE 23. CHARACTERIZED INPUT NOISE VOLTAGE



FIGURE 24. SIMULATED INPUT NOISE VOLTAGE



FIGURE 25. CHARACTERIZED CLOSED-LOOP GAIN vs FREQUENCY



FIGURE 27. CHARACTERIZED LARGE SIGNAL TRANSIENT RESPONSE vs R<sub>L</sub>, V<sub>S</sub> =  $\pm 0.9V$ ,  $\pm 2.5V$ 







FIGURE 28. SIMULATED LARGE SIGNAL TRANSIENT RESPONSE vs RL, VS =  $\pm 0.9V$ ,  $\pm 2.5V$ 

## Characterization vs Simulation Results (Continued)



FIGURE 29. SIMULATED (DESIGN) OPEN-LOOP GAIN, PHASE vs FREQUENCY



FIGURE 30. SIMULATED (SPICE) OPEN-LOOP GAIN, PHASE vs FREQUENCY







# **Revision History** The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please visit our website to make sure you have the latest revision.

| DATE             | REVISION  | CHANGE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| December 8, 2016 | FN6800.10 | Updated Related Literature section.<br>Updated third Applications bullet.<br>Updated Ordering Information table on page 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| June 11, 2015    | FN6800.9  | Electrical Spec table, page 5 - Input Noise Voltage Density (eN) added a spec at 10kHz (typica spec).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| October 26, 2012 | FN6800.8  | Added SOT23-8 package on page 1 to description and features.<br>Ordering Information on page 2 - Added ISL28214FHZ parts and Note 5 reference.<br>Added Lead Finish Note to Ordering information for 8 LD SOT-23 parts.<br>Thermal Information on page 4 - Added 8 LD SOT-23 package with Tja and Tjc<br>Added P8.064 POD on page 23.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| April 13, 2012   | FN6800.7  | $ \begin{array}{l} \label{eq:charged_the_low_supply current in "Features" and description on page 1 from 360 \mu A to 390 \mu A Removed ISL28114FEV1Z-T7 Coming Soon parts from "Ordering Information" on page 2. Removed applicable pinout from page 3. On page 4, changed MIN/MAX limits for "V_OS" at 25 °C from -5/5mV to -4/4mV. On page 4, changed MIN/MAX limits for "V_OS" at -40 °C to 125 °C from -6/6mV to -5/5mV. On page 4, changed "TCV_OS" TYP from 2 \mu V/°C to 5 \mu V/°C. On page 4, changed MAX limit for "I_S" MAX at 25 °C from 360 \mu A to 390 \mu A. On page 4, changed MAX limit for "I_S" MAX at -40 °C to 125 °C from 400 \mu A to 475 \mu A. Revised Figure 8 on page 7. Revised Figure 11 on page 8. \\ \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| January 3, 2012  | FN6800.6  | Revised "SPICE SCHEMATIC" on page 11 and "SPICE NET LIST" on page 12.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| May 18, 2011     | FN6800.5  | <ul> <li>On page 3, Pin Descriptions: Circuit 3 diagram, removed anti-parallel diodes from the IN+ to IN terminals.</li> <li>On page 4, Absolute Maximum Ratings: changed Differential Input Voltage from "0.5V" to "V-0.5V to V+ + 0.5V"</li> <li>On page 4, updated CMRR and PSRR parameters in Electrical Specifications table with test condition specifying -40°C to 125°C typical parameter.</li> <li>On page 5, updated Note 8, referenced in MIN and MAX column headings of Electrical Specifications table, from "Parameters with MIN and/or MAX limits are 100% tested at +25°C unless otherwise specified. Temperature limits established by characterization and are not production tested." to new standard "Compliance to datasheet limits is assured by one or mor methods: production test, characterization and/or design."</li> <li>On page 9, under "Input ESD Diode Protection," removed "They also contain back to-back diodes across the input terminals." Removed "Although the amplifier is fully protected, high input slew rates that exceed the amplifier slew rate (±2.5V/µs) may cause output distortion."</li> <li>On page 11 replaced SPICE schematic (Figure 21)</li> <li>On page 12 replaced SPICE Netlist (Figure 22)</li> <li>On page 14 replaced Figure 32</li> </ul> |



**Revision History** The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please visit our website to make sure you have the latest revision. (Continued)

| DATE               | REVISION | CHANGE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|--------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| September 23, 2010 | FN6800.4 | Added new SC70 pinout package extension as follows:<br>Added to Related Literature on page 1 "See AN1547 for "ISL28414TSSOPEVAL1Z Evaluation<br>Board User's Guide".<br>Added to ordering information ISL28114FEV1Z-T7 and ISL28114FEV1Z-T7A and Evaluation<br>boards.<br>Added to Pin Configurations new pinout for ISL28114FEV1Z.<br>Added in Pin Descriptions ISL28114FEV1Z SC70 pin description column.<br>Changed Note 7 on page page 4 from "For $\theta_{JC}$ , the "case temp" location is the center of the<br>exposed metal pad on the package underside." to<br>"For $\theta_{JC}$ , the "case temp" location is taken at the package top center."<br>Added "Related Literature" on page 1.<br>Changed package outline drawing from MDP0038 to P5.064A on page 2 and page 18.<br>MDP0038 package contained 2 packages for both the 5 and 6 Ld SOT-23. MDP0038 was<br>obsoleted and the packages were separated and made into 2 separate package outline<br>drawings; P5.064A and P6.064A. Changes to the 5 Ld SOT-23 were to move dimensions from<br>table onto drawing, add land pattern and add JEDEC reference number.<br>Added Note 5 to "Ordering Information" on page 2. |
| December 16, 2009  | FN6800.3 | Removed "Coming Soon" from MSOP package options in the "Ordering Information" on page 2.<br>Updated the Theta JA for the MSOP package option from 170°C/W to 180°C/W on page 4.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| November 17, 2009  | FN6800.2 | Removed "Coming Soon" from SC70 and SOT-23 package options in the "Ordering Information" on page 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| November 12, 2009  | FN6800.1 | Changed theta Ja to 250 from 300. Added license statement (page 10) and reference in spice model (page 12).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| October 23, 2009   | FN6800.0 | Initial Release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

## **About Intersil**

Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products address some of the largest markets within the industrial and infrastructure, mobile computing, and high-end consumer markets.

For the most updated datasheet, application notes, related documentation, and related parts, please see the respective product information page found at <u>www.intersil.com</u>.

You may report errors or suggestions for improving this datasheet by visiting www.intersil.com/ask.

Reliability reports are also available from our website at www.intersil.com/support.



## Small Outline Transistor Plastic Packages (SC70-5)







BASE METAL







TYPICAL RECOMMENDED LAND PATTERN

### P5.049

**5 LEAD SMALL OUTLINE TRANSISTOR PLASTIC PACKAGE** 

|        | INC            | HES            | MILLIN         |                |             |
|--------|----------------|----------------|----------------|----------------|-------------|
| SYMBOL | MIN            | MAX            | MIN            | MAX            | NOTES       |
| А      | 0.031          | 0.043          | 0.80           | 1.10           | -           |
| A1     | 0.000          | 0.004          | 0.00           | 0.10           | -           |
| A2     | 0.031          | 0.039          | 0.80           | 1.00           | -           |
| b      | 0.006          | 0.012          | 0.15           | 0.30           | -           |
| b1     | 0.006          | 0.010          | 0.15           | 0.25           |             |
| С      | 0.003          | 0.009          | 0.08           | 0.22           | 6           |
| c1     | 0.003          | 0.009          | 0.08           | 0.20           | 6           |
| D      | 0.073          | 0.085          | 1.85           | 2.15           | 3           |
| E      | 0.071          | 0.094          | 1.80           | 2.40           | -           |
| E1     | 0.045          | 0.053          | 1.15           | 1.35           | 3           |
| е      | 0.025          | 0.0256 Ref     |                | 5 Ref          | -           |
| e1     | 0.051          | 0.0512 Ref     |                | ) Ref          | -           |
| L      | 0.010          | 0.018          | 0.26           | 0.46           | 4           |
| L1     | 0.017          | ' Ref.         | 0.420          | ) Ref.         | -           |
| L2     | 0.006          | BSC            | 0.15           | BSC            |             |
| α      | 0 <sup>0</sup> | 8 <sup>0</sup> | 0 <sup>0</sup> | 8 <sup>0</sup> | -           |
| Ν      | Ę              | 5              |                | 5              | 5           |
| R      | 0.004          | -              | 0.10           | -              |             |
| R1     | 0.004          | 0.010          | 0.15           | 0.25           |             |
| 1      |                |                |                | ĺ              | Rev. 3 7/07 |

### NOTES:

1. Dimensioning and tolerances per ASME Y14.5M-1994.

- 2. Package conforms to EIAJ SC70 and JEDEC MO-203AA.
- 3. Dimensions D and E1 are exclusive of mold flash, protrusions, or gate burrs.
- 4. Footlength L measured at reference to gauge plane.
- 5. "N" is the number of terminal positions.
- 6. These Dimensions apply to the flat section of the lead between 0.08mm and 0.15mm from the lead tip.
- 7. Controlling dimension: MILLIMETER. Converted inch dimensions are for reference only.

For the most recent package outline drawing, see P5.049.



## **Package Outline Drawing**

### P5.064A

5 LEAD SMALL OUTLINE TRANSISTOR PLASTIC PACKAGE Rev 0, 2/10



TOP VIEW





TYPICAL RECOMMENDED LAND PATTERN

0-3° 0.08-0.20

END VIEW

SEE DETAIL X



DETAIL "X"

NOTES:

- 1. Dimensions are in millimeters. Dimensions in ( ) for Reference Only.
- 2. Dimensioning and tolerancing conform to ASME Y14.5M-1994.
- 3. Dimension is exclusive of mold flash, protrusions or gate burrs.
- 4. Foot length is measured at reference to guage plane.
- 5. This dimension is measured at Datum "H".
- 6. Package conforms to JEDEC MO-178AA.

### For the most recent package outline drawing, see P5.064A.



# **Package Outline Drawing**

M8.118A

8 LEAD MINI SMALL OUTLINE PLASTIC PACKAGE (MSOP) Rev 0, 9/09 For the most recent package outline drawing, see <u>M8.118A</u>.



TOP VIEW





SIDE VIEW 1





#### NOTES:

- 1. Dimensions are in millimeters.
- 2. Dimensioning and tolerancing conform to JEDEC MO-187-AA and AMSE Y14.5m-1994.
- 3. Plastic or metal protrusions of 0.15mm max per side are not included.
- 4. Plastic interlead protrusions of 0.25mm max per side are not included.
- 5. Dimensions "D" and "E1" are measured at Datum Plane "H".
- 6. This replaces existing drawing # MDP0043 MSOP 8L.



## **Package Outline Drawing**

M8.15E

8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE Rev 0, 08/09



TOP VIEW



1.75 MAX





TYPICAL RECOMMENDED LAND PATTERN

### 0.25 0.25 0.25 0.25 0.25 C SEATING PLANE SEATING PLANE DOLOC 0.63 ±0.23 DETAIL "A"

#### NOTES:

- Dimensions are in millimeters.
   Dimensions in ( ) for Reference Only.
- 2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
- 3. Unless otherwise specified, tolerance : Decimal  $\pm 0.05$
- 4. Dimension does not include interlead flash or protrusions. Interlead flash or protrusions shall not exceed 0.25mm per side.
- 5. The pin #1 identifier may be either a mold or mark feature.
- 6. Reference to JEDEC MS-012.

## For the most recent package outline drawing, see M8.15E.



## **Small Outline Package Family (SO)**

A (N/2)+1 Ν PIN #1 I.D. MARK E1 Е (N/2) 1 в ⊕ 0.010 (CAB е н - c SEATING PLANE 0.004 0.010M C AB b

For the most recent package outline drawing, see MDP0027.





### **MDP0027**

SMALL OUTLINE PACKAGE FAMILY (SO)

|        | INCHES |       |                  |                           |                  |                  |                  |           |       |
|--------|--------|-------|------------------|---------------------------|------------------|------------------|------------------|-----------|-------|
| SYMBOL | SO-8   | SO-14 | SO16<br>(0.150") | SO16 (0.300")<br>(SOL-16) | SO20<br>(SOL-20) | SO24<br>(SOL-24) | SO28<br>(SOL-28) | TOLERANCE | NOTES |
| А      | 0.068  | 0.068 | 0.068            | 0.104                     | 0.104            | 0.104            | 0.104            | MAX       | -     |
| A1     | 0.006  | 0.006 | 0.006            | 0.007                     | 0.007            | 0.007            | 0.007            | ±0.003    | -     |
| A2     | 0.057  | 0.057 | 0.057            | 0.092                     | 0.092            | 0.092            | 0.092            | ±0.002    | -     |
| b      | 0.017  | 0.017 | 0.017            | 0.017                     | 0.017            | 0.017            | 0.017            | ±0.003    | -     |
| С      | 0.009  | 0.009 | 0.009            | 0.011                     | 0.011            | 0.011            | 0.011            | ±0.001    | -     |
| D      | 0.193  | 0.341 | 0.390            | 0.406                     | 0.504            | 0.606            | 0.704            | ±0.004    | 1, 3  |
| Е      | 0.236  | 0.236 | 0.236            | 0.406                     | 0.406            | 0.406            | 0.406            | ±0.008    | -     |
| E1     | 0.154  | 0.154 | 0.154            | 0.295                     | 0.295            | 0.295            | 0.295            | ±0.004    | 2, 3  |
| е      | 0.050  | 0.050 | 0.050            | 0.050                     | 0.050            | 0.050            | 0.050            | Basic     | -     |
| L      | 0.025  | 0.025 | 0.025            | 0.030                     | 0.030            | 0.030            | 0.030            | ±0.009    | -     |
| L1     | 0.041  | 0.041 | 0.041            | 0.056                     | 0.056            | 0.056            | 0.056            | Basic     | -     |
| h      | 0.013  | 0.013 | 0.013            | 0.020                     | 0.020            | 0.020            | 0.020            | Reference | -     |
| Ν      | 8      | 14    | 16               | 16                        | 20               | 24               | 28               | Reference | -     |

NOTES:

1. Plastic or metal protrusions of 0.006" maximum per side are not included.

2. Plastic interlead protrusions of 0.010" maximum per side are not included.

3. Dimensions "D" and "E1" are measured at Datum Plane "H".

4. Dimensioning and tolerancing per ASME Y14.5M-1994



## Thin Shrink Small Outline Package Family (TSSOP)









### MDP0044

THIN SHRINK SMALL OUTLINE PACKAGE FAMILY

|        |       | MIL   |       |       |       |             |
|--------|-------|-------|-------|-------|-------|-------------|
| SYMBOL | 14 LD | 16 LD | 20 LD | 24 LD | 28 LD | TOLERANCE   |
| A      | 1.20  | 1.20  | 1.20  | 1.20  | 1.20  | Max         |
| A1     | 0.10  | 0.10  | 0.10  | 0.10  | 0.10  | ±0.05       |
| A2     | 0.90  | 0.90  | 0.90  | 0.90  | 0.90  | ±0.05       |
| b      | 0.25  | 0.25  | 0.25  | 0.25  | 0.25  | +0.05/-0.06 |
| с      | 0.15  | 0.15  | 0.15  | 0.15  | 0.15  | +0.05/-0.06 |
| D      | 5.00  | 5.00  | 6.50  | 7.80  | 9.70  | ±0.10       |
| E      | 6.40  | 6.40  | 6.40  | 6.40  | 6.40  | Basic       |
| E1     | 4.40  | 4.40  | 4.40  | 4.40  | 4.40  | ±0.10       |
| е      | 0.65  | 0.65  | 0.65  | 0.65  | 0.65  | Basic       |
| L      | 0.60  | 0.60  | 0.60  | 0.60  | 0.60  | ±0.15       |
| L1     | 1.00  | 1.00  | 1.00  | 1.00  | 1.00  | Reference   |
|        |       | ·     | ·     | ·     | ·     | Rev. F 2/07 |

NOTES:

 Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusions or gate burrs shall not exceed 0.15mm per side.

2. Dimension "E1" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm per side.

3. Dimensions "D" and "E1" are measured at dAtum Plane H.

4. Dimensioning and tolerancing per ASME Y14.5M-1994.

For the most recent package outline drawing, see MDP0044.

## **Small Outline Transistor Plastic Packages (SOT23-8)**











### P8.064

8 LEAD SMALL OUTLINE TRANSISTOR PLASTIC PACKAGE

|        | INCHES         |                | MILLIMETERS    |                |             |
|--------|----------------|----------------|----------------|----------------|-------------|
| SYMBOL | MIN            | MAX            | MIN            | MAX            | NOTES       |
| А      | 0.036          | 0.057          | 0.90           | 1.45           | -           |
| A1     | 0.000          | 0.0059         | 0.00           | 0.15           | -           |
| A2     | 0.036          | 0.051          | 0.90           | 1.30           | -           |
| b      | 0.009          | 0.015          | 0.22           | 0.38           | -           |
| b1     | 0.009          | 0.013          | 0.22           | 0.33           |             |
| С      | 0.003          | 0.009          | 0.08           | 0.22           | 6           |
| c1     | 0.003          | 0.008          | 0.08           | 0.20           | 6           |
| D      | 0.111          | 0.118          | 2.80           | 3.00           | 3           |
| E      | 0.103          | 0.118          | 2.60           | 3.00           | -           |
| E1     | 0.060          | 0.067          | 1.50           | 1.70           | 3           |
| е      | 0.0256 Ref     |                | 0.65 Ref       |                | -           |
| e1     | 0.0768 Ref     |                | 1.95 Ref       |                | -           |
| L      | 0.014          | 0.022          | 0.35           | 0.55           | 4           |
| L1     | 0.024 Ref.     |                | 0.60 Ref.      |                |             |
| L2     | 0.010 Ref.     |                | 0.25 Ref.      |                |             |
| Ν      | 8              |                | 8              |                | 5           |
| R      | 0.004          | -              | 0.10           | -              |             |
| R1     | 0.004          | 0.010          | 0.10           | 0.25           |             |
| α      | 0 <sup>0</sup> | 8 <sup>0</sup> | 0 <sup>0</sup> | 8 <sup>0</sup> | -           |
| 1      |                |                |                | 1              | Rev. 2 9/03 |

### NOTES:

1. Dimensioning and tolerance per ASME Y14.5M-1994.

- 2. Package conforms to EIAJ SC-74 and JEDEC MO178BA.
- 3. Dimensions D and E1 are exclusive of mold flash, protrusions, or gate burrs.
- 4. Footlength L measured at reference to gauge plane.
- 5. "N" is the number of terminal positions.
- 6. These Dimensions apply to the flat section of the lead between 0.08mm and 0.15mm from the lead tip.
- 7. Controlling dimension: MILLIMETER. Converted inch dimensions are for reference only

For the most recent package outline drawing, see P8.064.

© Copyright Intersil Americas LLC 2009-2016. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners.

For additional products, see www.intersil.com/en/products.html

Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at <a href="http://www.intersil.com/en/support/qualandreliability.html">www.intersil.com/en/support/qualandreliability.html</a>

Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com



## **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Operational Amplifiers - Op Amps category:

Click to view products by Renesas manufacturer:

Other Similar products are found below :

 OPA2991IDSGR
 OPA607IDCKT
 007614D
 633773R
 635798C
 635801A
 702115D
 709228FB
 741528D
 NCV33072ADR2G

 SC2903VDR2G
 LM258AYDT
 LM358SNG
 430227FB
 430228DB
 460932C
 AZV831KTR-G1
 409256CB
 430232AB
 LM2904DR2GH

 LM358YDT
 LT1678IS8
 042225DB
 058184EB
 070530X
 714228XB
 714846BB
 873836HB
 MIC918YC5-TR
 TS912BIYDT

 NCS2004MUTAG
 NCV33202DMR2G
 M38510/13101BPA
 NTE925
 SC2904DR2G
 SC358DR2G
 LM358EDR2G
 AP4310AUMTR-AG1

 HA1630D02MMEL-E
 NJM358CG-TE2
 HA1630S01LPEL-E
 LM324AWPT
 HA1630Q06TELL-E
 NJM4558CG-TE2
 AZV358MMTR-G1

 SCY33178DR2G
 NCS4325DR2G
 LM7301SN1T1G
 NJU77806F3-TE1
 NCV833DR2G
 NIM4558CG-TE2
 AZV358MMTR-G1