The ISL28191 and ISL28291 are tiny single and dual ultra-low noise, ultra-low distortion operational amplifiers. They are fully specified to operate down to +3 V single supply. These amplifiers have outputs that swing rail-to-rail and an input common mode voltage that extends to ground (ground sensing).
The ISL28191 and ISL28291 are unity gain stable with an input referred voltage noise of $1.7 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$. Both parts feature $0.00018 \%$ THD+N at 1 kHz .

The ISL28191 is available in the space-saving 6 Ld UTDFN ( $1.6 \mathrm{~mm} \times 1.6 \mathrm{~mm}$ ) and 6 Ld SOT-23 packages. The ISL28291 is available in the 8 Ld SOIC, $10 \mathrm{Ld} 1.8 \mathrm{~mm} \times 1.4 \mathrm{~mm}$ UTQFN and 10 Ld MSOP packages. All devices are guaranteed over $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.

## Ordering Information

| PART NUMBER <br> (Note 5) | PART <br> MARKING | PACKAGE <br> (Pb-free) | PKG. <br> DWG. \# |
| :--- | :--- | :--- | :--- |
| ISL28191FHZ-T7 (Notes 1, 2) | GABJ <br> (Note 4) | 6 Ld SOT-23 | P6.064A |
| ISL28191FRUZ-T7 (Notes 1, 3) | M8 | 6 Ld UTDFN | L6.1.6x1.6A |
| ISL28291FUZ (Note 2) | $8291 Z$ | 10 Ld MSOP | M10.118A |
| ISL28291FUZ-T7 (Notes 1, 2) | $8291 Z$ | 10 Ld MSOP | M10.118A |
| ISL28291FBZ (Note 2) | 28291 FBZ | 8 Ld SOIC | M8.15E |
| ISL28291FBZ-T7 (Notes 1, 2) | 28291 FBZ | 8 Ld SOIC | M8.15E |
| ISL28291FRUZ-T7 (Notes 1, 3) | F | 10 Ld UTQFN | L10.1.8x1.4A |
| ISL28191EVAL1Z | Evaluation Board |  |  |
| ISL28291EVAL1Z | Evaluation Board |  |  |

## NOTES:

1. Please refer to TB347 for details on reel specifications.
2. These Intersil Pb -free plastic packaged products employ special Pb free material sets, molding compounds/die attach materials, and $100 \%$ matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb free requirements of IPC/JEDEC J STD-020.
3. These Intersil Pb -free plastic packaged products employ special Pb free material sets; molding compounds/die attach materials and NiPdAu plate-e4 termination finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations. Intersil Pb -free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb -free requirements of IPC/JEDEC J STD-020.
4. The part marking is located on the bottom of the part.
5. For Moisture Sensitivity Level (MSL), please see device information page for ISL28191, ISL28291. For more information on MSL please see techbrief TB363.

## Features

- $1.7 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ input voltage noise at 1 kHz
- 1 kHz THD+N typical $0.00018 \%$ at $2 \mathrm{~V}_{\mathrm{P}-\mathrm{P}} \mathrm{V}_{\text {OUT }}$
- Harmonic Distortion $-76 \mathrm{dBc},-70 \mathrm{dBc}, \mathrm{f}_{\mathrm{o}}=1 \mathrm{MHz}$
- 61MHz -3dB bandwidth
- $630 \mu \mathrm{~V}$ maximum offset voltage
- $3 \mu \mathrm{~A}$ input bias current
- 100dB typical CMRR
- 3 V to 5.5 V single supply voltage range
- Rail-to-rail output
- Ground Sensing
- Enable pin (not available in the 8 Ld SOIC package option)
- Pb-free (RoHS compliant)


## Applications

- Low noise signal processing
- Low noise microphones/preamplifiers
- ADC buffers
- DAC output amplifiers
- Digital scales
- Strain gauges/sensor amplifiers
- Radio systems
- Portable equipment
- Infrared detectors


## Related Literature

- AN1343: ISL2829xEVAL1Z, ISL5529xEVAL1Z Evaluation Board User's Guide


## Pin Configurations





## Pin Descriptions

| $\begin{aligned} & \text { ISL28191 } \\ & \text { (6 Ld SOT-23) } \end{aligned}$ | ISL28191 <br> ( 6 Ld UTDFN) | ISL28291 <br> (8 Ld SOIC) | $\begin{gathered} \text { ISL28291 } \\ \text { (10 Ld MSOP) } \end{gathered}$ | $\begin{gathered} \text { ISL28291 } \\ \text { (10 Ld UTQFN) } \end{gathered}$ | PIN NAME | FUNCTION | EQUIVALENT CIRCUIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 4 | 2 | $\begin{aligned} & 2(A) \\ & 6(B) \end{aligned}$ | $\begin{aligned} & 2(A) \\ & 8 \text { (B) } \end{aligned}$ | $\begin{aligned} & 1 \text { (A) } \\ & 7 \text { (B) } \end{aligned}$ | $\begin{aligned} & \text { IN- } \\ & \text { IN-_A } \\ & \text { IN-_B } \end{aligned}$ | Inverting input |  |
| 3 | 3 | $\begin{aligned} & 3(A) \\ & 5(B) \end{aligned}$ | $\begin{aligned} & 3(A) \\ & 7 \text { (B) } \end{aligned}$ | $\begin{aligned} & 2(A) \\ & 6(B) \end{aligned}$ | $\begin{gathered} \text { IN+ } \\ \text { IN+_B } \\ \text { IN+_B } \end{gathered}$ | Non-inverting input | (See circuit 1) |
| 2 | 4 | 4 | 4 | 3 | V- | Negative supply |  |
| 1 | 1 | $\begin{aligned} & 1 \text { (A) } \\ & 7 \text { (B) } \end{aligned}$ | $\begin{aligned} & 1 \text { (A) } \\ & 9 \text { (B) } \end{aligned}$ | $\begin{aligned} & 10(A) \\ & 8(B) \end{aligned}$ | $\begin{aligned} & \text { OUT } \\ & \text { OUT_A } \\ & \text { OUT_B } \end{aligned}$ | Output |  |
| 6 | 6 | 8 | 10 | 9 | V+ | Positive supply |  |
| 5 | 5 | N/A | $\begin{aligned} & 5(A) \\ & 6(B) \end{aligned}$ | $\begin{aligned} & 4(A) \\ & 5(B) \end{aligned}$ | $\begin{gathered} \overline{\mathrm{EN}} \\ \overline{\mathrm{EN}} \text { _A } \\ \overline{\mathrm{EN}} \text { _B } \end{gathered}$ | Enable BAR pin internal pull-down; Logic "1" selects the disabled state; Logic " 0 " selects the enabled state. | Circuit 3 |


| Absolute Maximum Ratings ( $\mathrm{T}_{\mathbf{A}}=+25^{\circ} \mathrm{C}$ ) |  |
| :---: | :---: |
| Supply Voltage | 5.5V |
| Supply Turn On Voltage Slew Rate | 1V/us |
| Differential Input Current | 5mA |
| Differential Input Voltage | .0.5V |
| Input Voltage. | $\mathrm{V}-\mathrm{-} 0.5 \mathrm{~V}$ to $\mathrm{V}++0.5 \mathrm{~V}$ |
| ESD Tolerance |  |
| Human Body Model | . 3kV |
| Machine Model . | 300 V |
| Charged Device Model (CDM) | 1200V |

## Thermal Information

| Thermal Resistance (Typical) | $\theta_{\mathrm{JA}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ | $\theta_{\mathrm{Jc}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ |
| :---: | :---: | :---: |
| 6 Ld SOT-23 Package (Notes 6, 9) $\ldots \ldots$. | 170 | 105 |
| 6 Ld UTDFN Package (Notes 7, 8) $\ldots \ldots$. | 125 | 80 |
| 8 Ld SOIC Package (Notes 6, 9) $\ldots \ldots .$. | 110 | 82 |
| 10 Ld MSOP Package (Notes 6, 9)....... | 175 | 90 |
| 10 Ld UTQFN Package (Notes 6, 9) $\ldots \ldots$. | 190 | 140 |

Storage Temperature Range. . . . . . . . . . . . . . . . . . . . . . . . $65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Pb-Free Reflow Profile . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . see link below http://www.intersil.com/pbfree/Pb-FreeReflow.asp

## Operating Conditions

Ambient Operating Temperature Range . . . . . . . . . . . . . . $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Maximum Operating Junction Temperature ..................... $+125^{\circ} \mathrm{C}$
Supply Voltage 3 V to 5.5 V

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

NOTE:
6. $\theta_{\mathrm{JA}}$ is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
7. $\theta_{\mathrm{JA}}$ is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379.
8. For $\theta_{\mathrm{Jc}}$, the "case temp" location is the center of the exposed metal pad on the package underside.
9. For $\theta_{\mathrm{JC}}$, the "case temp" location is taken at the package top center.

Electrical Specifications $V+=5.0 \mathrm{~V}, \mathrm{~V}=\mathrm{GND}, \mathrm{R}_{\mathrm{L}}=0$ pen, $\mathrm{R}_{\mathrm{F}}=1 \mathrm{k} \Omega, \mathrm{A}_{\mathrm{V}}=-1$ unless otherwise specified. Parameters are per amplifier. Typical values are at $\mathrm{V}+=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.


Electrical Specifications $\mathrm{V}+=5.0 \mathrm{~V}, \mathrm{~V}-=G N D, R_{L}=O$ pen, $R_{F}=1 \mathrm{k} \Omega, A_{V}=-1$ unless otherwise specified. Parameters are per amplifier. Typical values are at $\mathrm{V}+=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. (Continued)


## NOTE:

10. Compliance to datasheet limits is assured by one or more methods: production test, characterization and/or design.

## Typical Performance Curves



FIGURE 1. GAIN vs FREQUENCY FOR VARIOUS R LOAD


FIGURE 3. -3dB BANDWIDTH vs $\mathrm{V}_{\text {OUT }}$


FIGURE 5. INPUT IMPEDANCE vs FREQUENCY


FIGURE 2. GAIN vs FREQUENCY FOR VARIOUS CLIOAD


FIGURE 4. FREQUENCY RESPONSE vs CLOSED LOOP GAIN


FIGURE 6. DISABLED OUTPUT IMPEDANCE vs FREQUENCY

## Typical Performance Curves ${ }_{(\text {contunuad) }}$



FIGURE 7. ENABLED OUTPUT IMPEDANCE vs FREQUENCY


FIGURE 9. PSRR vs FREQUENCY


FIGURE 11. CHANNEL TO CHANNEL CROSSTALK vs FREQUENCY


FIGURE 8. CMRR vs FREQUENCY


FIGURE 10. OFF ISOLATION vs FREQUENCY


FIGURE 12. THD+N vs FREQUENCY

## Typical Performance Curves (contruad)



FIGURE 13. THD+N @ 1kHz vs V


FIGURE 15. INPUT REFERRED NOISE CURRENT vs FREQUENCY


FIGURE 17. SMALL SIGNAL STEP RESPONSE


FIGURE 14. INPUT REFERRED NOISE VOLTAGE vs FREQUENCY


FIGURE 16. ENABLE/DISABLE TIMING


FIGURE 18. LARGE SIGNAL (1V) STEP RESPONSE

## Typical Performance Curves (contruad)



FIGURE 19. LARGE SIGNAL (4.7V) STEP RESPONSE


FIGURE 21. $\mathrm{V}_{\mathbf{O S}}$ vs TEMPERATURE, $\mathrm{V}_{\mathrm{S}}=\mathbf{\pm 2 . 5 \mathrm { V }}$


FIGURE 23. $\mathrm{I}_{\text {BIAS- }}$ vs TEMPERATURE, $\mathrm{V}_{\mathbf{S}}=\mathbf{\pm 2 . 5 \mathrm { V }}$


FIGURE 20. SUPPLY CURRENT vs TEMPERATURE,
$\mathrm{V}_{\mathrm{S}}= \pm 2.5 \mathrm{~V}$ ENABLED, $\mathrm{R}_{\mathrm{L}}=$ INF


FIGURE 22. $I_{\text {BIAS }+} v s$ TEMPERATURE, $V_{S}= \pm \mathbf{2 . 5 V}$


FIGURE 24. $I_{10}$ vs TEMPERATURE, $V_{S}= \pm 2.5 \mathrm{~V}$

## Typical Performance Curves (continuad) $^{\text {a }}$



FIGURE 25. CMRR vs TEMPERATURE, $\mathrm{VCM}=3.8 \mathrm{~V}$,
$V_{S}= \pm \mathbf{2 . 5 V}$


FIGURE 27. POSITIVE $V_{\text {OUT }}$ vs TEMPERATURE, $R_{L}=1 k V_{S}= \pm 2.5 \mathrm{~V}$


FIGURE 26. PSRR vs TEMPERATURE $\pm 1.5 \mathrm{~V} T 0 \pm 2.5 \mathrm{~V}$


FIGURE 28. NEGATIVE $V_{\text {OUT }}$ vs TEMPERATURE, $R_{L}=1 k$ $\mathbf{V}_{\mathbf{S}}=\mathbf{\pm 2 . 5 \mathrm { V }}$


FIGURE 29. INPUT COMMON MODE VOLTAGE vs TEMPERATURE

## Applications Information

## Product Description

The ISL28191 and ISL28291 are voltage feedback operational amplifiers designed for communication and imaging applications requiring low distortion, very low voltage and current noise. Both parts feature high bandwidth while drawing moderately low supply current. They use a classical voltage-feedback topology, which allows them to be used in a variety of applications where current-feedback amplifiers are not appropriate because of restrictions placed upon the feedback element used with the amplifier.

## Enable/Power-Down

The ISL28191 and ISL28291 amplifiers are disabled by applying a voltage greater than 2 V to the $\overline{\mathrm{EN}}$ pin, with respect to the V - pin. In this condition, the output(s) will be in a high impedance state and the amplifier(s) current will be reduced to $13 \mu \mathrm{~A} / \mathrm{Amp}$. By disabling the part, multiple parts can be connected together as a MUX. The outputs are tied together in parallel and a channel can be selected by the $\overline{\mathrm{EN}}$ pin. The $\overline{\mathrm{EN}}$ pin also has an internal pull-down. If left open, the $\overline{\mathrm{EN}}$ pin will pull to the negative rail and the device will be enabled by default.

## Input Protection

All input terminals have internal ESD protection diodes to both positive and negative supply rails, limiting the input voltage to within one diode beyond the supply rails. Both parts have additional back-to-back diodes across the input terminals (as shown in Figure 30). In pulse applications where the input Slew Rate exceeds the Slew Rate of the amplifier, the possibility exists for the input protection diodes to become forward biased. This can cause excessive input current and distortion at the outputs. If overdriving the inputs is necessary, the external input current must never exceed 5mA. An external series resistor may be used to limit the current, as shown in Figure 30.


FIGURE 30. LIMITING THE INPUT CURRENT TO LESS THAN 5mA

## Using Only One Channel

The ISL28291 is a dual channel op amp. If the application only requires one channel when using the ISL28291, the user must configure the unused channel to prevent it from oscillating. Oscillation can occur if the input and output pins are floating. This will result in higher than expected supply currents and possible noise injection into the channel being used. The proper way to prevent this oscillation is to short the output to the negative input and ground the positive input (as shown in Figure 31).


FIGURE 31. PREVENTING OSCILLATIONS IN UNUSED CHANNELS

## Power Supply Bypassing and Printed Circuit Board Layout

As with any high frequency device, good printed circuit board layout is necessary for optimum performance. Low impedance ground plane construction is essential. Surface mount components are recommended, but if leaded components are used, lead lengths should be as short as possible. The power supply pins must be well bypassed to reduce the risk of oscillation. The combination of a $4.7 \mu \mathrm{~F}$ tantalum capacitor in parallel with a $0.01 \mu \mathrm{~F}$ capacitor has been shown to work well when placed at each supply pin.
For good AC performance, parasitic capacitance should be kept to a minimum, especially at the inverting input. When ground plane construction is used, it should be removed from the area near the inverting input to minimize any stray capacitance at that node. Carbon or Metal-Film resistors are acceptable with the Metal-Film resistors giving slightly less peaking and bandwidth because of additional series inductance. Use of sockets, particularly for the SOIC package, should be avoided if possible. Sockets add parasitic inductance and capacitance, which will result in additional peaking and overshoot.

## Current Limiting

The ISL28191 and ISL28291 have no internal current-limiting circuitry. If the output is shorted, it is possible to exceed the Absolute Maximum Rating for output current or power dissipation, potentially resulting in the destruction of the device. This is why the output short circuit current is specified and tested with $R_{L}=10 \Omega$.

## Power Dissipation

It is possible to exceed the $+125^{\circ} \mathrm{C}$ maximum junction temperatures under certain load and power-supply conditions. It is therefore important to calculate the maximum junction temperature ( $\mathrm{T}_{\mathrm{JMAX}}$ ) for all applications to determine if power supply voltages, load conditions, or package type need to be modified to remain in the safe operating area. These parameters are related in Equation 1:
$T_{\text {JMAX }}=T_{\text {MAX }}+\left(\theta_{J A} \times P D_{\text {MAXTOTAL }}\right)$
where:

- PDMAXTOTAL is the sum of the maximum power dissipation of each amplifier in the package ( $\mathrm{PD}_{\mathrm{MAX}}$ )
- $\mathrm{PD}_{\mathrm{MAX}}$ for each amplifier can be calculated in Equation 2:
$P D_{\text {MAX }}=2^{*} V_{S} \times I_{\text {SMAX }}+\left(V_{S}-V_{\text {OUTMAX }}\right) \times \frac{V_{\text {OUTMAX }}}{R_{L}}$
where:
- $\mathrm{T}_{\text {MAX }}=$ Maximum ambient temperature
- $\theta_{\mathrm{JA}}=$ Thermal resistance of the package
- PD $_{\text {MAX }}=$ Maximum power dissipation of 1 amplifier
- $\mathrm{V}_{\mathrm{S}}=$ Supply voltage
- $I_{\text {MAX }}=$ Maximum supply current of 1 amplifier
- $\mathrm{V}_{\text {OUTMAX }}=$ Maximum output voltage swing of the application
- $\mathrm{R}_{\mathrm{L}}=$ Load resistance


## Revision History

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest revision.

| DATE | REVISION | CHANGE |
| :---: | :---: | :--- |
| July 22, 2014 | FN6156.10 | Updated location of note references. <br> Updated Theta JA in the "Thermal Information" table on page 4 and added Theta JC to table. |
| January 18, 2012 | FN6156.9 | Page 1-Ordering Information Update: <br> Added Eval Board ISL28191EVAL1Z <br> Changed micro TDFN and TQFN to Ultra matching POD Description <br> Added SOT-23 Note <br> Page 10-Typical Performance Curves: <br> Added Figure 29 - INPUT COMMON MODE VOLTAGE vs TEMPERATURE |

## About Intersil

Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products address some of the largest markets within the industrial and infrastructure, mobile computing and high-end consumer markets.
For the most updated datasheet, application notes, related documentation and related parts, please see the respective product information page found at www.intersil.com.
You may report errors or suggestions for improving this datasheet by visiting www.intersil.com/ask.
Reliability reports are also available from our website at www.intersil.com/support
© Copyright Intersil Americas LLC 2006-2013. All Rights Reserved.
All trademarks and registered trademarks are the property of their respective owners.

For additional products, see www.intersil.com/en/products.html
Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted
in the quality certifications found at www.intersil.com/en/support/qualandreliability.html
Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

## Package Outline Drawing

## P6.064A

6 LEAD SMALL OUTLINE TRANSISTOR PLASTIC PACKAGE Rev 0, 2/10


TYPICAL RECOMMENDED LAND PATTERN

## Ultra Thin Dual Flat No-Lead Plastic Package (UTDFN)



BOTTOM VIEW


DETAIL A


LAND PATTERN 6

L6.1.6x1.6A
6 LEAD ULTRA THIN DUAL FLAT NO-LEAD PLASTIC PACKAGE

| SYMBOL | MILLIMETERS |  |  | NOTES |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | NOMINAL | MAX |  |  |  |
| A | 0.45 | 0.50 | 0.55 | - |  |  |
| A1 | - | - | 0.05 | - |  |  |
| A3 | 0.127 REF |  |  | - |  |  |
| b | 0.15 | 0.20 | 0.25 | - |  |  |
| D | 1.55 | 1.60 | 1.65 | 4 |  |  |
| D2 | 0.40 | 0.45 | 0.50 | - |  |  |
| E | 1.55 | 1.60 | 1.65 | 4 |  |  |
| E2 | 0.95 | 1.00 | 1.05 | - |  |  |
| e | 0.50 BSC |  |  |  |  | - |
| L | 0.25 | 0.30 | 0.35 | - |  |  |

Rev. 1 6/06
NOTES:

1. Dimensions are in mm. Angles in degrees.
2. Coplanarity applies to the exposed pad as well as the terminals. Coplanarity shall not exceed 0.08 mm .
3. Warpage shall not exceed 0.10 mm .
4. Package length/package width are considered as special characteristics.
5. JEDEC Reference MO-229.
6. For additional information, to assist with the PCB Land Pattern Design effort, see Intersil Technical Brief TB389.

## Package Outline Drawing

## M8.15E

8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE Rev 0, 08/09


TYPICAL RECOMMENDED LAND PATTERN

## Package Outline Drawing

## L10.1.8x1.4A

10 LEAD ULTRA THIN QUAD FLAT NO-LEAD PLASTIC PACKAGE
Rev 6, $8 / 13$


NOTES:

1. Dimensions are in millimeters.

Dimensions in ( ) for Reference Only.
2. Dimensioning and tolerancing conform to ASME Y14.5m-1994.
3. Unless otherwise specified, tolerance : Decimal $\pm 0.05$
4. Lead width dimension applies to the metallized terminal and is measured between 0.15 mm and 0.30 mm from the terminal tip.
5. JEDEC reference MO-255.

The configuration of the pin \#1 identifier is optional, but must be located within the zone indicated. The pin \#1 identifier may be either a mold or mark feature.

## Package Outline Drawing

M10.118A (JEDEC MO-187-BA)
10 LEAD MINI SMALL OUTLINE PLASTIC PACKAGE (MSOP) Rev 0, 9/09


NOTES:

1. Dimensions are in millimeters.
2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
3. Plastic or metal protrusions of $\mathbf{0 . 1 5 \mathrm { mm }}$ max per side are not included.
4. Plastic interlead protrusions of 0.25 mm max per side are not included.
5. Dimensions "D" and "E1" are measured at Datum Plane "H".
6. This replaces existing drawing \# MDP0043 MSOP10L.

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Operational Amplifiers - Op Amps category:
Click to view products by Renesas manufacturer:

Other Similar products are found below :
NCV33072ADR2G LM258AYDT LM358SNG 430227FB UPC824G2-A LT1678IS8 042225DB 058184EB UPC822G2-A UPC259G2-A UPC258G2-A NCV33202DMR2G NTE925 AZV358MTR-G1 AP4310AUMTR-AG1 HA1630D02MMEL-E HA1630S01LPEL-E SCY33178DR2G NJU77806F3-TE1 NCV5652MUTWG NCV20034DR2G LM324EDR2G LM2902EDR2G NTE7155 NTE778S NTE871 NTE924 NTE937 MCP6V17T-E/MNY MCP6V19-E/ST MXD8011HF MCP6V16UT-E/OT MCP6V17T-E/MS MCP6V19T-E/ST SCY6358ADR2G ADA4523-1BCPZ LTC2065HUD\#PBF ADA4523-1BCPZ-RL7 2SD965T-R RS6332PXK BDM8551 BDM321 MD1324 COS8052SR COS8552SR COS8554SR COS2177SR COS2353SR COS724TR LM2902M/TR

