The ISL3034E is a 6-channel bidirectional, auto-direction sensing, level translator that provides the required level shifting in multi-voltage systems at data transfer rates up to 100 Mbps . The auto-direction sensing feature makes the ISL3034E ideally suited for generic six channel level translation especially if bit-by-bit direction control is desired. The $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{L}}$ supply voltages set the logic levels on either side of the device. Logic signals on the IC's $V_{L}$ side appear as higher voltage logic signals on the IC's $\mathrm{V}_{\mathrm{CC}}$ side. Logic signals on the IC's $V_{C C}$ side appear as higher voltage logic signals on the IC's $V_{L}$ side.
The ISL3034E operates at full speed with external input drivers that source as little as 4 mA output current. Each $\mathrm{I} / 0$ channel is pulled up to $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{L}}$ by an internal $30 \mu \mathrm{~A}$ current source, allowing the ISL3034E to be driven by either push-pull or open-drain drivers.

Drive the ISL3034E's enable (EN) input low to place the IC into a low-power shutdown mode with all I/O lines tri-stated. The device features an automatic shutdown mode that places the part in the same shutdown state when $\mathrm{V}_{\mathrm{CC}}$ is less than $\mathrm{V}_{\mathrm{L}}$.

The ISL3034E operates with $\mathrm{V}_{\mathrm{CC}}$ voltages from +2.2 V to +3.6 V and $\mathrm{V}_{\mathrm{L}}$ voltages from +1.35 V to +3.2 V , making it ideal for data transfer between low-voltage microcontrollers or ASICs and higher voltage components.

## Related Literature

For a full list of related documents, visit our website:

- ISL3034E device page


## Features

- Best-In-Class ESD protection: $\pm 15 k V$ IEC61000-4-2 ESD protection on all input, output, and I/O lines
- 100Mbps ensured data rate
- Six bidirectional channels
- Auto-direction sensing eliminates direction control logic pins
- Enable input for logic control of low power SHDN Mode
- Compatible with 4 mA input drivers or larger
- +1.35V $\leq \mathrm{V}_{\mathrm{L}} \leq+3.2 \mathrm{~V}$ and $+2.2 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq+3.6 \mathrm{~V}$ supply voltage range
- Pb-Free (RoHS compliant)
- 16Ld $\mu$ TQFN ( 2.6 mmx 1.8 mm ) and 16 Ld TQFN (3mmx3mm) packages


## Applications

- Simplifies the interface between two logic ICs operating at different supply voltages


FIGURE 1. TYPICAL OPERATING CIRCUIT

TABLE 1. SUMMARY OF FEATURES

| PART NUMBER | DATA RATE (Mbps) | NUMBER OF CHANNELS | EN PIN? | I/OV ${ }_{\text {L }}$ SHDN STATE | I/OV ${ }_{\text {cc }}$ SHDN STATE |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ISL3034E | 100 | 6 | YES | 16.5k to $\mathrm{V}_{\mathrm{L}}$ | $16.5 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{CC}}$ |

## Ordering Information

| PART NUMBER (Note 4) | PART MARKING | TEMP. RANGE $\left({ }^{\circ} \mathrm{C}\right)$ | TAPE AND REEL (UNITS) (Note 3) | PACKAGE <br> (RoHS Compliant) | PKG. DWG. \# |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ISL3034EIRTZ (Note 1) | 34TZ | -40 to +85 | - | 16 Ld TQFN | L16.3x3A |
| ISL3034EIRTZ-T (Note 1) | 34TZ | -40 to +85 | 6k | 16 Ld TQFN | L16.3x3A |
| ISL3034EIRUZ-T (Note 2) | GAE | -40 to +85 | 3k | 16 Ld UTQFN | L16.2.6x1.8A |

NOTES:

1. These Pb -free plastic packaged products employ special Pb -free material sets, molding compounds/die attach materials, and $100 \%$ matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations). Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
2. These Pb-free plastic packaged products employ special Pb-free material sets; molding compounds/die attach materials and NiPdAu plate - e4 termination finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations. Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
3. Refer to TB347 for details about reel specifications.
4. For Moisture Sensitivity Level (MSL), see the ISL3034E product information page. For more information about MSL, see TB363.

## Pin Configuration



## Pin Descriptions

| NAME | FUNCTION |
| :---: | :--- |
| $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{V}_{\mathrm{CC}}$ power supply, +2.2V to +3.6V. Decouple $\mathrm{V}_{\mathrm{CC}}$ to ground with a $0.1 \mu \mathrm{~F}$ capacitor. |
| $\mathrm{V}_{\mathrm{L}}$ | $\mathrm{V}_{\mathrm{L}}$ logic supply, +1.35 V to +3.2 V . Decouple $\mathrm{V}_{\mathrm{L}}$ to ground with a $0.1 \mu \mathrm{~F}$ capacitor. |
| GND | Ground Pin |
| EN | $\pm 15 \mathrm{kV}$ IEC61000 ESD Protected Enable Input. Logic " 0 " puts the device in shutdown. Logic " 1 " enables the device. |
| $\mathrm{I} / \mathrm{OV}_{\mathrm{CC}} \mathrm{X}$ | $\pm 15 \mathrm{kV}$ IEC61000 ESD Protected Input/Output channel referenced to $\mathrm{V}_{\mathrm{CC}}$. |
| $\mathrm{I} / \mathrm{OV}_{\mathrm{L}}$ | $\pm 15 \mathrm{kV}$ IEC61000 ESD Protected Input/Output channel referenced to $\mathrm{V}_{\mathrm{L}}$. |

## Absolute Maximum Ratings

(All voltages referenced to GND.)

| $\mathrm{V}_{\mathrm{CC}}, \mathrm{V}_{\mathrm{L}}$ | -0.3 V to +4 V |
| :---: | :---: |
| $\mathrm{l} / \mathrm{OV}_{\text {CC }}$ | -0.3 V to ( $\left.\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}\right)$ |
| I/OV $\mathrm{L}^{\prime}$ | -0.3 V to $\left(\mathrm{V}_{\mathrm{L}}+0.3 \mathrm{~V}\right)$ |
| EN. | . -0.3 V to +4 V |
| Short-Ci | Continuous |

## Thermal Information

| Thermal Resistance (Typical) | $\theta_{\mathrm{JA}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ | $\theta_{\mathrm{JC}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ |
| :---: | :---: | :---: |
| 16 Ld TQFN Package (Notes 5, 6) | 74 | 10 |
| 16 Ld UTQFN Package (Notes 5, 6 ) | 93 | 44 |
| Maximum Junction Temperature (Plastic Package). . . . . . . . . $+150^{\circ} \mathrm{C}$ |  |  |
| Storage Temperature Range . . . . . . . . . . . . . . . . . . . $65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |  |  |
| Pb-Free Reflow Profile |  | ee TB493 |

## Operating Conditions

Operating Temperature Range $\qquad$ $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

NOTES:
5. $\theta_{\mathrm{JA}}$ is measured with the component mounted on a high-effective thermal conductivity test board in free air, and with "direct attach" features for the QFN and TQFN. See TB379 for details.
6. For $\theta_{\mathrm{JC}}$, the "case temp" location is the center of the exposed metal pad on the package underside.

Electrical Specifications $\mathrm{V}_{\mathrm{CC}}=+2.2 \mathrm{~V}$ to $+3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{L}}=+1.35 \mathrm{~V}$ to $+3.2 \mathrm{~V}, \mathrm{EN}=\mathrm{V}_{\mathrm{L}}$, unless otherwise noted. Typical values are at $\mathrm{V}_{\mathrm{CC}}=+3.3 \mathrm{~V}$, $\mathrm{V}_{\mathrm{L}}=+1.8 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$. (Note 7 ).

| PARAMETER | SYMBOL | TEST CONDITIONS | TEMP $\left({ }^{\circ} \mathrm{C}\right)$ | MIN <br> (Note 9) | TYP | MAX <br> (Note 9) | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| POWER SUPPLIES |  |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{L}}$ Supply Range | $\mathrm{V}_{\mathrm{L}}$ | (Note 7) | Full | 1.35 | - | 3.2 | V |
| $\mathrm{V}_{\text {CC }}$ Supply Range | $\mathrm{V}_{\mathrm{CC}}$ | (Note 7) | Full | 2.2 | - | 3.6 | V |
| $\mathrm{V}_{\text {CC }}$ Quiescent Supply Current | $I_{\text {cc }}$ | $1 / O V_{C C}=V_{C C}, 1 / O V_{L}=V_{L}$ | Full | - | 18 | 30 | $\mu \mathrm{A}$ |
| V Quiescent Supply Current | IVL | $\mathrm{I} / \mathrm{OV}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{CC}}, \mathrm{I} / \mathrm{OV}_{\mathrm{L}}=\mathrm{V}_{\mathrm{L}}$ | Full | - | 12 | 18 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {CC }}$ Shutdown Supply Current | ICCSD | $\mathrm{EN}=\mathrm{GND}$ or $\mathrm{V}_{\mathrm{L}}>\mathrm{V}_{\mathrm{CC}}+0.7 \mathrm{~V}$ | Full | - | - | 2.5 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{L}}$ Shutdown Supply Current | ILSD | $\mathrm{EN}=\mathrm{GND}$ or $\mathrm{V}_{\mathrm{L}}>\mathrm{V}_{\mathrm{CC}}+0.7 \mathrm{~V}$ | Full | - | - | 4 | $\mu \mathrm{A}$ |
| EN Input Current | $\mathrm{I}_{\text {IN_EN }}$ |  | Full | - |  | 1 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{L}}-\mathrm{V}_{\mathrm{CC}}$ Shutdown Threshold High | $\mathrm{V}_{\text {TH-H }}$ | $\mathrm{V}_{\mathrm{CC}}$ rising | Full | -0.2 | $0.05 \mathrm{~V}_{\mathrm{L}}$ | 0.7 | V |
| $\mathrm{V}_{\mathrm{L}}-\mathrm{V}_{\mathrm{CC}}$ Shutdown Threshold Low | $\mathrm{V}_{\text {TH_L }}$ | $\mathrm{V}_{\text {CC }}$ falling | Full | -0.2 | $0.1 V_{L}$ | 0.7 | V |
| I/OV ${ }_{\text {CC }}$, I/OV ${ }_{\text {L }}$ Pull-Up Resistance During Shutdown | RPU_SD1 | $\mathrm{EN}=\mathrm{GND}$ | Full | 10 | 16.5 | 23 | k $\Omega$ |
| I/OV $\mathrm{L}_{\text {_ }}$ Pull-Up Current | IVL_PU | $\mathrm{EN}=\mathrm{V}_{\mathrm{L}}, \mathrm{l} / \mathrm{OV}_{\mathrm{L}}=\mathrm{GND}$ | Full | 20 | - | 75 | $\mu \mathrm{A}$ |
| I/OV ${ }_{\text {cc__ }}$ Pull-Up Current | lvcc_PU | $\mathrm{EN}=\mathrm{V}_{\mathrm{L}}, \mathrm{l} / \mathrm{OV}_{\mathrm{CC}}=\mathrm{GND}$ | Full | 20 | - | 75 | $\mu \mathrm{A}$ |
| I/OV $\mathrm{V}_{\mathrm{L}}$ to $\mathrm{I} / \mathrm{OV}_{\text {CC }}$ DC Resistance | $\mathrm{R}_{\mathrm{ON}}$ |  | Full | - | 3 | - | k $\Omega$ |
| ESD PROTECTION |  |  |  |  |  |  |  |
| All Input and I/O Pins From Pin to GND |  | IEC61000-4-2 Air-Gap Discharge | 25 | - | $\pm 15$ | - | kV |
|  |  | IEC61000-4-2 Contact Discharge | 25 | - | $> \pm 9$ | - | kV |
|  |  | Human Body Model | 25 | - | $\pm 15$ | - | kV |
| All Pins |  | HBM, per JEDEC | 25 | - | $> \pm 12$ | - | kV |
|  |  | Machine Model, per JEDEC | 25 | - | $\pm 1300$ | - | V |

Electrical Specifications $\mathrm{V}_{\mathrm{CC}}=+2.2 \mathrm{~V}$ to $+3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{L}}=+1.35 \mathrm{~V}$ to $+3.2 \mathrm{~V}, \mathrm{EN}=\mathrm{V}_{\mathrm{L}}$, unless otherwise noted. Typical values are at $\mathrm{V}_{\mathrm{CC}}=+3.3 \mathrm{~V}$, $\mathrm{V}_{\mathrm{L}}=+1.8 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$. (Note 7). (Continued)

| PARAMETER | SYMBOL | TEST CONDITIONS | TEMP <br> ( ${ }^{\circ} \mathrm{C}$ ) | MIN <br> (Note 9) | TYP | MAX <br> (Note 9) | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LOGIC-LEVEL THRESHOLDS |  |  |  |  |  |  |  |
| I/OV ${ }_{\text {L }}$ Input Voltage High Threshold | $\mathrm{V}_{\mathrm{IHL}}$ | (Note 8) | Full | - | - | $\mathrm{V}_{\mathrm{L}}-0.2$ | V |
| 1/OV ${ }_{\text {L }}$ Input Voltage Low Threshold | $\mathrm{V}_{\text {ILL }}$ | (Note 8) | Full | 0.15 | - | - | V |
| $1 / \mathrm{OV}_{\text {CC }}$ Input Voltage High Threshold | $\mathrm{V}_{\text {IHC }}$ | (Note 8) | Full | - | - | $\mathrm{V}_{\text {CC }}-0.4$ | V |
| I/OV ${ }_{\text {CC }}$ Input Voltage Low Threshold | $\mathrm{V}_{\text {ILC }}$ | (Note 8) | Full | 0.2 | - | - | V |
| EN Input Voltage High Threshold | $\mathrm{V}_{\mathrm{IH}}$ |  | Full | - | - | $\mathrm{V}_{\mathrm{L}}-0.4$ | V |
| EN Input Voltage Low Threshold | $\mathrm{V}_{\mathrm{IL}}$ |  | Full | 0.4 | - | - | V |
| I/OV ${ }_{\text {L }}$ Output Voltage High | $\mathrm{V}_{\mathrm{OHL}}$ | $\mathrm{I}_{\mathrm{OH}}=20 \mu \mathrm{~A}, \mathrm{l} / \mathrm{VV}_{\mathrm{CC}} \geq \mathrm{V}_{\mathrm{CC}}-0.4 \mathrm{~V}$ | Full | $2 / 3 \mathrm{~V}$ L | - | - | V |
| I/OV $\mathrm{L}_{\mathrm{L}}$ Output Voltage Low | $\mathrm{V}_{\text {OLL }}$ | $\mathrm{I}_{\mathrm{OL}}=20 \mu \mathrm{~A}, \mathrm{I} / \mathrm{OV}_{\mathrm{CC}} \leq 0.2 \mathrm{~V}$ | Full | - | - | $1 / 3 \mathrm{~V}_{\mathrm{L}}$ | V |
| I/OV ${ }_{\text {CC }}$ Output Voltage High | $\mathrm{V}_{\mathrm{OHC}}$ | $\mathrm{I}_{\mathrm{OH}}=20 \mu \mathrm{~A}, \mathrm{I} / \mathrm{OV}_{\mathrm{L}} \geq \mathrm{V}_{\mathrm{L}}-0.2 \mathrm{~V}$ | Full | $2 / 3 \mathrm{~V}$ CC | - | - | V |
| I/OV CC Output Voltage Low | $V_{\text {OLC }}$ | $\mathrm{I}_{\mathrm{OL}}=20 \mu \mathrm{~A}, \mathrm{I} / \mathrm{OV}_{\mathrm{L}} \leq 0.15 \mathrm{~V}$ | Full | - | - | $1 / 3 \mathrm{~V}_{\mathrm{CC}}$ | V |

RISE/FALL TIME ACCELERATOR STAGE

| Accelerator Pulse Duration | On falling edge | 25 | - | 3 | - | ns |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | On rising edge | 25 | - | 3 | - | ns |
| I/OV ${ }_{\text {L }}$ Output Accelerator Source Impedance | $\mathrm{V}_{\mathrm{L}}=1.62 \mathrm{~V}$ | 25 | - | 11 | - | $\Omega$ |
|  | $\mathrm{V}_{\mathrm{L}}=3.2 \mathrm{~V}$ | 25 | - | 6 | - | $\Omega$ |
| $\mathrm{I} / \mathrm{OV}_{\text {CC }}$ Output Accelerator Source Impedance | $\mathrm{V}_{\mathrm{CC}}=2.2 \mathrm{~V}$ | 25 | - | 9 | - | $\Omega$ |
|  | $\mathrm{V}_{\mathrm{CC}}=3.6 \mathrm{~V}$ | 25 | - | 8 | - | $\Omega$ |
| I/OV ${ }_{\text {L }}$ Output Accelerator Sink Impedance | $\mathrm{V}_{\mathrm{L}}=1.62 \mathrm{~V}$ | 25 | - | 9 | - | $\Omega$ |
|  | $\mathrm{V}_{\mathrm{L}}=3.2 \mathrm{~V}$ | 25 | - | 8 | - | $\Omega$ |
| I/OV CC Output Accelerator Sink Impedance | $\mathrm{V}_{\mathrm{CC}}=2.2 \mathrm{~V}$ | 25 | - | 10 | - | $\Omega$ |
|  | $\mathrm{V}_{\mathrm{CC}}=3.6 \mathrm{~V}$ | 25 | - | 9 | - | $\Omega$ |

TIMING CHARACTERISTICS (RSOURCE $=150 \Omega$, Input rise $/$ fall time $\leq 1 \mathrm{~ns}$ )

| 1/OV ${ }_{\text {cc }}$ Rise Time | $\mathrm{t}_{\text {RVCC }}$ | $\mathrm{R}_{\mathrm{S}}=150 \Omega, \mathrm{C}_{\mathrm{l} / \mathrm{OVCC}}=10 \mathrm{pF}$, push-pull drivers |  | Full | - | - | 3.2 | ns |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\text {OV }}^{\text {CC }}$ Fall Time | $\mathrm{t}_{\text {FVCC }}$ | $\mathrm{R}_{\mathrm{S}}=150 \Omega, \mathrm{C}_{\mathrm{l} / \mathrm{OVCC}}=10 \mathrm{pF}$ |  | Full | - | - | 3.2 | ns |
| I/OV $\mathrm{L}_{\text {L }}$ Rise Time | $\mathrm{t}_{\text {RVL }}$ | $R_{S}=150 \Omega, C_{l / o V L}=15 p F$, push-pull drivers | $\mathrm{V}_{\mathrm{L}} \geq 1.35 \mathrm{~V}$ | Full | - | - | 4 | ns |
|  |  |  | $\mathrm{V}_{\mathrm{L}} \geq 1.62 \mathrm{~V}$ | Full | - | - | 3.5 | ns |
| $\mathrm{I} / \mathrm{O}_{\mathrm{L}}$ Fall Time | $\mathrm{t}_{\text {FVL }}$ | $\mathrm{R}_{\mathrm{S}}=150 \Omega, \mathrm{C}_{\mathrm{l} / \mathrm{OVL}}=15 \mathrm{pF}$ | $\mathrm{V}_{\mathrm{L}} \geq 1.35 \mathrm{~V}$ | Full | - | - | 4 | ns |
|  |  |  | $\mathrm{V}_{\mathrm{L}} \geq 1.62 \mathrm{~V}$ | Full | - | - | 3.5 | ns |
| I/OV ${ }_{\text {CC }}$ Propagation Delay (Driving $\mathrm{I} / \mathrm{OV}_{\mathrm{L}}$ ) | ${ }^{\text {tPDVCC }}$ | $\mathrm{R}_{\mathrm{S}}=150 \Omega, \mathrm{C}_{\mathrm{l} / \mathrm{ovCC}}=10 \mathrm{pF}$, push-pull drivers | $\mathrm{V}_{\mathrm{L}} \geq 1.35 \mathrm{~V}$ | Full | - | - | 7.5 | ns |
|  |  |  | $\mathrm{V}_{\mathrm{L}} \geq 1.62 \mathrm{~V}$ | Full | - | - | 6.5 | ns |
| t $_{\text {PDVCC }}$ Channel-to-Channel Skew (Note 10) | ${ }^{\text {tSKEWC }}$ |  | $\mathrm{V}_{\mathrm{L}} \geq 1.35 \mathrm{~V}$ | Full | - | - | 1.3 | ns |
|  |  |  | $\mathrm{V}_{\mathrm{L}} \geq 1.62 \mathrm{~V}$ | Full | - | - | 1 | ns |
| $\mathrm{I} / \mathrm{OV}_{\mathrm{L}}$ Propagation Delay (Driving $\mathrm{I} / \mathrm{OV}_{\mathrm{CC}}$ ) | $\mathrm{t}_{\text {PDVL }}$ | $\mathrm{R}_{\mathrm{S}}=150 \Omega, \mathrm{C}_{\mathrm{l} / \text { OVL }}=15 \mathrm{pF}$, push-pull drivers |  | Full | - | - | 6.5 | ns |
| tpDVL Channel-to-Channel Skew (Note 10) | ${ }^{\text {tSKEWL }}$ |  | $\mathrm{V}_{\mathrm{L}} \geq 1.35 \mathrm{~V}$ | Full | - | - | 1.3 | ns |
|  |  |  | $\mathrm{V}_{\mathrm{L}} \geq 1.62 \mathrm{~V}$ | Full | - | - | 0.8 | ns |

Electrical Specifications $\mathrm{v}_{\mathrm{CC}}=+2.2 \mathrm{~V}$ to $+3.6 \mathrm{~V}, \mathrm{v}_{\mathrm{L}}=+1.35 \mathrm{~V}$ to $+3.2 \mathrm{v}, \mathrm{EN}=\mathrm{v}_{\mathrm{L}}$, unless otherwise noted. Typical values are at $\mathrm{v}_{\mathrm{CC}}=+3.3 \mathrm{~V}$, $\mathrm{V}_{\mathrm{L}}=+1.8 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$. (Note 7). (Continued)

| PARAMETER | SYMBOL | TEST CONDITIONS |  | TEMP <br> $\left({ }^{\circ} \mathrm{C}\right)$ | MIN <br> (Note 9) | TYP | MAX <br> (Note 9) | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Delay from EN High to $\mathrm{I} / \mathrm{OV}_{\mathrm{CC}}$ Active | ${ }^{\text {teN-VCC }}$ | $\mathrm{R}_{\text {LOAD }}=1 \mathrm{M} \Omega, \mathrm{C}_{\mathrm{l} / \mathrm{OVCC}}=10 \mathrm{pF}$ |  | 25 | - | 1.5 | - | $\mu \mathrm{s}$ |
| Delay from EN High to I/OV ${ }_{\text {L }}$ Active | $t_{\text {EN-VL }}$ | $\mathrm{R}_{\text {LOAD }}=1 \mathrm{M} \Omega, \mathrm{C}_{\mathrm{I} / \mathrm{OVL}}=15 \mathrm{pF}$ |  | 25 | - | 1.5 | - | $\mu \mathrm{s}$ |
| Maximum Data Rate | D.R.1.35 | Push-pull operation,$\begin{aligned} & R_{\text {SOURCE }}=150 \Omega, C_{\mathrm{I} / \mathrm{OVCC}}=10 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{I} / \mathrm{OVL}}=15 \mathrm{pF} \end{aligned}$ | $\mathrm{V}_{\mathrm{L}} \geq 1.35 \mathrm{~V}$ | Full | 85 | - | - | Mbps |
|  | D.R.1.6 |  | $\mathrm{V}_{\mathrm{L}} \geq 1.62 \mathrm{~V}$ | Full | 100 | - | - | Mbps |

NOTES:
7. $\mathrm{V}_{\mathrm{L}}$ must be less than or equal to $\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$ during normal operation. However, $\mathrm{V}_{\mathrm{L}}$ can be greater than $\mathrm{V}_{\mathrm{CC}}$ during start-up and shutdown conditions and the part will not latch-up nor be damaged.
8. Input thresholds are referenced to the boost circuit.
9. Parameters with MIN and/or MAX limits are $100 \%$ tested at $+25^{\circ} \mathrm{C}$, unless otherwise specified. Temperature limits established by characterization and are not production tested.
10. Delta between all $I / O V_{\mathrm{L}}$ channel prop delays, or delta between all $\mathrm{I} / O \mathrm{~V}_{\mathrm{CC}}$ channel prop delays, all channels tested at the same test conditions.

## Test Circuits and Waveforms



FIGURE 2A. TEST CIRCUIT

$t_{\text {PDVCC }}=$ t $_{\text {PLH }}$ or $\mathbf{t}_{\text {PHL }}$

FIGURE 2. $1 / \mathrm{OV}_{\mathbf{C C}}$ OUTPUT PROPAGATION DELAY AND TRANSITION TIMES (PUSH - PULL)


FIGURE 3A. TEST CIRCUIT
FIGURE 3. I/OV ${ }_{L}$ OUTPUT PROPAGATION DELAY AND TRANSITION TIMES (PUSH - PULL)

## Test Circuits and Waveforms (contunood)



| PARAMETER | SW1 | SW2 |
| :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{ENL}}$ | GND | $\mathrm{V}_{\mathrm{CC}}$ |
| $\mathrm{t}_{\mathrm{ENH}}$ | $\mathrm{V}_{\mathrm{CC}}$ | GND |

FIGURE 4A. TEST CIRCUIT


FIGURE 4B. MEASUREMENT POINTS

FIGURE 4. I/OVcc OUTPUT ENABLE TIMES


| PARAMETER | SW1 | SW2 |
| :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{ENL}}$ | GND | $\mathrm{V}_{\mathrm{L}}$ |
| $\mathrm{t}_{\mathrm{ENH}}$ | $\mathrm{V}_{\mathrm{L}}$ | GND |

FIGURE 5A. TEST CIRCUIT


FIGURE 5B. MEASUREMENT POINTS

FIGURE 5. I/OV ${ }_{\text {L }}$ OUTPUT ENABLE TIMES

## Application Information

## Overview

The ISL3034E is a 100 Mbps , bidirectional voltage level translating IC for multi-supply voltage systems. The device shifts lower voltage levels on one interface side (supplied by $\mathrm{V}_{\mathrm{L}}$ ) to a higher voltage level on the other interface side (supplied by $\mathrm{V}_{\mathrm{CC}}$ ), or vice versa. $\mathrm{V}_{\mathrm{OH}}$ of the $\mathrm{I} / \mathrm{V}_{\mathrm{L}}$ pins tracks the $\mathrm{V}_{\mathrm{L}}$ supply, while $\mathrm{V}_{\mathrm{OH}}$ of the $\mathrm{I} / \mathrm{V}_{\mathrm{CC}}$ pins tracks the $\mathrm{V}_{\mathrm{CC}}$ supply.

The ISL3034E features bit-by-bit auto-direction sensing to increase flexibility and eliminate the need for direction control pins. On-chip pull-up current sources in the active mode and pull-up resistors in SHDN mode eliminate the need for most external bus resistors. Open-drain or push-pull type drivers can interface with this level translator, and the device can also be used for unidirectional level shifting.

The ISL3034E is a general purpose 6-Channel level translator. Power supply ranges allow level shifting between $1.5 \mathrm{~V}, 1.8 \mathrm{~V}$, and 2.5 V powered devices on the $\mathrm{V}_{\mathrm{L}}$ side to 2.5 V and 3.3 V devices on the $\mathrm{V}_{\mathrm{CC}}$ side.

## Principles of Operation

When enabled, the level shifter detects transitions on an I/O pin and drives the appropriate logic level on the corresponding I/O pin on the other "side". If the transition was low-to-high, the channel shifts the voltage up to $\mathrm{V}_{\mathrm{CC}}$ (for transitions on an $\mathrm{I} / \mathrm{OV}_{\mathrm{L}}$ pin) or down to $\mathrm{V}_{\mathrm{L}}$ (for transitions on an $\mathrm{I} / \mathrm{OV}_{\mathrm{CC}}$ pin), and then drives the shifted level on the other side. The ISL3034E enables when $\mathrm{EN}=1$ AND $\mathrm{V}_{\mathrm{CC}}>\mathrm{V}_{\mathrm{L}}+200 \mathrm{mV}$.
Upon detecting a transition on either I/O pin, that channel's accelerator circuitry actively drives the opposite side's (output) pin to GND or the output's supply rail, then turns off. Weak hold circuitry then maintains the logic state until the input is tri-stated, or until another active transition occurs on either I/O pin for that channel. Figure 6 on page 7 shows the simplified block diagram of one level shifting channel.


FIGURE 6. ONE CHANNEL SIMPLIFIED SCHEMATIC

The accelerator circuitry comprises high and low threshold detectors, one-shots with level shifters, and large output drivers. A transition on one of the $\mathrm{I} / \mathrm{OV}_{\mathrm{L}}$ or $\mathrm{I} / \mathrm{OV}_{\mathrm{CC}}$ pins momentarily defines that pin as an input. When the high or low threshold is crossed, a one-shot fires either the PMOS or NMOS driver, respectively, on the opposite side (effectively the output). These drivers are large enough to quickly drive the output node to its respective supply or to GND. Note that this transition on the "output" trips the transition detector on that pin, firing its accelerator, which feeds back to the "input" to help reinforce slow transitions, such as those from an open-drain type driver. When the one-shot (and thus the accelerator) times out (approximately 3 ns to 4 ns ), the large output drivers tri-state and the pins are weakly held in the last state by the small NMOS transistor between $\mathrm{I} / \mathrm{OV}_{\mathrm{L}}$ and $\mathrm{I} / \mathrm{OV}_{\mathrm{CC}}$ (for a low) or by the small current sources (for a high). In this static state, the I/O pins are easily overdriven by the next transition from an external driver. Having large pull-up and pull-down devices in the accelerator (vs just an active pull-up) nearly eliminates the concern about the external driver's output impedance, and that impedance's effect on $\mathrm{V}_{\mathrm{OL}}$, fall times, and data rate.
The weak pull-up current sources on each I/O pin and the NMOS pass transistors remain ON whenever the IC is enabled. If a channel's external driver tri-states, the weak pull-up currents either keep the I/O pins high, or the current sources pull the I/O pins high if the last state was a low. In the latter case, each channel's accelerators once again fire when either the $\mathrm{I} / \mathrm{OV}_{\mathrm{L}}$ or the $\mathrm{I} / \mathrm{OV}_{\mathrm{CC}}$ voltage crosses the accelerator's high threshold level.

## Auto Direction Sensing

Each level translator channel independently and automatically determines the direction of data transfer without any external control signals. As described in "Principles of Operation" on page 7, a transition on either of the channel's I/O pins momentarily defines that pin as an input, which then translates and drives that input signal to the channel's corresponding pin on the other port (now the output). After a brief period of active driving, both I/O pins return to their weak "hold" mode, in which the next transition on either I/O pin determines the direction for the next transfer.

Auto sensing saves valuable processor GPIO pins and simplifies the software associated with the peripheral interface.

## Using Open Drain Drivers

The level translators' accelerator based architecture works equally well when driven by push-pull or open drain type drivers. The low static pull-up current is easily overdriven by an active pull-down, and the feedback nature of the accelerators (that is, the accelerator firing in one direction also triggers the accelerator in the opposite direction) aids the passive pull-up when the input signal passes the accelerator's high threshold. The pull-up current and load capacitance set the input signal rise time, and thus the maximum data rate. For slow data rates the internal pull-up current may suffice, but higher data rates or more heavily loaded signal lines may require an external pull-up resistor.

## Using External Bus Resistors

As mentioned in "Overview" on page 7, the ISL3034E incorporates I/O pin pull-up current sources when enabled, and I/O pin pull-up resistors in SHDN mode. Therefore, external pull-up or pull-down resistors are not necessary, and are not recommended, unless using high-speed open drain signaling.

## Power Supplies

## WIDE SUPPLY RANGE

The device operates across a wide range of supply voltages. $\mathrm{V}_{\mathrm{L}}$ is designed to connect to the supply of $1.5 \mathrm{~V}, 1.8 \mathrm{~V}$, and 2.5 V powered devices, while $\mathrm{V}_{\mathrm{CC}}$ is targeted for 2.5 V and 3.3 V components. Note that $\mathrm{V}_{\mathrm{CC}}$ must be greater than $\mathrm{V}_{\mathrm{L}}$ for proper operation.

## POWER SUPPLY SEQUENCING

Either $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{L}}$ can be powered up first, but the IC remains in SHDN until $V_{C C}$ exceeds $V_{L}$ by as much as 200 mV . $\mathrm{V}_{\mathrm{L}}$ may exceed $\mathrm{V}_{\mathrm{CC}}$ by as much as 4 V without causing any damage.

## I/O PIN INPUT THRESHOLDS VS SUPPLY VOLTAGE

Although the "Electrical Specifications" table on page 4 shows the $\mathrm{I} / \mathrm{O}$ pin input thresholds $\left(\mathrm{V}_{\mathrm{IH}}, \mathrm{V}_{\mathrm{IL}}\right)$ with a fixed delta from the supplies or GND, the thresholds are better represented as a percentage of the supplies. The typical $\mathrm{I} / \mathrm{OV}_{\mathrm{CC}} \mathrm{V}_{\mathrm{IH}}$ runs about $55 \%$ to $60 \%$ of $V_{\mathrm{CC}}$, while the corresponding $\mathrm{V}_{\text {IL }}$ runs about $33 \%$ of $\mathrm{V}_{\mathrm{CC}}$. The typical $\mathrm{I} / \mathrm{OV}_{\mathrm{L}} \mathrm{V}_{\mathrm{IH}}$ runs about $60 \%$ to $70 \%$ of $\mathrm{V}_{\mathrm{L}}$, while the corresponding $V_{I L}$ runs about $25 \%$ to $35 \%$ of $V_{L}$.

## Low Power SHDN Mode

The ISL3034E features a low power SHDN mode that tri-states all the I/O and output pins, considerably reduces current consumption, and enables any pull-up resistors on a port's I/O pins (see Table 1 on page 1). The device enters SHDN mode when the EN input switches low, or automatically when the $V_{C C}$ voltage drops below the $\mathrm{V}_{\mathrm{L}}$ voltage. The $\mathrm{V}_{\mathrm{L}}$ supply powers the EN circuitry.

## Unidirectional Level Translator with Heavy Loading

In applications where the ISL3034E is used as an unidirectional level translator, care must be taken to provide sufficient current drive if the output is heavily loaded. Figure 7 depicts a circuit where the output is loaded by some 500』. In this case, no matter
how well $\mathrm{V}_{\mathrm{CC}}$ is buffered, the output oscillates, and the device might even turn into a latch-up condition. The internal feedback structure of the ISL3034E also causes this oscillation to appear at the input side (Figure 8).


FIGURE 7. LOAD UNIDIRECTIONAL LEVEL TRANSLATOR WITH HEAVY LOADING OF THE UNBUFFERED OUTPUT


FIGURE 8. SIGNAL WAVEFORMS AT THE VARIOUS TEST POINTS OF THE CIRCUIT IN Figure 7

Figure 9 and Figure 10 show that to prevent the output from oscillations and latch-up conditions, a logic gate driver with enough current drive is inserted between the IC output and the low-impedance load.


FIGURE 9. LOAD UNIDIRECTIONAL LEVEL TRANSLATOR WITH HEAVY LOADING OF A BUFFERED OUTPUT


FIGURE 10. SIGNAL WAVEFORMS AT THE VARIOUS TEST POINTS OF THE CIRCUIT IN Figure 9

## Best-in-Class ESD Protection

All pins on the ISL3034E include class 3 (>12kV) Human Body Model (HBM) ESD protection structures, but the input and I/O pins incorporate advanced structures allowing them to survive ESD events in excess of $\pm 15 \mathrm{kV}$ HBM and $\pm 15 \mathrm{kV}$ to IEC61000-4-2. The $\mathrm{I} / \mathrm{OV}_{\mathrm{CC}}$ pins are particularly vulnerable to ESD damage because they typically connect to an exposed port on the exterior of the finished product. Touching the port pins or connecting a memory card can cause an ESD event that might destroy unprotected ICs. These new ESD structures protect the device whether or not it is powered up and without degrading the level shifting performance. This built-in ESD protection eliminates the need for board level protection structures (for example, transient suppression diodes) and the associated undesirable capacitive load they present. To ensure the full benefit of the built-in ESD protection, connect the IC's GND pin directly to a low impedance GND plane.

## IEC61000-4-2 Testing

The IEC61000 test method applies to finished equipment, rather than to an individual IC. Therefore, the pins most likely to suffer an ESD event are those that are exposed to the outside world (typically I/OV ${ }_{\text {CC }}$ pins in memory card applications) but the ISL3034E features IEC61000 ESD protection on all logic and I/O pins (both $\mathrm{I} / \mathrm{OV}_{\mathrm{L}}$ and $\mathrm{I} / \mathrm{OV}_{\mathrm{CC}}$, as well as CLK pins). Unlike HBM and MM methods which only test each pin-to-pin combination without applying power, IEC61000 testing is also performed with the IC in its typical application configuration (power applied). The IEC61000 standard's lower current limiting resistor coupled with the larger charge storage capacitor yields a test that is much more severe than the HBM test. The extra ESD protection built into the device's pins allows the design of equipment meeting Level 4 criteria without the need for additional board level protection.

## AIR-GAP DISCHARGE TEST METHOD

For this test method, a charged probe tip moves toward the IC pin until the voltage arcs to it. The current waveform delivered to the IC pin depends on approach speed, humidity, temperature, etc., so it is difficult to obtain repeatable results. All the EN, and I/O pins withstand $\pm 15 \mathrm{kV}$ air-gap discharges, relative to GND.

## CONTACT DISCHARGE TEST METHOD

During the contact discharge test, the probe contacts the tested pin before the probe tip is energized, thereby eliminating the variables associated with the air-gap discharge. The result is a more repeatable and predictable test, but equipment limits prevent testing devices at voltages higher than $\pm 9 \mathrm{kV}$. The ISL3034E survives $\pm 9 \mathrm{kV}$ contact discharges (relative to the GND pin) on the EN, CLK, and I/O pins.

## Layout and Decoupling Considerations

This level translator's high data rate and fast signal transitions require that the accelerators have high transient currents. Use short, low inductance supply traces and decouple within $1 / 8^{\text {th }}$ inch of the IC with very low impedance GND return paths.

Typical Performance Curves $\mathrm{v}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{v}_{\mathrm{L}}=1.8 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{R}_{\text {SOURCE }}=150 \Omega$, data rate $=100 \mathrm{Mbps}$, push-pull driver, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$; unless otherwise specified.


FIGURE 11. $\mathrm{V}_{\mathrm{L}}$ SUPPLY CURRENT vs $\mathrm{V}_{\mathbf{C c}}$ SUPPLY VOLTAGE


FIGURE 13. $\mathbf{V}_{\mathbf{C c}}$ SUPPLY CURRENT vs $\mathbf{V}_{\mathbf{C c}}$ SUPPLY VOLTAGE


FIGURE 15. SUPPLY CURRENT vs TEMPERATURE


FIGURE 12. $\mathbf{V}_{\mathrm{L}}$ SUPPLY CURRENT vs $\mathrm{V}_{\mathrm{L}}$ SUPPLY VOLTAGE


FIGURE 14. $\mathbf{V}_{\mathbf{C C}}$ SUPPLY CURRENT vs $\mathrm{V}_{\mathrm{L}}$ SUPPLY VOLTAGE


FIGURE 16. SUPPLY CURRENT vs TEMPERATURE

Typical Performance Curves $\mathrm{v}_{\mathrm{CC}}=3.3 v, \mathrm{v}_{\mathrm{L}}=1.8 v, \mathrm{c}_{\mathrm{L}}=15 \mathrm{PFF}, \mathrm{R}_{\text {Source }}=150 \Omega$, data rate $=100 \mathrm{Mbps}$, push-pull driver, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$; unless otherwise specified. (Continued)


FIGURE 17. $\mathrm{V}_{\mathrm{L}}$ SUPPLY CURRENT vs I/OV $\mathrm{L}_{\mathrm{L}}$ CAPACITIVE LOAD


FIGURE 19. RISE/FALL TIME vs I/OV $\mathbf{C c}$ CAPACITIVE LOAD


FIGURE 21. PROPAGATION DELAY vs $I / O V_{\text {Cc }}$ CAPACITIVE LOAD


FIGURE 18. $V_{C C}$ SUPPLY CURRENT vs I/OV $\mathbf{C C}$ CAPACITIVE LOAD


FIGURE 20. RISE/FALL TIME vs I/OV $V_{L}$ CAPACITIVE LOAD


FIGURE 22. PROPAGATION DELAY vs I/OV L CAPACITIVE LOAD

Typical Performance Curves $\mathrm{v}_{\mathrm{cc}}=3.3 \mathrm{~s}, \mathrm{v}_{\mathrm{L}}=1.8 \mathrm{~V}, \mathrm{c}_{\mathrm{L}}=15 \mathrm{pFF}, \mathrm{R}$ Source $=150 \Omega$, data rate $=100 \mathrm{mbss}$, push-pull driver,
$\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$; unless otherwise specified. (Continued)



FIGURE 23. $\mathrm{I}_{\mathbf{O}} \mathrm{OV}_{\mathbf{C c}}$ OUTPUT WAVEFORMS (100Mbps)


FIGURE 24. I/OV ${ }_{\mathrm{L}}$ OUTPUT WAVEFORMS (100Mbps)

## Die Characteristics

## Substrate and QFN Thermal Pad Potential

 (Powered Up):GND

## Transistor Count:

2600

## Process:

Si Gate BiCMOS

## Revision History

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please visit our website to make sure you have the latest revision.

| DATE | REVISION | CHANGE |
| :---: | :--- | :--- |
| Nov 7, 2019 | FN6492.2 | Updated links throughout. <br> Added "Unidirectional Level Translator with Heavy Loading" section. <br> Updated disclaimer |
| May 3, 2018 | FN6492.1 | Removed information about obsolete ISL3035E and ISL3036E devices. <br> Updated datasheet title. <br> Added Related Literature section on page 1. <br> Updated Figure 1. <br> Added Note 4 and tape and reel quantity column to Ordering Information table on page 2. <br> Updated Package Outline Drawing L16.3x3A on page 12 to latest revision. Changes from previous version <br> are as follows: <br> Updated to new format (removed dimensions table), added land pattern <br> Updated Package Outline Drawing L16.2.6x1.8A on page 13 to latest revision. Changes from previous <br> version are as follows: <br> Changed value in Note 5 from 0.30mm to 0.25mm. <br> Removed Package Outline Drawing L14.3.5x3.5. <br> Added Revision History. <br> Applied new header/footer and added new Renesas disclaimer. |
| Mar 31, 2009 | FN6492.0 | Initial release. |

## Package Outline Drawings

For the most recent package outline drawing, see $\underline{\text { L16.3x3A. }}$

## L16.3x3A

16 LEAD THIN QUAD FLAT NO-LEAD PLASTIC PACKAGE
Rev 1, 7/11


NOTES:

1. Dimensions are in millimeters.

Dimensions in ( ) for Reference Only.
2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
3. Unless otherwise specified, tolerance: Decimal $\pm 0.05$
4. Dimension applies to the metallized terminal and is measured between 0.15 mm and 0.30 mm from the terminal tip.
5. Tiebar shown (if present) is a non-functional feature.
6. The configuration of the pin \#1 identifier is optional, but must be located within the zone indicated. The pin \#1 identifier may be either a mold or mark feature.


L16.2.6×1.8A
16 LEAD ULTRA THIN QUAD FLAT NO-LEAD PLASTIC PACKAGE

| SYMBOL | MILLIMETERS |  |  | NOTES |
| :---: | :---: | :---: | :---: | :---: |
|  | MIN | NOMINAL | MAX |  |
| A | 0.45 | 0.50 | 0.55 | - |
| A1 | - | - | 0.05 | - |
| A3 | 0.127 REF |  |  | - |
| b | 0.15 | 0.20 | 0.25 | 5 |
| D | 2.55 | 2.60 | 2.65 | - |
| E | 1.75 | 1.80 | 1.85 | - |
| e | 0.40 BSC |  |  | - |
| K | 0.15 | - | - | - |
| L | 0.35 | 0.40 | 0.45 | - |
| L1 | 0.45 | 0.50 | 0.55 | - |
| N |  | 16 |  | 2 |
| Nd |  | 4 |  | 3 |
| Ne |  | 4 |  | 3 |
| $\theta$ | 0 | - | 12 | 4 |

Rev. 6 1/14
NOTES:

1. Dimensioning and tolerancing conform to ASME Y14.5-1994.
2. N is the number of terminals.
3. Nd and Ne refer to the number of terminals on D and E side, respectively.
4. All dimensions are in millimeters. Angles are in degrees.
5. Dimension b applies to the metallized terminal and is measured between 0.15 mm and 0.25 mm from the terminal tip.
6. The configuration of the pin \#1 identifier is optional, but must be located within the zone indicated. The pin \#1 identifier may be either a mold or mark feature.
7. Maximum package warpage is 0.05 mm .
8. Maximum allowable burrs is 0.076 mm in all directions.
9. JEDEC Reference MO-255.
10. For additional information, to assist with the PCB Land Pattern Design effort, see Technical Brief TB389.

For the most recent package outline drawing, see L16.2.6x1.8A.

## Notice

1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
"Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.
"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.
Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.
6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
(Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.
(Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.
(Rev.4.0-1 November 2017)

## Corporate Headquarters

TOYOSU FORESIA, 3-2-24 Toyosu,
Koto-ku, Tokyo 135-0061, Japan
www.renesas.com

## Contact Information

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/

## Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Translation - Voltage Levels category:
Click to view products by Renesas manufacturer:
Other Similar products are found below :
NLSX4373DMR2G NLSX5012MUTAG NLSX0102FCT2G NLSX4302EBMUTCG PCA9306FMUTAG MC100EPT622MNG
NLSX3014MUTAG NLSV4T244EMUTAG NLSX5011MUTCG NLV9306USG NLVSX4014MUTAG NLSV4T3144MUTAG
NLVSX4373MUTAG NB3U23CMNTAG MAX3371ELT+T NLSX3013BFCT1G NLV7WBD3125USG NLSX3012DMR2G
74AVCH1T45FZ4-7 NLVSV1T244MUTBG 74AVC1T45GS-Q100H CLVC16T245MDGGREP MC10H124FNG
CAVCB164245MDGGREP CD40109BPWR MC10H350FNG MC10H125FNG MC100EPT21MNR4G MC100EP91DWG NLSV2T244MUTAG NLSX3013FCT1G NLSX5011AMX1TCG PCA9306USG SN74AVCA406LZQSR NLSX4014DTR2G NLSX3018DTR2G LTC1045CSW\#PBF LTC1045CN\#PBF SY100EL92ZG 74AXP1T34GMH 74AXP1T34GNH PI4ULS3V204LE ADG3245BRUZ-REEL7 ADG3123BRUZ ADG3245BRUZ ADG3246BCPZ ADG3308BCPZ-REEL ADG3233BRJZ-REEL7 ADG3233BRMZ ADG3241BKSZ-500RL7

