The Intersil ISL43240 device is a CMOS, precision, quad SPDT analog switch designed to operate from a single +2 V to +12 V supply or from a $\pm 2 \mathrm{~V}$ to $\pm 6 \mathrm{~V}$ supply. Targeted applications include battery powered equipment that benefit from the devices' low power consumption ( $5 \mu \mathrm{~W}$ ), low leakage currents ( 5 nA max), and fast switching speeds ( $\mathrm{t}_{\mathrm{ON}}=52 \mathrm{~ns}$, $\mathrm{t}_{\text {OFF }}=40 \mathrm{~ns}$ ). A $5 \Omega$ maximum $\mathrm{r}_{\mathrm{ON}}$ flatness ensures signal fidelity, while channel-to-channel mismatch is guaranteed to be less than $2 \Omega$.

The ISL43240 is a quad single-pole/double-throw (SPDT) device and can be used as a quad SPDT, a quad 2:1 multiplexer, a single 4:1 multiplexer or a dual 2-channel differential multiplexer.

Table 1 summarizes the performance of this family.
TABLE 1. FEATURES AT A GLANCE

| CONFIGURATION | QUAD SPDT |
| :---: | :---: |
| $\pm 4.5 \mathrm{~V}$ ron | $18 \Omega$ |
| $\pm 4.5 \mathrm{~V} \mathrm{toN} / \mathrm{t}_{\text {OFF }}$ | $52 \mathrm{~ns} / 40 \mathrm{~ns}$ |
| 10.8 V ron | $14 \Omega$ |
| $10.8 \mathrm{~V} \mathrm{t}_{\text {ON }} / \mathrm{t}_{\text {OFF }}$ | $40 \mathrm{~ns} / 27 \mathrm{~ns}$ |
| $4.5 \mathrm{~V} \mathrm{r}_{\mathrm{ON}}$ | $30 \Omega$ |
| $4.5 \mathrm{~V}_{\text {ON }} / \mathrm{t}_{\text {OFF }}$ | 64ns/29ns |
| $3 \mathrm{~V} \mathrm{r}_{\text {ON }}$ | $51 \Omega$ |
| $3 \mathrm{~V} \mathrm{t}_{\text {ON }} / \mathrm{t}_{\text {OFF }}$ | $120 \mathrm{~ns} / 50 \mathrm{~ns}$ |
| Packages | 20 Ld SSOP, 20 Ld QFN 4x4 |

## Related Literature

- TB363, "Guidelines for Handling and Processing Moisture Sensitive Surface Mount Devices (SMDs)"
- AN557, "Recommended Test Procedures for Analog Switches"


## Features

- Fully specified for $10 \%$ tolerances at $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$ and $\mathrm{V}+=12 \mathrm{~V}$, 5 V and 3.3 V
- Four separately controlled SPDT switches
- ON-resistance (ron)$18 \Omega$
- ron matching between channels . . . . . . . . . . . . . . . . . . . . . . $<1 \Omega$
- Low charge injection. ................................. 5pC (Max)
- Low power consumption ( $\mathrm{P}_{\mathrm{D}}$ ) ............................ $<5 \mu \mathrm{~W}$
- Low off leakage current (max at $+85^{\circ} \mathrm{C}$ ) . . . . . . . . . . . 2.5nA
- Fast switching action
- $\mathrm{t}_{\mathrm{ON}}$.

52ns

- toff

40ns

- Guaranteed break-before-make
- Minimum 2000V ESD protection per Method 3015.7
- TTL, CMOS compatible
- Pb-free (RoHS compliant)


## Applications

- Battery powered, handheld, and portable equipment
- Barcode scanners
- Laptops, notebooks, palmtops
- Communications systems
- Radios
- XDSL and PBX/PABX
- RF "Tee" switches
- Base stations
- Test equipment
- Medical ultrasound
- Electrocardiograph
- ATE
- Audio and video switching
- General purpose circuits
- +3V/+5V DACs and ADCs
- Digital filters
- Operational amplifier gain switching networks
- High frequency analog switching
- High speed multiplexing


## Pin Configurations <br> (Note 1)



NOTE:

1. Switches shown for Logic " 0 " input.

## Truth Table

| LOGIC | ISL43240 | ISL43240 |
| :---: | :---: | :---: |
|  | NO SW | NC SW |
| 0 | OFF | ON |
| 1 | ON | OFF |

NOTE: Logic " 0 " $\leq 0.8 \mathrm{~V}$. Logic " 1 " $\geq 2.4 \mathrm{~V}$.

## Pin Descriptions

| PIN | FUNCTION |
| :---: | :--- |
| V+ | Positive Power Supply Input |
| V- | Negative Power Supply Input. Connect to GND for <br> Single Supply Configurations. |
| GND | Ground Connection |
| IN | Digital Control Input |
| COM | Analog Switch Common Pin |
| NO | Analog Switch Normally Open Pin |
| NC | Analog Switch Normally Closed Pin |
| N.C. | No Internal Connection |

## Ordering Information

| PART NO. <br> (Notes 2, 3, 4) | PART MARKING | TEMP. <br> RANGE ( ${ }^{\circ}$ C) | PACKAGE <br> (RoHS Compliant) | PKG. <br> DWG. \# |
| :--- | :---: | :---: | :---: | :--- |
| ISL43240IAZ | 43240 IAZ | -40 to 85 | 20 Ld SSOP | M20.209 |
| ISL43240IRZ | 43240 IRZ | -40 to 85 | 20 Ld QFN | L20.4x4 |

## NOTES:

2. Add "-T*" suffix for tape and reel. Please refer to TB347 for details on reel specifications.
3. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100\% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
4. For Moisture Sensitivity Level (MSL), please see product information page for ISL43240. For more information on MSL, please see tech brief TB363.

## Absolute Maximum Ratings

| V+ | 15V |
| :---: | :---: |
| $\mathrm{V}+$ to GND | -0.3 to15V |
| V- to GND | -15 to 0.3V |
| All Other Pins (Note 5) | ((V-) - 0.3V) to ((V+) + 0.3V) |
| Continuous Current (Any Terminal) | 30 mA |
| Peak Current, IN, NO, NC, or COM (Pulsed 1ms, 10\% Duty Cycle, Max) | $.100 \mathrm{~mA}$ |
| ESD Rating (Per MIL-STD-883 Metho | >2kV |

## Operating Conditions

Temperature Range
ISL43240IX $\qquad$ $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

NOTES:
5. Signals on NC, NO, COM, or IN exceeding V+ or V- are clamped by internal diodes. Limit forward diode current to maximum current ratings.
6. $\theta_{\mathrm{JA}}$ is measured with the component mounted on a low effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
7. $\theta_{\mathrm{JA}}$ is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379.

Electrical Specifications $\mathbf{\pm 5 V}$ Supply Test Conditions: $\mathrm{V}_{\text {SUPPLY }}= \pm 4.5 \mathrm{~V}$ to $\pm 5.5 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=2.4 \mathrm{~V}, \mathrm{~V}_{1 \mathrm{ILL}}=0.8 \mathrm{~V}$ ( Note Z ), Unless Otherwise Specified

| PARAMETER | TEST CONDITIONS | TEMP ( ${ }^{\circ} \mathrm{C}$ ) | MIN (Note 8) | TYP | MAX <br> (Note 8) | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH CHARACTERISTICS |  |  |  |  |  |  |
| Analog Signal Range, $\mathrm{V}_{\text {ANALOG }}$ |  | Full | V- | - | V+ | V |
| ON Resistance, ron | $\mathrm{V}_{\mathrm{S}}= \pm 4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=10 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}= \pm 3.5 \mathrm{~V}$ <br> See Figure 5 | 25 | - | 18 | 25 | $\Omega$ |
|  |  | Full | - | - | 30 | $\Omega$ |
| ron Matching Between Channels, $\Delta_{\mathrm{ON}}$ | $\mathrm{V}_{\mathrm{S}}= \pm 4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=10 \mathrm{~mA}, \mathrm{~V}_{\text {NO }}$ or $\mathrm{V}_{\mathrm{NC}}= \pm 3 \mathrm{~V}$ | 25 | - | 0.5 | 2 | $\Omega$ |
|  |  | Full | - | - | 4 | $\Omega$ |
| $\mathrm{r}_{\text {ON }}$ Flatness, $\mathrm{R}_{\text {FLAT(ON }}$ | $\mathrm{V}_{\mathrm{S}}= \pm 4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=10 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=0 \mathrm{~V}, \pm 3 \mathrm{~V}$, Note 10 | 25 | - | - | 5 | $\Omega$ |
|  |  | Full | - | - | 5 | $\Omega$ |
| NO or NC OFF Leakage Current, ${ }^{l_{N O}(O F F)}$ or ${ }^{\prime} \mathrm{NC}($ OFF) | $\mathrm{V}_{\mathrm{S}}= \pm 5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}= \pm 4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=\overline{+4.5 \mathrm{~V}}$ Note 9 | 25 | -0.2 | - | 0.2 | nA |
|  |  | Full | -2.5 | - | 2.5 | nA |
| COM ON Leakage Current, $\mathrm{I}_{\text {COM(ON) }}$ | $\mathrm{V}_{\mathrm{S}}= \pm 5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=\mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}= \pm 4.5 \mathrm{~V}, \underline{\text { Note } 9}$ | 25 | -0.4 | - | 0.4 | nA |
|  |  | Full | -5 | - | 5 | nA |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Input Voltage High, $\mathrm{V}_{\text {INH }}$ |  | Full | 2.4 | 1.6 | - | V |
| Input Voltage Low, $\mathrm{V}_{\text {INL }}$ |  | Full | - | 1.5 | 0.8 | V |
| Input Current, ${ }_{\text {INH, }}$, ${ }_{\text {INL }}$ | $\mathrm{V}_{\mathrm{S}}= \pm 5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}+$ | Full | -1 | - | 1 | $\mu \mathrm{A}$ |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |  |
| Turn-ON Time, ${ }_{\text {ON }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}= \pm 4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}= \pm 3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \\ & \mathrm{~V}_{\mathrm{IN}}=0 \text { to } 3 \mathrm{~V} \text {, See Figure } 1 \end{aligned}$ | 25 | - | 52 | 65 | ns |
|  |  | Full | - | - | 75 | ns |
| Turn-OFF Time, ${ }^{\text {toFF }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}= \pm 4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}= \pm 3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \\ & \mathrm{~V}_{\mathrm{IN}}=0 \text { to } 3 \mathrm{~V} \text {, See Figure } 1 \end{aligned}$ | 25 | - | 40 | 50 | ns |
|  |  | Full | - | - | 55 | ns |
| Break-before-make Time Delay, $\mathrm{t}_{\mathrm{D}}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}= \pm 5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}= \pm 3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \\ & \mathrm{~V}_{\mathrm{IN}}=0 \text { to } 3 \mathrm{~V} \text {, See Figure } 3 \end{aligned}$ | Full | 10 | 19 | - | ns |
| Charge Injection, Q | $\mathrm{C}_{\mathrm{L}}=1.0 \mathrm{nF}, \mathrm{V}_{\mathrm{G}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{G}}=0 \Omega$, See Figure 2 | 25 | - | - | 5 | pC |
| NO OFF Capacitance, C CoFF | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{V}_{\text {NO }}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\text {COM }}=0 \mathrm{~V}$, See Figure 7 | 25 | - | 10 | - | pF |
| NC OFF Capacitance, C ${ }_{\text {OFF }}$ | $f=1 \mathrm{MHz}, \mathrm{V}_{\text {NO }}$ or $\mathrm{V}_{\text {NC }}=\mathrm{V}_{\text {COM }}=0 \mathrm{~V}$, See Figure 7 | 25 | - | 10 | - | pF |
| COM ON Capacitance, $\mathrm{C}_{\text {COM(ON) }}$ | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{V}_{\text {NO }}$ or $\mathrm{V}_{\text {NC }}=\mathrm{V}_{\text {COM }}=0 \mathrm{~V}$, See Figure 7 | 25 | - | 30 | - | pF |
| OFF Isolation | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz}, \\ & \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1 \mathrm{~V}_{\mathrm{RMS}}, \text { See Figures } 4 \text { and } \underline{6} \end{aligned}$ | 25 | - | 71 | - | dB |
| Crosstalk, Note 11 |  | 25 | - | -92 | - | dB |
| Power Supply Rejection Ratio | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz}$ | 25 | - | 59 | - | dB |

Electrical Specifications $\mathbf{\pm 5 V}$ Supply Test Conditions: $\mathrm{V}_{\text {SUPPLY }}= \pm 4.5 \mathrm{~V}$ to $\pm 5.5 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=2.4 \mathrm{~V}, \mathrm{~V}_{1 \mathrm{INL}}=0.8 \mathrm{~V}$ ( ${ }^{\text {Note }} \mathbf{7}$ ), Unless Otherwise Specified (Continued)

| PARAMETER | TEST CONDITIONS | TEMP <br> $\left({ }^{\circ} \mathrm{C}\right)$ | MIN <br> (Note 8) | TYP | MAX <br> (Note 8) | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |
| Power Supply Range |  | Full | $\pm 2$ | - | $\pm 6$ | V |
| Positive Supply Current, I+ | $\mathrm{V}_{\mathrm{S}}= \pm 5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ or V+, Switch On or Off | 25 | -1 | 0.01 | 1 | $\mu \mathrm{A}$ |
|  |  | Full | -1 | - | 1 | $\mu \mathrm{A}$ |
| Negative Supply Current, I- |  | 25 | -1 | 0.01 | 1 | $\mu \mathrm{A}$ |
|  |  | Full | -1 | - | 1 | $\mu \mathrm{A}$ |

## NOTES:

8. $\mathrm{V}_{\mathrm{IN}}=$ Input voltage to perform proper function.
9. The algebraic convention, whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet.
10. Leakage parameter is $100 \%$ tested at high temp, and guaranteed by correlation at $+25^{\circ} \mathrm{C}$.
11. Flatness is defined as the delta between the maximum and minimum $r_{O N}$ values over the specified voltage range.
12. Between any two switches.

Electrical Specifications 5V Supply
Test Conditions: $\mathrm{V}+=+4.5 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{~V}-=\mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.8 \mathrm{~V}(\underline{\text { Note } 7})$,
Unless Otherwise Specified

| PARAMETER | TEST CONDITIONS | TEMP <br> $\left({ }^{\circ} \mathrm{C}\right)$ | MIN <br> (Note 8) | TYP | MAX (Note 8) | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH CHARACTERISTICS |  |  |  |  |  |  |
| Analog Signal Range, $\mathrm{V}_{\text {ANALOG }}$ |  | Full | 0 | - | V+ | V |
| ON-resistance, ron | $\mathrm{V}+=4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=3.5 \mathrm{~V}$ <br> See Figure 5 | 25 | - | 30 | 40 | $\Omega$ |
|  |  | Full | - | - | 50 | $\Omega$ |
| $r^{\prime}$ ON Matching Between Channels, $\Delta \mathrm{r}_{\mathrm{ON}}$ | $\mathrm{V}+=4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}$ | 25 | - | 0.5 | 3 | $\Omega$ |
|  |  | Full | - | - | 4 | $\Omega$ |
| ron Flatness, R $\mathrm{R}_{\text {FLAT(ON }}$ ) | $\mathrm{V}+=5.5 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=1 \mathrm{~V}, 2 \mathrm{~V}, 3 \mathrm{~V}$, Note 10 | 25 | - | 4.4 | 6 | $\Omega$ |
|  |  | Full | - | - | 8 | $\Omega$ |
| NO or NC OFF Leakage Current, $\mathrm{l}_{\mathrm{NO}(\mathrm{OFF})}$ or $\mathrm{I}_{\mathrm{NC}(\mathrm{OFF})}$ | $\mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}, 4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=4.5 \mathrm{~V}, 1 \mathrm{~V}, \underline{\text { Note } 9}$ | 25 | -0.2 | - | 0.2 | nA |
|  |  | Full | -2.5 | - | 2.5 | nA |
| COM ON Leakage Current, ${ }^{\text {I }}$ COM(ON) | $\mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}, 4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=1 \mathrm{~V}, 4.5 \mathrm{~V} \underline{\text { Note } 9}$ | 25 | -0.4 | - | 0.4 | nA |
|  |  | Full | -5 | - | 5 | nA |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Input Voltage High, $\mathrm{V}_{\text {INH }}$ |  | Full | 2.4 | 1.5 | - | V |
| Input Voltage Low, $\mathrm{V}_{\text {INL }}$ |  | Full | - | 1.4 | 0.8 | V |
| Input Current, $\mathrm{I}_{\text {INH }}$, $\mathrm{I}_{\text {INL }}$ | $\mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}+$ | Full | -1 | - | 1 | $\mu \mathrm{A}$ |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |  |
| Turn-ON Time, ${ }^{\text {ton }}$ | $\mathrm{V}+=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$, $\mathrm{V}_{\mathrm{IN}}=0$ to 3 V , See Figure 1 | 25 | - | 64 | 80 | ns |
|  |  | Full | - | - | 90 | ns |
| Turn-OFF Time, ${ }^{\text {toFF }}$ | $\begin{aligned} & \mathrm{V}+=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \\ & \mathrm{~V}_{\mathrm{IN}}=0 \text { to } 3 \mathrm{~V} \text {, See Figure } 1 \end{aligned}$ | 25 | - | 29 | 40 | ns |
|  |  | Full | - | - | 45 | ns |
| Break-before-make Time Delay, $\mathrm{t}_{\mathrm{D}}$ | $\mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$, $\mathrm{V}_{\mathrm{IN}}=0$ to 3 V , See Figure 3 | Full | 15 | 39 | - | ns |
| Charge Injection, Q | $\mathrm{C}_{\mathrm{L}}=1.0 \mathrm{nF}, \mathrm{V}_{\mathrm{G}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{G}}=0 \Omega$, See Figure 2 | 25 | - | 1.2 | 2 | pC |
| NO OFF Capacitance, $\mathrm{C}_{\text {OFF }}$ | $f=1 \mathrm{MHz}, \mathrm{V}_{\text {NO }}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=0 \mathrm{~V}$, See Figure 7 | 25 | - | 10 | - | pF |
| NC OFF Capacitance, C ${ }_{\text {OFF }}$ | $f=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\text {COM }}=0 \mathrm{~V}$, See Figure 7 | 25 | - | 10 | - | pF |
| COM ON Capacitance, $\mathrm{C}_{\text {COM }}$ (ON) | $f=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\text {COM }}=0 \mathrm{~V}$, See Figure 7 | 25 | - | 30 | - | pF |
| OFF Isolation | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz}, \\ & \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1 \mathrm{~V}_{\mathrm{RMS}}, \text { See } \underline{\text { Figures } 4} 4 \text { and } \underline{6} \end{aligned}$ | 25 | - | 71 | - | dB |
| Crosstalk, Note 11 |  | 25 | - | -92 | - | dB |
| Power Supply Rejection Ratio | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz}$ | 25 | - | 59 | - | dB |

Electrical Specifications 5V Supply Test Conditions: $\mathrm{V}+=+4.5 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{~V}-=\mathrm{GND}=\mathrm{oV}, \mathrm{V}_{\mathrm{INH}}=2.4 \mathrm{~V}, \mathrm{~V}_{1 \mathrm{ILL}}=0.8 \mathrm{~V}$ ( (Note 7 ), Unless Otherwise Specified (Continued)

| PARAMETER | TEST CONDITIONS | $\begin{gathered} \text { TEMP } \\ \left({ }^{\circ} \mathrm{C}\right) \end{gathered}$ | $\begin{gathered} \text { MIN } \\ \text { (Note 8) } \end{gathered}$ | TYP | $\begin{gathered} \text { MAX } \\ (\text { Note } 8) \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |
| Positive Supply Current, I+ | $\mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}+$, Switch On or Off | 25 | -1 | 0.01 | 1 | $\mu \mathrm{A}$ |
|  |  | Full | -1 | - | 1 | $\mu \mathrm{A}$ |
| Negative Supply Current, I- |  | 25 | -1 | 0.01 | 1 | $\mu \mathrm{A}$ |
|  |  | Full | -1 | - | 1 | $\mu \mathrm{A}$ |

Electrical Specifications 3.3V Supply Test Conditions: $\mathrm{V}+=+3.0 \mathrm{~V}$ to $+3.6 \mathrm{~V}, \mathrm{~V}-=\mathrm{GND}=\mathrm{oV}, \mathrm{V}_{\mathrm{INH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.8 \mathrm{~V}$ ( Note 7 ),
Unless Otherwise Specified

| PARAMETER | TEST CONDITIONS | TEMP <br> $\left({ }^{\circ} \mathrm{C}\right)$ | MIN <br> (Note 8) | TYP | MAX <br> (Note 8) | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH CHARACTERISTICS |  |  |  |  |  |  |
| Analog Signal Range, $\mathrm{V}_{\text {ANALOG }}$ |  | Full | 0 | - | V+ | V |
| ON Resistance, ron | $\mathrm{V}+=3 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}$ See Figure 5 | 25 | - | 51 | 60 | $\Omega$ |
|  |  | Full | - | - | 70 | $\Omega$ |
| $r_{\text {ON }}$ Matching Between Channels, ${ }^{\Delta} r_{\mathrm{ON}}$ | $\mathrm{V}+=3 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}$ | 25 | - | 0.5 | 3 | $\Omega$ |
|  |  | Full | - | - | 4 | $\Omega$ |
| $\mathrm{r}_{\text {ON }}$ Flatness, R $\mathrm{RLAT}^{(O N)}$ | $\mathrm{V}+=3 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=0.5 \mathrm{~V}, 1.5 \mathrm{~V}$, $\underline{\text { Note } 10}$ | 25 | - | 12 | 17 | $\Omega$ |
|  |  | Full | - | - | 17 | $\Omega$ |
| NO or NC OFF Leakage Current, $\mathrm{I}_{\mathrm{NO}(\mathrm{OFF})}$ or $\mathrm{I}_{\mathrm{NC} \text { (OFF) }}$ | $\mathrm{V}+=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}, 3 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}, 1 \mathrm{~V} \text {, }$ <br> Note 9 | 25 | -0.2 | - | 0.2 | nA |
|  |  | Full | -2.5 | - | 2.5 | nA |
| COM ON Leakage Current, $\mathrm{I}_{\text {COM }}(\mathrm{ON})$ | $\mathrm{V}+=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}, 3 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=1 \mathrm{~V}, 3 \mathrm{~V}$, $\underline{\text { Note } 9}$ | 25 | -0.4 | - | 0.4 | nA |
|  |  | Full | -5 | - | 5 | nA |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Input Voltage High, $\mathrm{V}_{\text {INH }}$ |  | Full | 2.4 | 1.0 | - | V |
| Input Voltage Low, $\mathrm{V}_{\text {INL }}$ |  | Full | - | 0.9 | 0.8 | V |
| Input Current, ${ }_{\text {INH }}$, $\mathrm{I}_{\text {INL }}$ | $\mathrm{V}+=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}+$ | Full | -1 | - | 1 | $\mu \mathrm{A}$ |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |  |
| Turn-ON Time, ${ }_{\text {ON }}$ | $\begin{aligned} & \mathrm{V}+=3.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \\ & \mathrm{~V}_{\mathrm{IN}}=0 \text { to } 3 \mathrm{~V} \text {, See Figure } 1 \end{aligned}$ | 25 | - | 120 | 138 | ns |
|  |  | Full | - | - | 160 | ns |
| Turn-OFF Time, ${ }_{\text {tofF }}$ | $\begin{aligned} & \mathrm{V}+=3.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \\ & \mathrm{~V}_{\text {IN }}=0 \text { to } 3 \mathrm{~V} \text {, See Figure } 1 \end{aligned}$ | 25 | - | 50 | 60 | ns |
|  |  | Full | - | - | 65 | ns |
| Break-before-make Time Delay, $\mathrm{t}_{\mathrm{D}}$ | $\begin{aligned} & \mathrm{V}+=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \\ & \mathrm{~V}_{\mathrm{IN}}=0 \text { to } 3 \mathrm{~V} \text {, See Figure } 3 \end{aligned}$ | Full | 30 | 60 | - | ns |
| Charge Injection, Q | $\mathrm{C}_{\mathrm{L}}=1.0 \mathrm{nF}, \mathrm{V}_{\mathrm{G}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{G}}=0 \Omega$, See Figure 2 | 25 | - | 1 | 2 | pC |
| NO OFF Capacitance, C CoFF | $f=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\text {COM }}=0 \mathrm{~V}$, See Figure 7 | 25 | - | 10 | - | pF |
| NC OFF Capacitance, C ${ }_{\text {OFF }}$ | $f=1 \mathrm{MHz}, \mathrm{V}_{\text {NO }}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=0 \mathrm{~V}$, See Figure 7 | 25 | - | 10 | - | pF |
| COM ON Capacitance, $\mathrm{C}_{\text {COM }}$ (ON) | $f=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\text {COM }}=0 \mathrm{~V}$, See Figure 7 | 25 | - | 30 | - | pF |
| OFF Isolation | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz}$, | 25 | - | 71 | - | dB |
| Crosstalk, Note 11 | $\mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=1 \mathrm{~V}_{\text {RMS }}$, See Figures 4 and 6 | 25 | - | -92 | - | dB |
| Power Supply Rejection Ratio | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz}$ | 25 | - | 59 | - | dB |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |
| Positive Supply Current, I+ | $\mathrm{V}+=3.6 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}, \mathrm{~V}$ IN $=0 \mathrm{~V}$ or V+, Switch On or Off | 25 | -1 | 0.01 | 1 | $\mu \mathrm{A}$ |
|  |  | Full | -1 | - | 1 | $\mu \mathrm{A}$ |
| Negative Supply Current, I- |  | 25 | -1 | 0.01 | 1 | $\mu \mathrm{A}$ |
|  |  | Full | -1 | - | 1 | $\mu \mathrm{A}$ |

## Electrical Specifications 12V Supply

Test Conditions: $\mathrm{V}+=+10.8 \mathrm{~V}$ to $+13.2 \mathrm{~V}, \mathrm{~V}-=\mathrm{GND}=\mathrm{OV}, \mathrm{V}_{\mathrm{INH}}=3.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.8 \mathrm{~V}$
(Note 7), Unless Otherwise Specified

| PARAMETER | TEST CONDITIONS | TEMP $\left({ }^{\circ} \mathrm{C}\right)$ | MIN (Note 9) | TYP | MAX <br> (Note 9) | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH CHARACTERISTICS |  |  |  |  |  |  |
| Analog Signal Range, $\mathrm{V}_{\text {ANALOG }}$ |  | Full | 0 | - | V+ | V |
| ON-resistance, ron | $\mathrm{V}+=10.8 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=9 \mathrm{~V}$ <br> See Figure 5 | 25 | - | 14 | 20 | $\Omega$ |
|  |  | Full | - | - | 30 | $\Omega$ |
| $r_{\text {ON }}$ Matching Between Channels, ${ }^{\Delta} r_{\text {ON }}$ | $\mathrm{V}+=10.8 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=9 \mathrm{~V}$ | 25 | - | 0.3 | 2 | $\Omega$ |
|  |  | Full | - | - | 4 | $\Omega$ |
| $\mathrm{r}_{\text {ON }}$ Flatness, $\mathrm{R}_{\text {FLAT(ON }}$ | $\mathrm{V}+=13.2 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}, 6 \mathrm{~V}, 9 \mathrm{~V}$, Note 10 | 25 | - | 1.7 | 2 | $\Omega$ |
|  |  | Full | - | - | 3 | $\Omega$ |
| NO or NC OFF Leakage Current, $\mathrm{I}_{\mathrm{NO} \text { (OFF) }}$ or $\mathrm{I}_{\mathrm{NC}(\mathrm{OFF})}$ | $\mathrm{V}+=13 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}, 12 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=12 \mathrm{~V}, 1 \mathrm{~V},$ <br> Note 9 | 25 | -0.2 | - | 0.2 | nA |
|  |  | Full | -2.5 | - | 2.5 | nA |
| COM ON Leakage Current, $\mathrm{I}_{\text {COM(ON }}$ | $\mathrm{V}+=13 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}, 12 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=1 \mathrm{~V}, 12 \mathrm{~V}$ Note 9 | 25 | -0.4 | - | 0.4 | nA |
|  |  | Full | -5 | - | 5 | nA |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Input Voltage High, $\mathrm{V}_{\text {INH }}$ |  | Full | 3.0 | 2.8 | - | V |
| Input Voltage Low, $\mathrm{V}_{\text {INL }}$ |  | Full | - | 2.2 | 0.8 | V |
| Input Current, $\mathrm{I}_{\text {INH }}$, $\mathrm{I}_{\text {INL }}$ | $\mathrm{V}+=13.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}+$ | Full | -1 | - | 1 | $\mu \mathrm{A}$ |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |  |
| Turn-ON Time, $\mathrm{t}_{\text {ON }}$ | $\begin{aligned} & \mathrm{V}+=10.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=10 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \\ & \mathrm{~V}_{\mathrm{IN}}=0 \text { to } 3 \mathrm{~V} \text {, See Figure } 1 \end{aligned}$ | 25 | - | 40 | 50 | ns |
|  |  | Full | - | - | 83 | ns |
| Turn-OFF Time, ${ }^{\text {toFF }}$ | $\begin{aligned} & \mathrm{V}+=10.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=10 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \\ & \mathrm{~V}_{\mathrm{IN}}=0 \text { to } 3 \mathrm{~V} \text {, See Figure } 1 \end{aligned}$ | 25 | - | 27 | 35 | ns |
|  |  | Full | - | - | 40 | ns |
| Break-before-make Time Delay, $\mathrm{t}_{\mathrm{D}}$ | $\begin{aligned} & \mathrm{V}+=13.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=10 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \\ & \mathrm{~V}_{\mathrm{IN}}=0 \text { to } 3 \mathrm{~V} \text {, See Figure } 3 \end{aligned}$ | Full | 5 | 20 | - | ns |
| Charge Injection, Q | $\mathrm{C}_{\mathrm{L}}=1.0 \mathrm{nF}, \mathrm{V}_{\mathrm{G}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{G}}=0 \Omega$, See Figure 2 | 25 | - | 12 | 14 | pC |
| NO OFF Capacitance, C CoFF | $f=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\text {COM }}=0 \mathrm{~V}$, See Figure 7 | 25 | - | 10 | - | pF |
| NC OFF Capacitance, C CoFF | $f=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\text {COM }}=0 \mathrm{~V}$, See Figure 7 | 25 | - | 10 | - | pF |
| COM ON Capacitance, $\mathrm{C}_{\text {COM }}$ (ON) | $f=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\text {COM }}=0 \mathrm{~V}$, See Figure 7 | 25 | - | 30 | - | pF |
| OFF Isolation | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz}$, | 25 | - | 71 | - | dB |
| Crosstalk, Note 11 | $\mathrm{V}_{\text {NO }}$ or $\mathrm{V}_{\text {NC }}=1 \mathrm{~V}_{\text {RMS }}$, See Figures 4 and $\underline{6}$ | 25 | - | -92 | - | dB |
| Power Supply Rejection Ratio | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz}$ | 25 | - | 59 | - | dB |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |
| Positive Supply Current, I+ | $\mathrm{V}+=13 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}+$, Switch On or Off | 25 | -1 | 0.01 | 1 | $\mu \mathrm{A}$ |
|  |  | Full | -1 | - | 1 | $\mu \mathrm{A}$ |
| Negative Supply Current, I- |  | 25 | -1 | 0.01 | 1 | $\mu \mathrm{A}$ |
|  |  | Full | -1 | - | 1 | $\mu \mathrm{A}$ |

Test Circuits and Waveforms


Logic input waveform is inverted for switches that have the opposite logic sense.


Repeat test for all switches. $C_{L}$ includes fixture and stray capacitance.

$$
\mathrm{V}_{\mathrm{OUT}}=\mathrm{V}_{(\mathrm{NO} \text { or } \mathrm{NC})} \frac{R_{\mathrm{L}}}{R_{\mathrm{L}}+R_{(\mathrm{ON})}}
$$

FIGURE 1B. TEST CIRCUIT

FIGURE 1. SWITCHING TIMES


$$
\mathbf{Q}=\Delta \mathbf{V}_{\text {OUT }} \times \mathbf{C}_{\mathrm{L}}
$$

Logic input waveform is inverted for switches that have the opposite logic sense.


Repeat test for all switches. $C_{L}$ includes fixture and stray capacitance.

FIGURE 2A. MEASUREMENT POINTS
FIGURE 2B. TEST CIRCUIT
FIGURE 2. CHARGE INJECTION
FlGURE 2A. MEASUREMENT POINTS


Repeat test for all switches. $\mathrm{C}_{\mathrm{L}}$ includes fixture and stray capacitance.

FIGURE 3A. MEASUREMENT POINTS
FIGURE 3B. TEST CIRCUIT
FIGURE 3. BREAK-BEFORE-MAKE TIME

## Test Circuits and Waveforms (continuod)



Repeat test for all switches.
FIGURE 4. OFF ISOLATION TEST CIRCUIT


FIGURE 6. CROSSTALK TEST CIRCUIT

## Detailed Description

The ISL43240 quad analog switches offer precise switching capability from a bipolar $\pm 2 \mathrm{~V}$ to $\pm 6 \mathrm{~V}$ or a single 2 V to 12 V supply with low on-resistance ( $18 \Omega$ ) and high speed operation ( $\mathrm{t}_{\mathrm{ON}}=52 \mathrm{~ns}, \mathrm{t}_{\text {OFF }}=40 \mathrm{~ns}$ ). The devices are especially well suited for portable battery powered equipment thanks to the low operating supply voltage ( 2 V ), low power consumption ( $5 \mu \mathrm{~W}$ ), low leakage currents ( 5 nA max). High frequency applications also benefit from the wide bandwidth, and the very high off isolation and crosstalk rejection.

## Supply Sequencing and Overvoltage Protection

With any CMOS device, proper power supply sequencing is required to protect the device from excessive input currents which might permanently damage the IC. All I/O pins contain ESD protection diodes from the pin to $\mathrm{V}+$ and to V - (see Figure 8).


Repeat test for all switches.
FIGURE 5. RON TEST CIRCUIT


FIGURE 7. CAPACITANCE TEST CIRCUIT

To prevent forward biasing these diodes, $\mathrm{V}+$ and V - must be applied before any input signals, and input signal voltages must remain between V+ and V-. If these conditions cannot be guaranteed, then one of the following two protection methods should be employed.

Logic inputs can easily be protected by adding a $1 \mathrm{k} \Omega$ resistor in series with the input (see Figure 8). The resistor limits the input current below the threshold that produces permanent damage, and the sub-microamp input current produces an insignificant voltage drop during normal operation.

Adding a series resistor to the switch input defeats the purpose of using a low $r_{0 N}$ switch, so two small signal diodes can be added in series with the supply pins to provide overvoltage protection for all pins (see Figure 8). These additional diodes limit the analog signal from 1 V below $\mathrm{V}+$ to 1 V above V -.

The low leakage current performance is unaffected by this approach, but the switch resistance may increase, especially at low supply voltages.


FIGURE 8. OVERVOLTAGE PROTECTION

## Power-Supply Considerations

The ISL43240 construction is typical of most CMOS analog switches, in that they have three supply pins: $\mathrm{V}+, \mathrm{V}$-, and GND. V+ and $V$ - drive the internal CMOS switches and set their analog voltage limits, so there are no connections between the analog signal path and GND. Unlike switches with a 13 V maximum supply voltage, the ISL43240 15V maximum supply voltage provides plenty of room for the $10 \%$ tolerance of 12 V supplies ( $\pm 6 \mathrm{~V}$ or 12 V single supply), as well as room for overshoot and noise spikes.
This family of switches performs equally well when operated with bipolar or single voltage supplies. The minimum recommended supply voltage is 2 V or $\pm 2 \mathrm{~V}$. It is important to note that the input signal range, switching times, and on-resistance degrade at lower supply voltages. Refer to the electrical specification tables starting on page 3 and Typical Performance curves on page 10 for details.

V+ and GND power the internal logic (thus setting the digital switching point) and level shifters. The level shifters convert the logic levels to switched $\mathrm{V}+$ and V - signals to drive the analog switch gate terminals.

## Logic-Level Thresholds

V+ and GND power the internal logic stages, so V- has no affect on logic thresholds. This switch family is TTL compatible ( 0.8 V and $\mathbf{2 . 4 V}$ ) over a $\mathrm{V}+$ supply range of 2.5 V to 10 V (see Figure 17). At 12 V the $\mathrm{V}_{\mathrm{IH}}$ level is about 2.8 V . For best results with a 12 V supply, use a logic family that provides a $\mathrm{V}_{\mathrm{OH}}$ greater than 3 V .
The digital input stages draw supply current whenever the digital input voltage is not at one of the supply rails (see Figure 18). Driving the digital input signals from GND to $\mathrm{V}+$ with a fast transition time minimizes power dissipation. The ISL43240 has been designed to minimize the supply current whenever the digital input voltage is not driven to the supply rails ( 0 V to $\mathrm{V}+$ ). For example driving the device with 3 V logic ( OV to 3 V ) while
operating with dual or single 5 V supplies the device draws only $10 \mu \mathrm{~A}$ of current (see Figure 18 for $\mathrm{V}_{\mathrm{IN}}=3 \mathrm{~V}$ ). Similar devices of competitors can draw 8 times this amount of current.

## High-Frequency Performance

In $50 \Omega$ systems, signal response is reasonably flat even past 200 MHz (see Figure 19). Figure 19 also illustrates that the frequency response is very consistent over a wide $\mathrm{V}+$ range, and for varying analog signal levels.

An off switch acts like a capacitor and passes higher frequencies with less attenuation, resulting in signal feed-through from a switch's input to its output. Off Isolation is the resistance to this feed-through, while Crosstalk indicates the amount of feed-through from one switch to another. Figure 20 details the high Off Isolation and Crosstalk rejection provided by this switch. At 10 MHz , off isolation is about 50 dB in $50 \Omega$ systems, decreasing approximately 20 dB per decade as frequency increases. Higher load impedances decrease Off Isolation and Crosstalk rejection due to the voltage divider action of the switch OFF impedance and the load impedance.

## Leakage Considerations

Reverse ESD protection diodes are internally connected between each analog-signal pin and both V+ and V-. One of these diodes conducts if any analog signal exceeds V+ or V-.
Virtually all the analog leakage current comes from the ESD diodes to $\mathrm{V}+$ or V -. Although the ESD diodes on a given signal pin are identical and therefore fairly well balanced, they are reverse biased differently. Each is biased by either V+ or V- and the analog signal. This means their leakages will vary as the signal varies. The difference in the two diode leakages to the V+ and Vpins constitutes the analog-signal-path leakage current. All analog leakage current flows between each pin and one of the supply terminals, not to the other switch terminal. This is why both sides of a given switch can show leakage currents of the same or opposite polarity. There is no connection between the analog signal paths and GND.

Typical Performance Curves $T_{A}=25^{\circ} \mathrm{C}$, Unless onterwis S Specified


FIGURE 9. ON RESISTANCE vs POSITIVE SUPPLY VOLTAGE


FIGURE 11. ON RESISTANCE vs SWITCH VOLTAGE


FIGURE 13. TURN - ON TIME vs POSITIVE SUPPLY VOLTAGE


FIGURE 10. ON RESISTANCE vs SWITCH VOLTAGE


FIGURE 12. CHARGE INJECTION vs SWITCH VOLTAGE


FIGURE 14. TURN - OFF TIME vs POSITIVE SUPPLY VOLTAGE

Typical Performance Curves
$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Unless Otherwise Specified (Continued)


FIGURE 15. TURN - ON TIME vs POSITIVE SUPPLY VOLTAGE


FIGURE 17. DIGITAL SWITCHING POINT vs POSITIVE SUPPLY VOLTAGE



FIGURE 16. TURN - OFF TIME vs POSITIVE SUPPLY VOLTAGE


FIGURE 18. POSITIVE SUPPLY CURRENT vs DIGITAL INPUT VOLTAGE


FIGURE 20. CROSSTALK AND OFF ISOLATION

## Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Unless Otherwise Specified (Continued)



FIGURE 21. $\pm$ PSRR vs FREQUENCY

## Die Characteristics

SUBSTRATE POTENTIAL (POWERED UP): V-

## TRANSISTOR COUNT:

ISL43240: 418

## PROCESS:

Si Gate CMOS

## Revision History

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to the web to make sure that you have the latest revision.

| DATE | REVISION | CHANGE |
| :---: | :---: | :---: |
| December 15, 2014 | FN6036.3 | Made updates throughout datasheet to Intersil Standard. <br> On page 2, updated the Ordering Information table to standard. <br> -Removed Obsolete products (ISL43240IA, ISL43240IA, ISL43240IR and ISL43240IR-T). <br> -Added Note 2, "Add "-T*" suffix for tape and reel. Please refer to TB347 for details on reel specifications." <br> -Added Note 4, "For Moisture Sensitivity Level (MSL), please see product information page for ISL43240. For more information on MSL, please see tech brief TB363" <br> Added Revision History and About Intersil sections. <br> Updated the L20.4x4 Package Outline Drawing on page 15 to the latest revision: <br> Rev 1 to Rev 2 change: <br> Change to Issue to "I" <br> Change A1 to add 0.02 to Nominal <br> Change A2 to add 0.65 to Nominal <br> Change "b" Nominal to 0.25 <br> Change D2 and E2, min to 1.95, nominal to 2.10 <br> Change "L" min to 0.35 , nominal to 0.60 , max to 0.75 <br> delete "L1" line and note 10 <br> Change " $k$ " min to 0.20 <br> Remove the " 5 " from the " Ne " line under the min column <br> Change Rev to Rev. 2 11/04 <br> Rev 2 to Rev 3 change: <br> Updated to new POD format by removing table listing dimensions and moving dimensions onto drawing. Added Typical Recommended Land Pattern. |

## About Intersil

Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products address some of the largest markets within the industrial and infrastructure, mobile computing and high-end consumer markets.
For the most updated datasheet, application notes, related documentation and related parts, please see the respective product information page found at www.intersil.com.
You may report errors or suggestions for improving this datasheet by visiting www.intersil.com/ask.
Reliability reports are also available from our website at www.intersil.com/support
© Copyright Intersil Americas LLC 2003-2014. All Rights Reserved.
All trademarks and registered trademarks are the property of their respective owners.

For additional products, see www.intersil.com/en/products.html
Intersil products are manufactured, assembled and tested utilizing IS09001 quality systems as noted
in the quality certifications found at www.intersil.com/en/support/qualandreliability.html
Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

## Shrink Small Outline Plastic Packages (SSOP)



NOTES:

1. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95.
2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
3. Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.20 mm ( 0.0078 inch) per side.
4. Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.20 mm ( 0.0078 inch) per side.
5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.
6. " L " is the length of terminal for soldering to a substrate.
7. " N " is the number of terminal positions.
8. Terminal numbers are shown for reference only.
9. Dimension "B" does not include dambar protrusion. Allowable dambar protrusion shall be 0.13 mm ( 0.005 inch ) total in excess of " B " dimension at maximum material condition.
10. Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact.

M20.209 (JEDEC MO-150-AE ISSUE B) 20 LEAD SHRINK SMALL OUTLINE PLASTIC PACKAGE

| SYMBOL | INCHES |  | MILLIMETERS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |  |
| A | 0.068 | 0.078 | 1.73 | 1.99 |  |
| A1 | 0.002 | $0.008^{\prime}$ | 0.05 | 0.21 |  |
| A2 | 0.066 | $0.070^{\prime}$ | 1.68 | 1.78 |  |
| B | $0.010^{\prime}$ | 0.015 | 0.25 | 0.38 | 9 |
| C | 0.004 | 0.008 | 0.09 | $0.20^{\prime}$ |  |
| D | 0.278 | 0.289 | 7.07 | 7.33 | 3 |
| E | 0.205 | 0.212 | $5.20^{\prime}$ | 5.38 | 4 |
| e | 0.026 BSC |  | 0.65 BSC |  |  |
| H | 0.301 | 0.311 | 7.65 | $7.90^{\prime}$ |  |
| L | 0.025 | 0.037 | 0.63 | 0.95 | 6 |
| N | 20 |  |  | 20 |  |
| $\alpha$ | 0 deg. | 8 deg. | 0 deg. | 8 deg. |  |

Package Outline Drawing

## L20.4x4

20 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE Rev 3, 11/06

$\underline{\underline{\text { TOP VIEW }}}$


TYPICAL RECOMMENDED LAND PATTERN


BOTTOM VIEW


## NOTES:

1. Dimensions are in millimeters

Dimensions in ( ) for Reference Only.
2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
3. Unless otherwise specified, tolerance: Decimal $\pm 0.05$
4. Dimension $b$ applies to the metallized terminal and is measured between 0.15 mm and 0.30 mm from the terminal tip.
5. Tiebar shown (if present) is a non-functional feature.
6. The configuration of the pin \#1 identifier is optional, but must be located within the zone indicated. The pin \#1 identifier may be either a mold or mark feature.

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Analog Switch ICs category:
Click to view products by Renesas manufacturer:

Other Similar products are found below :
PI5A100QEX DG9233EDY-GE3 NLAS4684FCTCG NLAS5223BLMNR2G NLV74HC4066ADR2G MC74HC4067ADTG
NLX2G66DMUTCG NS5A4684SMNTAG 732480R 733995E 425541DB 425528R 099044FB FSA221UMX MAX4888ETI+T NLAS5123MNR2G NLAS7222AMTR2G MAX14807ECB+ MAX4968ECM+ PI5A4157CEX NLV14066BDG LC78615E-01US-H PI5A4599BCEX PI5A3157BZUEX NLAS4717EPFCT1G PI5A3167CCEX MAX4744ELB+T MAX4802ACXZ+ SLAS3158MNR2G PI5A392AQE MAX4744HELB+T PI5A4157ZUEX MC74HC4067ADTR2G PI5A4158ZAEX PI5A3166TAEX MAX4901EBL+T MAX14510EEVB+T PI3A3899ZTEX MAX4996ETG+T MAX4889AETO+T MAX14508EEVB+T MAX4701ETE+T MAX4996LETG+T NLX2G66FCTAG TMUX136RSER HV2605FG-G DG302BDJ-E3 ADG741BKSZ-REEL ADG742BKSZ5-REEL7 PI5A100WE

