## Low-Voltage, Single Supply, DPDT High Performance Analog Switch

The Intersil ISL43410 is a precision, bidirectional, analog switch configured as a double pole/double throw (DPDT) switch. The ISL43410 is designed to operate from a single +2 V to +12 V supply. It is equipped with an inhibit pin to simultaneously open all signal paths.

ON-resistance is $115 \Omega$ with a +5 V supply, $45 \Omega$ with a +12 V supply, and $190 \Omega$ with a +3 V supply. Each switch can handle rail-to-rail analog signals. The off-leakage current is only 3 nA at $+25^{\circ} \mathrm{C}$ or 5 nA at $+85^{\circ} \mathrm{C}$. All digital inputs have 0.8 V to 2.4 V logic thresholds ensuring TTL/CMOS logic compatibility when using a single +5 V supply. Some of the smallest packages are available, alleviating board space limitations, and making Intersil's newest line of low-voltage switches an ideal solution.

The ISL43410 is a DPDT, which is perfect for use in 2-to-1 multiplexer applications.

Table 1 summarizes the performance of this switch.
table 1. features at a glance

| CONFIGURATION | DPDT |
| :---: | :---: |
| 12 V ron | $45 \Omega$ |
| 12 V ton/toff | 25ns/24ns |
| $4.5 \mathrm{~V} \mathrm{r}_{\text {ON }}$ | $115 \Omega$ |
| $4.5 \mathrm{~V} \mathrm{toN} / \mathrm{t}_{\text {OFF }}$ | 60ns/30ns |
| 3 Vron | $190 \Omega$ |
| 3 V ton $/ \mathrm{t}_{\text {OFF }}$ | $120 \mathrm{~ns} / 45 \mathrm{~ns}$ |
| Packages | 10 Ld MSOP, 16 Ld 3x3 QFN |

## Related Literature

- Technical Brief TB363 "Guidelines for Handling and Processing Moisture Sensitive Surface Mount Devices (SMDs)"
- Application Note AN557 "Recommended Test Procedures for Analog Switches"
- Application Note AN520 "CMOS Analog Multiplexers and Switches; Specifications and Application Considerations"
- Application Note AN1034 "Analog Switch and Multiplexer Applications"


## Features

- Fully Specified at $3 \mathrm{~V}, 5 \mathrm{~V}$, and 12 V Supplies for $10 \%$ Tolerances
- ON-Resistance ( $\mathrm{r}_{\mathrm{ON}}$ ), $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$. . . . . . . . . . . . . . . . . $100 \Omega$
- $r_{\text {ON }}$ Matching Between Channels . . . . . . . . . . . . . . . . . . $<2 \Omega$
- Low Charge Injection . . . . . . . . . . . . . . . . . . . . . . . 3pC (Max)
- Single Supply Operation. . . . . . . . . . . . . . . . . . . +2 V to +12 V
- Low Power Consumption ( $\mathrm{P}_{\mathrm{D}}$ ) . . . . . . . . . . . . . . . . . . . $<3 \mu \mathrm{~W}$
- Low Off Leakage Current . . . . . . . . . . . . . . . . . . . . . . . 5nA
- Fast Switching Action $\left(\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}\right)$
- $\mathrm{t}_{\mathrm{ON}}$ 60ns
- $t_{\text {OFF }}$ 30ns
- Guaranteed Break-Before-Make
- TTL, CMOS Compatible
- Available in 10 Ld MSOP and 16 Ld QFN Packages
- Pb-Free Available (RoHS Compliant)


## Applications

- Battery-Powered, Handheld, and Portable Equipment
- Communications Systems
- Radios
- Telecom Infrastructure
- ADSL, VDSL Modems
- Test Equipment
- Medical Ultrasound
- Electrocardiograph
- Magnetic Resonance Imaging
- CT and PET Scanners (MRI)
- ATE
- Audio and Video Switching
- Various Circuits
- +3V/+5V DACs and ADCs
- Sample and Hold Circuits
- Operational Amplifier Gain Switching Networks
- High Frequency Analog Switching
- High Speed Multiplexing
- Integrator Reset Circuits


## Pinouts (Note 1)

## ISL43410 <br> (10 LD MSOP)

TOP VIEW


NOTE:

1. Switches Shown for Logic "0" Inputs.

## Truth Table

ISL43410

| INH | ADD | SWITCH ON |
| :---: | :---: | :---: |
| 1 | $X$ | NONE |
| 0 | 0 | NCx |
| 0 | 1 | NOx |

NOTE: Logic " 0 " $\leq 0.8 \mathrm{~V}$. Logic " 1 " $\geq 2.4 \mathrm{~V}$, with $\mathrm{V}_{\mathrm{S}}$ between 3.3 V and 11 V .

Pin Descriptions

| PIN | FUNCTION |
| :---: | :--- |
| V+ | System Power Supply Input (+2V to +12V) |
| GND | Ground Connection |
| INH | Digital Control Input. Connect to GND for Normal <br> Operation. Connect to V+ to turn all switches off. |
| COMx | Analog Switch Common Pin |
| NOx | Analog Switch Normally Open Pin |
| NCx | Analog Switch Normally Closed Pin |
| ADD | Address Input Pin |
| NC | No Internal Connection |

ISL43410 ( 16 LD $3 \times 3$ QFN)

TOP VIEW


## Ordering Information

| PART NUMBER | PART MARKING | TEMP. RANGE ( ${ }^{\circ}$ C) | PACKAGE | $\begin{gathered} \text { PKG. } \\ \text { DWG. \# } \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: |
| ISL43410IU | 3410 | -40 to +85 | 10 Ld MSOP | M10.118 |
| ISL43410IU-T* | 3410 | -40 to +85 | 10 Ld MSOP | M10.118 |
| $\begin{aligned} & \text { ISL43410IUZ } \\ & \text { (Note) } \end{aligned}$ | $3410 Z$ | -40 to +85 | 10 Ld MSOP (Pb-free) | M10.118 |
| $\begin{aligned} & \text { ISL43410IUZ-T* } \\ & \text { (Note) } \end{aligned}$ | $3410 Z$ | -40 to +85 | 10 Ld MSOP (Pb-free) | M10.118 |
| ISL43410IR | 4101 | -40 to +85 | 16 Ld QFN | L16.3x3 |
| ISL43410IR-T* | 4101 | -40 to +85 | 16 Ld QFN | L16.3x3 |
| $\begin{aligned} & \text { ISL43410IRZ } \\ & \text { (Note) } \end{aligned}$ | $341 Z$ | -40 to +85 | 16 Ld QFN (Pb-free) | L16.3x3 |
| $\begin{aligned} & \text { ISL43410IRZ-T* } \\ & \text { (Note) } \end{aligned}$ | $341 Z$ | -40 to +85 | 16 Ld QFN (Pb-free) | L16.3x3 |

*Please refer to TB347 for details on reel specifications.
NOTE: These Intersil Pb-free plastic packaged products employ special Pb-free material sets; molding compounds/die attach materials and 100\% matte tin plate PLUS ANNEAL - e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb -free requirements of IPC/JEDEC J STD-020.

## Absolute Maximum Ratings

| V+ to GND | -0.3V to 15V |
| :---: | :---: |
| Input Voltages |  |
| INH, NO, NC, ADD (Note 2). | -0.3V to ((V+) + 0.3V) |
| Output Voltages |  |
| COM (Note 2) | -0.3V to ((V+) + 0.3V) |
| Continuous Current (Any Terminal) | 30 mA |
| Peak Current NO, NC, or COM |  |
| (Pulsed 1ms, 10\% Duty Cycle, Max) | 40m |

## Operating Conditions

Temperature Range
ISL43410Ix. $\qquad$ $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$

## Thermal Information

| Thermal Resistance (Typical) | $\theta_{\mathrm{JA}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ | $\theta_{\mathrm{JC}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ |
| :---: | :---: | :---: |
| 10 Ld MSOP Package (Note 3) | 190 | N/A |
| 16 Ld QFN Package (Notes 4, 5). | 58 | 11 |
| Maximum Junction Temperature (Pla | ackage). | $+150^{\circ} \mathrm{C}$ |
| Moisture Sensitivity (See Technical Brief TB363) |  |  |
| Maximum Storage Temperature Ran |  | to $+150^{\circ} \mathrm{C}$ |
| Pb -free reflow profile http://www.intersil.com/pbfree/Pb | ow.asp | e link below |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

NOTES:
2. Signals on NC, NO, COM, ADD, or INH exceeding V+ or GND are clamped by internal diodes. Limit forward diode current to maximum current ratings.
3. $\theta_{\mathrm{JA}}$ is measured with the component mounted on a low effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
4. $\theta_{\mathrm{JA}}$ is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379.
5. For $\theta_{\mathrm{JC}}$, the "case temp" location is the center of the exposed metal pad on the package underside.

## Electrical Specifications +5 V Supply Test Conditions: $\mathrm{V}+=+4.5 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.8 \mathrm{~V}(\mathrm{Note} 6)$, Unless

 Otherwise Specified.| PARAMETER | TEST CONDITIONS | TEMP <br> ( ${ }^{\circ} \mathrm{C}$ ) | MIN <br> (Notes 7, 12) | TYP | $\begin{gathered} \text { MAX } \\ \text { (Notes 7, 12) } \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH CHARACTERISTICS |  |  |  |  |  |  |
| Analog Signal Range, $\mathrm{V}_{\text {ANALOG }}$ |  | Full | 0 | - | V+ | V |
| ON-Resistance, ron | $\mathrm{V}+=4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=3.5 \mathrm{~V}$, (See Figure 5, Note 11) | 25 | - | 115 | 125 | $\Omega$ |
|  |  | Full | - | - | 150 | $\Omega$ |
| $r_{\text {ON }}$ Matching Between Channels, $\Delta \mathrm{r}_{\mathrm{ON}}$ | $\mathrm{V}+=4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=3.5 \mathrm{~V} \text {, }$ (Notes 9, 11) | 25 | - | 1 | 3 | $\Omega$ |
|  |  | Full | - | - | 5 | $\Omega$ |
| $\mathrm{r}_{\text {ON }}$ Flatness, $\mathrm{r}_{\text {FLAT(ON }}$ | $\begin{aligned} & \mathrm{V}+=5.5 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}, 2.5 \mathrm{~V} \text {, } \\ & 3.5 \mathrm{~V},(\text { Notes } 10,11) \end{aligned}$ | 25 | - | 12 | 13 | $\Omega$ |
|  |  | Full | - | 13 | 18 | $\Omega$ |
| NO or NC OFF Leakage Current, $\mathrm{I}_{\mathrm{NO}(\mathrm{OFF})}$ or $\mathrm{I}_{\mathrm{NC}(\mathrm{OFF})}$ | $\mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}, 4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=4.5 \mathrm{~V}, 1 \mathrm{~V}$ (Note 8) | 25 | -3 | - | 3 | nA |
|  |  | Full | -5 | - | 5 | nA |
| COM OFF Leakage Current, ICOM(OFF) | $\begin{aligned} & \mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=4.5 \mathrm{~V}, 1 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1 \mathrm{~V}, 4.5 \mathrm{~V} \\ & \text { (Note 8) } \end{aligned}$ | 25 | -3 | - | 3 | nA |
|  |  | Full | -5 | - | 5 | nA |
| COM ON Leakage Current, ICOM(ON) | $\begin{aligned} & \mathrm{V}_{+}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}, 4.5 \mathrm{~V} \text {, or } \mathrm{V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1 \mathrm{~V}, 4.5 \mathrm{~V} \text {, } \\ & \text { or Floating (Note 8) } \end{aligned}$ | 25 | -3 | - | 3 | nA |
|  |  | Full | -5 | - | 5 | nA |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Input Voltage High, $\mathrm{V}_{\text {INH }}$ |  | Full | 2.4 | 1.4 | - | V |
| Input Voltage Low, $\mathrm{V}_{\text {INL }}$ |  | Full | - | 1.3 | 0.8 | V |
| Input Current, $\mathrm{I}_{\text {INH, }}$, $\mathrm{I}_{\text {INL }}$ | $\mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}+$ | Full | -0.5 | - | 0.5 | $\mu \mathrm{A}$ |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |  |
| Inhibit Turn-ON Time, $\mathrm{t}_{\text {ON }}$ | $\mathrm{V}+=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$$\left.\mathrm{V}_{\mathrm{IN}}=0 \text { to } 3 \text { (See Figure } 1\right)$ | 25 | - | 60 | - | ns |
|  |  | Full | - | 75 | - | ns |

## Electrical Specifications +5V Supply

Test Conditions: $\mathrm{V}+=+4.5 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.8 \mathrm{~V}$ (Note 6), Unless Otherwise Specified. (Continued)

| PARAMETER | TEST CONDITIONS | $\begin{gathered} \text { TEMP } \\ \left({ }^{\circ} \mathrm{C}\right) \end{gathered}$ | $\begin{gathered} \text { MIN } \\ \text { (Notes 7, 12) } \end{gathered}$ | TYP | $\begin{gathered} \text { MAX } \\ \text { (Notes 7, 12) } \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Inhibit Turn-OFF Time, toff | $\begin{aligned} & \mathrm{V}+=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \\ & \mathrm{~V}_{\mathrm{IN}}=0 \text { to } 3(\text { See Figure 1) } \end{aligned}$ | 25 | - | 30 | - | ns |
|  |  | Full | - | 35 | - | ns |
| Address Transition Time, ${ }_{\text {t }}$ (TRANS | $\begin{aligned} & \mathrm{V}+=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \\ & \mathrm{~V}_{\mathrm{IN}}=0 \text { to } 3(\text { See Figure 1) } \end{aligned}$ | 25 | - | 61 | - | ns |
|  |  | Full | - | 76 | - | ns |
| Break-Before-Make Time Delay, $\mathrm{t}_{\mathrm{D}}$ | $\begin{aligned} & \mathrm{V}+=5.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \mathrm{~V}_{\mathrm{NO}}=\mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{IN}}=0 \text { to } 3 \text { (See Figure 3) } \end{aligned}$ | Full | - | 16 | - | ns |
| Charge Injection, Q | $\mathrm{C}_{\mathrm{L}}=1.0 \mathrm{nF}, \mathrm{V}_{\mathrm{G}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{G}}=0 \Omega$ (see Figure 2) | 25 | - | 0.3 | - | pC |
| OFF-Isolation | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz}$ (see Figure 4) | 25 | - | 75 | - | dB |
| Crosstalk (Channel-to-Channel) | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz}$ (see Figure 6) | 25 | - | -85 | - | dB |
| NO or NC OFF Capacitance, C ${ }_{\text {OFF }}$ | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\text {COM }}=0 \mathrm{~V}$ (see Figure 7) | 25 | - | 4 | - | pF |
| COM OFF Capacitance, C COM(OFF) | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\text {COM }}=0 \mathrm{~V}$ (see Figure 7) | 25 | - | 6 | - | pF |
| COM ON Capacitance, $\mathrm{C}_{\text {COM }}$ (ON) | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\text {COM }}=0 \mathrm{~V}$ (see Figure 7) | 25 | - | 12 | - | pF |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |
| Power Supply Range |  | Full | 2 | - | 12 | V |
| Positive Supply Current, I+ | $\mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}+$, all channels on or off | Full | -1 | 0.0001 | 1 | $\mu \mathrm{A}$ |

Electrical Specifications +3 V Supply Test Conditions: $\mathrm{V}+=+2.7 \mathrm{~V}$ to $+3.6 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{AH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{AL}}=0.8 \mathrm{~V}$ (Note 6 ), Unless Otherwise Specified.

| PARAMETER | TEST CONDITIONS | $\begin{gathered} \text { TEMP } \\ \left({ }^{\circ} \mathrm{C}\right) \end{gathered}$ | $\begin{gathered} \text { MIN } \\ \text { (Notes 7, 12) } \end{gathered}$ | TYP | $\begin{gathered} \text { MAX } \\ \text { (Notes 7, 12) } \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH CHARACTERISTICS |  |  |  |  |  |  |
| Analog Signal Range, $\mathrm{V}_{\text {ANALOG }}$ |  | Full | 0 | - | V+ | V |
| ON-Resistance, ron | $\mathrm{V}+=3.0 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}$ (see Figure 5, Note 11) | 25 | - | 190 | 220 | $\Omega$ |
|  |  | Full | - | - | 250 | $\Omega$ |
| ron Matching Between Channels, $\Delta \mathrm{r}_{\mathrm{ON}}$ | $\begin{aligned} & \mathrm{V}+=3.0 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V} \\ & \text { (Notes } 9,11 \text { ) } \end{aligned}$ | 25 | - | 1 | 3 | $\Omega$ |
|  |  | Full | - | - | 5 | $\Omega$ |
| $\mathrm{r}_{\text {ON }}$ Flatness, $\mathrm{r}_{\text {FLAT(ON }}$ | $\mathrm{V}+=3.0 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=0.5 \mathrm{~V}, 1.5 \mathrm{~V}$ (Notes 10, 11) | 25 | - | 48 | 90 | $\Omega$ |
|  |  | Full | - | - | 90 | $\Omega$ |
| NO or NC OFF Leakage Current, $\mathrm{I}_{\mathrm{NO}(\mathrm{OFF})}$ or $\mathrm{I}_{\mathrm{NC}(\mathrm{OFF})}$ | $\begin{aligned} & \mathrm{V}+=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}, 3 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}, 1 \mathrm{~V} \\ & \text { (Note 8) } \end{aligned}$ | 25 | -3 | - | 3 | nA |
|  |  | Full | -5 | - | 5 | nA |
| COM OFF Leakage Current, ICOM(OFF) | $\begin{aligned} & \mathrm{V}+=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=3 \mathrm{~V}, 1 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1 \mathrm{~V}, 3 \mathrm{~V} \\ & \text { (Note 8) } \end{aligned}$ | 25 | -3 | - | 3 | nA |
|  |  | Full | -5 | - | 5 | nA |
| COM ON Leakage Current, ${ }^{\text {ICOM (ON }}$ ) | $\mathrm{V}+=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}, 3 \mathrm{~V}$, or $\mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=1 \mathrm{~V}, 3 \mathrm{~V}$, or floating (Note 8) | 25 | -3 | - | 3 | nA |
|  |  | Full | -5 | - | 5 | nA |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Input Voltage High, $\mathrm{V}_{\text {INH }}$ |  | Full | 2.0 | 1.0 | - | V |
| Input Voltage Low, $\mathrm{V}_{\text {INL }}$ |  | Full | - | 0.8 | 0.5 | V |
| Input Current, ${ }_{\text {I }}$, ${ }^{\text {, }}$, $\mathrm{I}_{\text {INL }}$ | $\mathrm{V}+=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}+$ | Full | -0.5 | - | 0.5 | $\mu \mathrm{A}$ |

## Electrical Specifications +3V Supply Test Conditions: $\mathrm{V}+=+2.7 \mathrm{~V}$ to $+3.6 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{AH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{AL}}=0.8 \mathrm{~V}$ (Note 6), Unless Otherwise Specified. (Continued)

| PARAMETER | TEST CONDITIONS | TEMP ( ${ }^{\circ} \mathrm{C}$ ) | $\begin{gathered} \text { MIN } \\ \text { (Notes 7, 12) } \end{gathered}$ | TYP | $\begin{gathered} \text { MAX } \\ \text { (Notes 7, 12) } \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |  |
| Inhibit Turn-ON Time, ${ }_{\text {ON }}$ | $\begin{aligned} & \mathrm{V}+=2.7 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \\ & \mathrm{~V}_{\mathrm{IN}}=0 \text { to } 3 \text { (see Figure 1) } \end{aligned}$ | 25 | - | 144 | - | ns |
|  |  | Full | - | 165 | - | ns |
| Inhibit Turn-OFF Time, toff | $\begin{aligned} & \mathrm{V}+=2.7 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \\ & \mathrm{~V}_{\mathrm{IN}}=0 \text { to } 3 \text { (see Figure 1) } \end{aligned}$ | 25 | - | 53 | - | ns |
|  |  | Full | - | 60 | - | ns |
| Address Transition Time, ${ }_{\text {t }}$ (RANS | $\begin{aligned} & \mathrm{V}+=2.7 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \\ & \mathrm{~V}_{\mathrm{IN}}=0 \text { to } 3 \text { (see Figure 1) } \end{aligned}$ | 25 | - | 145 | - | ns |
|  |  | Full | - | 180 | - | ns |
| Break-Before-Make Time Delay, $\mathrm{t}_{\text {D }}$ | $\begin{aligned} & \mathrm{V}+=3.6 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}}=0 \text { to } 3 \text { (see Figure 3) } \end{aligned}$ | Full | - | 35 | - | ns |
| Charge Injection, Q | $\mathrm{C}_{\mathrm{L}}=1.0 \mathrm{nF}, \mathrm{V}_{\mathrm{G}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{G}}=0 \Omega$ (see Figure 2) | 25 | - | 0.5 | - | pC |
| OFF-Isolation | $\mathrm{R}_{\mathrm{L}}=50 \Omega, C_{L}=5 p F, f=1 \mathrm{MHz}$ (see Figure 4) | 25 | - | 75 | - | dB |
| Crosstalk (Channel-to-Channel) | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz}$ (see Figure 6) | 25 | - | -85 | - | dB |
| NO or NC OFF Capacitance, C OFF | $f=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=0 \mathrm{~V}$ (see Figure 7 ) | 25 | - | 4 | - | pF |
| COM OFF Capacitance, $\mathrm{C}_{\text {COM (OFF) }}$ | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=0 \mathrm{~V}$ (see Figure 7 ) | 25 | - | 6 | - | pF |
| COM ON Capacitance, CCOM(ON) | $f=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=0 \mathrm{~V}$ (see Figure 7 ) | 25 | - | 12 | - | pF |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |
| Positive Supply Current, I+ | $\mathrm{V}+=3.6 \mathrm{~V}, \mathrm{~V}_{1 \mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}+$, all channels on or off | Full | -1 | 0.0001 | 1 | $\mu \mathrm{A}$ |

Electrical Specifications + 12V Supply Test Conditions: $\mathrm{V}+=+10.8 \mathrm{~V}$ to $+13.2 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=4 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.8 \mathrm{~V}$ (Note 6 ),
Unless Otherwise Specified.

| PARAMETER | TEST CONDITIONS | TEMP ( ${ }^{\circ} \mathrm{C}$ ) | $\begin{gathered} \text { MIN } \\ \text { (Notes 7, 12) } \end{gathered}$ | TYP | $\begin{gathered} \text { MAX } \\ \text { (Notes 7, 12) } \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH CHARACTERISTICS |  |  |  |  |  |  |
| Analog Signal Range, $\mathrm{V}_{\text {ANALOG }}$ |  | Full | 0 | - | V+ | V |
| ON-Resistance, ron | $\begin{aligned} & \mathrm{V}+=12.0 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=9 \mathrm{~V} \\ & \text { (see Figure 5, Note 11) } \end{aligned}$ | 25 | - | 45 | 50 | $\Omega$ |
|  |  | Full | - | - | 70 | $\Omega$ |
| ron Matching Between Channels, $\Delta r_{\mathrm{ON}}$ | $\begin{aligned} & \mathrm{V}+=12.0 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=9 \mathrm{~V} \\ & \text { (Notes } 9,11 \text { ) } \end{aligned}$ | 25 | - | 0.5 | 3 | $\Omega$ |
|  |  | Full | - | - | 5 | $\Omega$ |
| $\mathrm{r}_{\text {ON }}$ Flatness, $\mathrm{r}_{\text {FLAT(ON }}$ | $\begin{aligned} & \mathrm{V}+=13.2 \mathrm{~V}, \mathrm{I}_{\text {com }}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}, 6 \mathrm{~V}, 9 \mathrm{~V} \\ & (\text { Notes } 10,11) \end{aligned}$ | 25 | - | 5 | 6 | $\Omega$ |
|  |  | Full | - | - | 10 | $\Omega$ |
| NO or NC OFF Leakage Current, $\mathrm{I}_{\mathrm{NO}(\mathrm{OFF})}$ or $\mathrm{I}_{\mathrm{NC}(\mathrm{OFF})}$ | $\begin{aligned} & \mathrm{V}+=13.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}, 12 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=12 \mathrm{~V}, 1 \mathrm{~V} \\ & (\text { Note } 7) \end{aligned}$ | 25 | -3 | - | 3 | nA |
|  |  | Full | -5 | - | 5 | nA |
| COM OFF Leakage Current, ${ }^{\text {ICOM(OFF) }}$ | $\begin{aligned} & \mathrm{V}+=13.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=12 \mathrm{~V}, 1 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1 \mathrm{~V}, 12 \mathrm{~V} \\ & (\text { Note } 7) \end{aligned}$ | 25 | -3 | - | 3 | nA |
|  |  | Full | -5 | - | 5 | nA |
| COM ON Leakage Current, ICOM(ON) | $\mathrm{V}+=13.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}, 12 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1 \mathrm{~V}, 12 \mathrm{~V} \text { or }$ floating (Note 7) | 25 | -3 | - | 3 | nA |
|  |  | Full | -5 | - | 5 | nA |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Input Voltage High, $\mathrm{V}_{\text {INH }}$ |  | Full | 2.9 | 2.5 | - | V |
| Input Voltage Low, $\mathrm{V}_{\text {INL }}$ |  | Full | - | 2.3 | 0.8 | V |
| Input Current, $\mathrm{I}_{\text {INH }}, \mathrm{I}_{\text {INL }}$ | $\mathrm{V}+=13 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}+$ | Full | -0.5 | - | 0.5 | $\mu \mathrm{A}$ |


| PARAMETER | TEST CONDITIONS | TEMP ( ${ }^{\circ} \mathrm{C}$ ) | MIN <br> (Notes 7, 12) | TYP | MAX (Notes 7, 12) | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |  |
| Inhibit Turn-ON Time, ${ }^{\text {ON }}$ | $\begin{aligned} & \mathrm{V}_{+}=10.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=10 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \\ & \mathrm{~V}_{\mathrm{IN}}=0 \text { to } 4 \text {, (see Figure 1) } \end{aligned}$ | 25 | - | 25 | - | ns |
|  |  | Full | - | 30 | - | ns |
| Inhibit Turn-OFF Time, ${ }^{\text {OFF }}$ | $\begin{aligned} & \mathrm{V}_{+}=10.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=10 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \\ & \mathrm{~V}_{\mathrm{IN}}=0 \text { to } 4 \text {, (see Figure 1) } \end{aligned}$ | 25 | - | 24 | - | ns |
|  |  | Full | - | 30 | - | ns |
| Address Transition Time, $\mathrm{t}_{\text {TRANS }}$ | $\begin{aligned} & \mathrm{V}_{+}=10.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=10 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \\ & \mathrm{~V}_{\mathrm{IN}}=0 \text { to } 4 \text {, (see Figure 1) } \end{aligned}$ | 25 | - | 35 | - | ns |
|  |  | Full | - | 50 | - | ns |
| Break-Before-Make Time Delay, $\mathrm{t}_{\mathrm{D}}$ | $\begin{aligned} & \mathrm{V}+=13.0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=10 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}}=0 \text { to } 4 \text { (see Figure } 3 \text { ) } \end{aligned}$ | Full | - | 9 | - | ns |
| Charge Injection, Q | $\mathrm{C}_{\mathrm{L}}=1.0 \mathrm{nF}, \mathrm{V}_{\mathrm{G}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{G}}=0 \Omega$ (see Figure 2) | 25 | - | 1.2 | - | pC |
| OFF-Isolation | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz}$, (see Figure 4) | 25 | - | 75 | - | dB |
| Crosstalk (Channel-to-Channel) | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz}$, (see Figure 6) | 25 | - | -85 | - | dB |
| NO or NC OFF Capacitance, CoFF | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=0 \mathrm{~V}$, (see Figure 7) | 25 | - | 4 | - | pF |
| COM OFF Capacitance, COM(OFF) | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=0 \mathrm{~V}$, (see Figure 7) | 25 | - | 6 | - | pF |
| COM ON Capacitance, $\mathrm{C}_{\text {COM(ON) }}$ | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=0 \mathrm{~V}$, (see Figure 7) | 25 | - | 12 | - | pF |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |
| Positive Supply Current, I+ | $\mathrm{V}+=13.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}+$, all channels on or off | Full | -1 | 0.0001 | 1 | $\mu \mathrm{A}$ |

NOTES:
6. $\mathrm{V}_{\mathrm{IN}}=$ input voltage to perform proper function.
7. The algebraic convention, whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet.
8. Leakage parameter is $100 \%$ tested at high temp, and guaranteed by correlation at $+25^{\circ} \mathrm{C}$.
9. $\Delta r_{\mathrm{ON}}=r_{\mathrm{ON}}(\mathrm{MAX})-\mathrm{r}_{\mathrm{ON}}(\mathrm{MIN})$.
10. Flatness is defined as the difference between the maximum and minimum value of ON-resistance over the specified analog signal range.
11. Limits established by characterization and are not production tested.
12. Parameters with MIN and/or MAX limits are $100 \%$ tested at $+25^{\circ} \mathrm{C}$, unless otherwise specified. Temperature limits established by characterization and are not production tested.

## Test Circuits and Waveforms



Logic input waveform is inverted for switches that have the opposite logic sense.


Repeat test for other switches. $C_{L}$ includes fixture and stray capacitance.

$$
V_{\text {OUT }}=V_{(N O \text { or } N C)} \frac{R_{L}}{R_{L}+r_{O N}}
$$

FIGURE 1B. TEST CIRCUIT

Test Circuits and Waveforms (Continued)


Logic input waveform is inverted for switches that have the opposite logic sense.


Repeat test for other switches. $\mathrm{C}_{\mathrm{L}}$ includes fixture and stray capacitance.

$$
V_{\text {OUT }}=V_{\text {(NO or NC) }} \frac{R_{L}}{R_{L}+r_{O N}}
$$

FIGURE 1D. ADDRESS TEST CIRCUIT

FIGURE 1. SWITCHING TIMES


FIGURE 2A. MEASUREMENT POINTS
FIGURE 2B. TEST CIRCUIT
FIGURE 2. CHARGE INJECTION


Repeat test for other switches. $C_{L}$ includes fixture and stray capacitance.

FIGURE 3. BREAK-BEFORE-MAKE TIME

## Test Circuits and Waveforms (Continued)



FIGURE 4. OFF-ISOLATION TEST CIRCUIT


FIGURE 6. CROSSTALK TEST CIRCUIT

## Detailed Descriptions

The ISL43410 operates from a single 2 V to 12 V supply with low ON-resistance ( $115 \Omega$ ) and high speed operation ( $\mathrm{t}_{\mathrm{ON}}=60 \mathrm{~ns}, \mathrm{t}_{\mathrm{OFF}}=30 \mathrm{~ns}$ ). The ISL43410 is especially well suited to portable battery powered equipment thanks to the low operating supply voltage ( 2.0 V ), low power consumption $(3 \mu \mathrm{~W})$, low leakage currents ( 5 nA max), and the tiny MSOP and QFN packaging. High frequency applications also benefit from the wide bandwidth, and the very high OFF-isolation ( 75 dB ) and crosstalk rejection ( -85 dB ).

## Supply Sequencing And Overvoltage Protection

With any CMOS device, proper power supply sequencing is required to protect the device from excessive input currents, which might permanently damage the IC. All I/O pins contain ESD protection diodes from the pin to $\mathrm{V}+$ and GND (see Figure 8). To prevent forward biasing these diodes, $\mathrm{V}+$ must be applied before any input signals, and input signal


FIGURE 5. $\mathrm{r}_{\mathrm{ON}}$ TEST CIRCUIT


FIGURE 7. CAPACITANCE TEST CIRCUIT
voltages must remain between $V+$ and GND. If these conditions cannot be guaranteed, then one of the following two protection methods should be employed.
Logic inputs can easily be protected by adding a $1 \mathrm{k} \Omega$ resistor in series with the input (see Figure 8). The resistor limits the input current below the threshold that produces permanent damage, and the sub-microamp input current produces an insignificant voltage drop during normal operation.
This method is not applicable for the signal path inputs. Adding a series resistor to the switch input defeats the purpose of using a low $\mathrm{r}_{\mathrm{ON}}$ switch, so two small signal diodes can be added in series with the supply pins to provide overvoltage protection for all pins (see Figure 8). These additional diodes limit the analog signal from 1 V below $\mathrm{V}+$ to 1 V above GND. The low leakage current performance is unaffected by this approach, but the switch resistance may increase, especially at low supply voltages.


FIGURE 8. OVERVOLTAGE PROTECTION

## Power-Supply Considerations

The ISL43410 construction is typical of most CMOS analog switches, except that they have only two supply pins: V+ and GND. V+ and GND drive the internal CMOS switches and set their analog voltage limits. Unlike switches with a 13 V maximum supply voltage, the ISL43410's 15 V maximum supply voltage provides plenty of room for the $10 \%$ tolerance of 12 V supplies, as well as room for overshoot and noise spikes.

The minimum recommended supply voltage is 2.0 V . It is important to note that the input signal range, switching times, and ON-resistance degrade at lower supply voltages. Refer to the Electrical Specification" tables beginning on page 3 and "Typical Performance Curves" on page 10 for details.

V+ and GND also power the internal logic and level shifters. The level shifters convert the input logic levels to switched V+ and GND signals to drive the analog switch gate terminals.

This device cannot be operated with bipolar supplies because the input switching point becomes negative in this configuration.

## Logic-Level Thresholds

The ISL43410 is TTL compatible ( 0.8 V and 2.4 V ) over a supply range of 3 V to 11 V (see Figure 11). At 12 V , the $\mathrm{V}_{\mathrm{IH}}$ level is about 2.5 V . This is still below the TTL guaranteed high output minimum level of 2.8 V , but noise margin is reduced. For best results with a 12 V supply, use a logic family that provides a $\mathrm{V}_{\mathrm{OH}}$ greater than 3 V .
The digital input stages draw supply current whenever the digital input voltage is not at one of the supply rails (see Figure 12). Driving the digital input signals from GND to $\mathrm{V}+$ with a fast transition time minimizes power dissipation. The ISL43410 has been designed to minimize the supply current whenever the digital input voltage is not driven to the supply rails ( 0 V to $\mathrm{V}+$ ). For example, driving the device with 3 V logic ( 0 V to 3 V ) while operating with a 5 V supply, the device draws only $10 \mu \mathrm{~A}$ of current (see Figure 12 for $\mathrm{V}_{\mathrm{IN}}=3 \mathrm{~V}$ ).

Similar devices of competitors can draw $8 x$ this amount of current.

## High-Frequency Performance

In $50 \Omega$ systems, signal response is reasonably flat even past 100 MHz (see Figure 17). Figure 17 also illustrates that the frequency response is very consistent over a wide $V+$ range, and for varying analog signal levels.

An OFF switch acts like a capacitor and passes higher frequencies with less attenuation, resulting in signal feed through from a switch's input to its output. OFF-Isolation is the resistance to this feed through, while crosstalk indicates the amount of feed through from one switch to another. Figure 18 details the high OFF-Isolation and crosstalk rejection provided by this family. At 10 MHz , OFF-Isolation is about 55 dB in $50 \Omega$ systems, decreasing approximately 20 dB per decade as frequency increases. Higher load impedances decrease OFF-Isolation and crosstalk rejection due to the voltage divider action of the switch OFF impedance and the load impedance.

## Leakage Considerations

Reverse ESD protection diodes are internally connected between each analog-signal pin and both $V+$ and GND. One of these diodes conducts if any analog signal exceeds $\mathrm{V}+$ or GND.

Virtually all the analog leakage current comes from the ESD diodes to $\mathrm{V}+$ or GND. Although the ESD diodes on a given signal pin are identical and therefore fairly well balanced, they are reverse biased differently. Each is biased by either V+ or GND and the analog signal. This means their leakages will vary as the signal varies. The difference in the two diode leakages to the $\mathrm{V}+$ and GND pins constitutes the analog-signal-path leakage current. All analog leakage current flows between each pin and one of the supply terminals, not to the other switch terminal. This is why both sides of a given switch can show leakage currents of the same or opposite polarity. There is no connection between the analog signal paths and $V+$ or GND.

Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless Otherwise Specified.


FIGURE 9. ON-RESISTANCE vs SUPPLY VOLTAGE


FIGURE 11. DIGITAL SWITCHING POINT vs SUPPLY VOLTAGE


FIGURE 13. TURN-ON TIME vs SUPPLY VOLTAGE


FIGURE 10. ON-RESISTANCE vs SWITCH VOLTAGE


FIGURE 12. SUPPLY CURRENT vs DIGITAL ADDRESS INPUT VOLTAGE


FIGURE 14. TURN-OFF TIME vs SUPPLY VOLTAGE

Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless Otherwise Specified. (Continued)


FIGURE 15. ADDRESS TRANS TIME vs SUPPLY VOLTAGE


FIGURE 17. FREQUENCY RESPONSE


FIGURE 16. CHARGE INJECTION vs SWITCH VOLTAGE


FIGURE 18. CROSSTALK AND OFF-ISOLATION

## Die Characteristics

SUBSTRATE POTENTIAL (POWERED UP):
GND
TRANSISTOR COUNT:
193
PROCESS:
Si Gate CMOS

## Package Outline Drawing

## L16.3x3

16 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE Rev 2, 4/07

$\underline{\underline{\text { TOP VIEW }}}$


TYPICAL RECOMMENDED LAND PATTERN

$\underline{\underline{\text { BOTTOM VIEW }}}$


DETAIL "X"

NOTES:

1. Dimensions are in millimeters.

Dimensions in ( ) for Reference Only.
2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
3. Unless otherwise specified, tolerance: Decimal $\pm 0.05$
4. Dimension $b$ applies to the metallized terminal and is measured between 0.15 mm and 0.30 mm from the terminal tip.
5. Tiebar shown (if present) is a non-functional feature.
6. The configuration of the pin \#1 identifier is optional, but must be located within the zone indicated. The pin \#1 identifier may be either a mold or mark feature.

## Mini Small Outline Plastic Packages (MSOP)



NOTES:

1. These package dimensions are within allowable dimensions of JEDEC MO-187BA.
2. Dimensioning and tolerancing per ANSI Y14.5M-1994.
3. Dimension " $D$ " does not include mold flash, protrusions or gate burrs and are measured at Datum Plane. Mold flash, protrusion and gate burrs shall not exceed 0.15 mm ( 0.006 inch) per side.
4. Dimension "E1" does not include interlead flash or protrusions and are measured at Datum Plane. $-\mathrm{H}-$ Interlead flash and protrusions shall not exceed 0.15 mm ( 0.006 inch) per side.
5. Formed leads shall be planar with respect to one another within $0.10 \mathrm{~mm}(.004)$ at seating Plane.
6. " $L$ " is the length of terminal for soldering to a substrate.
7. " $N$ " is the number of terminal positions.
8. Terminal numbers are shown for reference only.
9. Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall be 0.08 mm ( 0.003 inch) total in excess of "b" dimension at maximum material condition. Minimum space between protrusion and adjacent lead is 0.07 mm ( 0.0027 inch).
10. Datums $-\mathrm{A}-$ and $-\mathrm{B}-$ to be determined at Datum plane $-\mathrm{H}-$.
11. Controlling dimension: MILLIMETER. Converted inch dimensions are for reference only

M10.118 (JEDEC MO-187BA)
10 LEAD MINI SMALL OUTLINE PLASTIC PACKAGE

| SYMBOL | INCHES |  | MILLIMETERS |  | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |  |
| A | 0.037 | 0.043 | 0.94 | 1.10 | - |
| A1 | 0.002 | 0.006 | 0.05 | 0.15 | - |
| A2 | 0.030 | 0.037 | 0.75 | 0.95 | - |
| b | 0.007 | 0.011 | 0.18 | 0.27 | 9 |
| c | 0.004 | 0.008 | 0.09 | 0.20 | - |
| D | 0.116 | 0.120 | 2.95 | 3.05 | 3 |
| E1 | 0.116 | 0.120 | 2.95 | 3.05 | 4 |
| e | 0.020 BSC |  | 0.50 BSC |  | - |
| E | 0.187 | 0.199 | 4.75 | 5.05 | - |
| L | 0.016 | 0.028 | 0.40 | 0.70 | 6 |
| L1 | 0.037 REF |  | 0.95 REF |  | - |
| N | 10 |  | 10 |  | 7 |
| R | 0.003 | - | 0.07 | - | - |
| R1 | 0.003 | - | 0.07 | - | - |
| $\theta$ | $5^{0}$ | $15^{\circ}$ | $5^{0}$ | $15^{\circ}$ | - |
| $\alpha$ | $0^{0}$ | $6^{0}$ | $0^{0}$ | $6^{0}$ | - |

Rev. 0 12/02

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

[^0]For information regarding Intersil Corporation and its products, see www.intersil.com

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Analog Switch ICs category:
Click to view products by Renesas manufacturer:

Other Similar products are found below :
PI5A100QEX DG9233EDY-GE3 NLAS4684FCTCG NLAS5223BLMNR2G NLV74HC4066ADR2G MC74HC4067ADTG
NCN2612BMTTWG NLX2G66DMUTCG NS5A4684SMNTAG 732480R 733995E 425541DB 425528R 099044FB FSA221UMX MAX4888ETI+T MAX4760EWX+T NLAS3799BMNR2G NLAS5123MNR2G NLAS7222AMTR2G MAX14807ECB+ MAX4968ECM+ PI5A4157CEX NLV14066BDG LC78615E-01US-H PI5A4599BCEX PI5A3157BZUEX NLAS4717EPFCT1G PI5A3167CCEX MAX4744ELB+T MAX4802ACXZ+ SLAS3158MNR2G PI5A392AQE MAX4744HELB+T PI5A4157ZUEX MC74HC4067ADTR2G PI5A4158ZAEX PI5A3166TAEX MAX4901EBL+T MAX14510EEVB+T PI3A3899ZTEX MAX4996ETG+T MAX4889AETO+T MAX14508EEVB+T MAX4701ETE+T MAX4996LETG+T NLX2G66FCTAG TMUX136RSER HV2605FG-G ISL43141IRZ


[^0]:    Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

