The Intersil ISL76120 dual 2:1 multiplexer IC is a single supply part that can operate from a single 2.7 V to 5.5 V supply. It contains two SPDT (Single Pole/Double Throw) switches configured as a DPDT. The part was designed for switching between USB high-speed and USB full-speed sources in portable battery powered products.
The normally-closed (NC) FSx switches can swing rail-to-rail and were specifically designed to pass USB full speed data signals ( 12 Mbps ) that range from OV to 3.6 V . The normally-open (NO) HSx switches have high bandwidth and low capacitance and were specifically designed to pass USB high speed data signals (480Mbps) with minimal distortion.

The part can be used in a variety of automotive entertainment and infotainment applications where consumer USB devices such as Portable Media Players (PMPs) are to be connected to embedded systems. The product allows switching between a high-speed transceiver and a full-speed transceiver while connected to a single USB host. Additionally, the part can be used for charge control of PMPs.

The digital logic inputs are 1.8 V logic compatible when operated with a 2.7 V to 3.6 V supply. The part has an enable pin to open all switches. It can be used to facilitate proper bus disconnect and connection when switching between the USB sources.
The ISL76120 is available in a $10 \mathrm{Ld} 3 \mathrm{~mm} \times 3 \mathrm{~mm}$ TDFN package. It operates across a temperature range of $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$.

## Features

- High speed (480Mbps) and full speed (12Mbps) signaling capability per USB 2.0
- 1.8 V logic compatible ( 2.7 V to +3.6 V supply)
- Enable pin to open all switches, simplifies multiple USB client management
- -3dB frequency
- HSx switches............................................ . 880MHz
- FSx switches . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 550MHz
- Crosstalk at 1MHz . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -70dB
- Off-isolation at 100kHz. . . . . . . . . . . . . . . . . . . . . . . . . -98dB
- Single supply operation (VDD). . . . . . . . . . . . . . . . . 2.7V to 5.5 V
- Available in TDFN package
- Robust ESD rating . . . . . . . . . . . . . . . . . . . . . . . . $>8.5 \mathrm{kV}$ HBM
- Ultra-low operating current ............................ 60nA
- $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ Operation
- AEC-Q100 qualified component
- Pb-Free (RoHS Compliant)


## Applications

- Automotive
- USB docks
- MP3 and PMP player attach kits
- Infotainment systems
- After market automotive options


FIGURE 1. APPLICATION BLOCK DIAGRAM

## Pin Configuration



NOTE:

1. $\operatorname{ISL} 76120$ Switches Shown for $\mathrm{IN}=$ Logic " 0 " and $\mathrm{EN}=$ Logic " 1 ".

## Truth Table

| ISL76120 |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| EN | IN | FSD1, FSD2 | HSD1, HSD2 |  |
| 1 | 0 | ON | OFF |  |
| 1 | 1 | OFF | ON |  |
| 0 | X | OFF | OFF |  |

Logic " 0 " when $\leq 0.5 \mathrm{~V}$, Logic " 1 " when $\geq 1.4 \mathrm{~V}$ with a 2.7 V to 3.6 V Supply. X = Don't Care

## Pin Descriptions

| ISL76120 |  |  |
| :---: | :---: | :--- |
| PIN <br> NUMBER | NAME | FUNCTION |
| 1 | VDD | Power Supply |
| 2 | IN | Select Logic Control Input |
| 3 | COMD1 | USB Common Port |
| 4 | COMD2 | USB Common Port |
| 5 | GND | Ground Connection |
| 6 | FSD2 | Full Speed USB Differential Port |
| 7 | FSD1 | Full Speed USB Differential Port |
| 8 | HSD2 | High Speed USB Differential Port |
| 9 | HSD1 | High Speed USB Differential Port |
| 10 | EN | Bus Switch Enable |
| 2 |  |  |

## Ordering Information

| PART NUMBER <br> (Notes 2, 3, 4) | PART MARKING | TEMP. RANGE <br> $\left({ }^{\circ} \mathbf{C}\right)$ | PACKAGE <br> (RoHS Compliant) | PKG. DWG. \# |
| :--- | :--- | :--- | :--- | :--- |
| ISL76120ARTZ | 6120 | -40 to +105 | 10 Ld 3x3 TDFN | L10.3x3A |

NOTES:
2. Add "-T*" suffix for tape and reel. Please refer to TB347 for details on reel specifications.
3. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100\% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations). Intersil Pb -free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
4. For Moisture Sensitivity Level (MSL), please see product information page for ISL76120. For more information on MSL, please see tech brief TB363.

Absolute Maximum Ratings

| $V_{\text {DD }}$ to GND | -0.3V to 6.0V |
| :---: | :---: |
| Input Voltages |  |
| FSD2, FSD1, HSD2, HSD1 (Note 5) | -1V to ( ( $\mathrm{V}_{\mathrm{DD}}$ ) $\left.+0.3 \mathrm{~V}\right)$ |
| IN, EN (Note 5) | -0.3 V to ( ( $\mathrm{V}_{\mathrm{DD}}$ ) $\left.+0.3 \mathrm{~V}\right)$ |
| Output Voltages |  |
| COMD1, COMD2 (Note 5) | -1 V to 5V |
| Continuous Current (HSD2, HSD1, FSD2, FSD1) | $\pm 40 \mathrm{~mA}$ |
| Peak Current (HSD2, HSD1, FSD2, FSD1) |  |
| (Pulsed 1ms, 10\% Duty Cycle, Max) | $\pm 100 \mathrm{~m}$ |

## Thermal Information

| Thermal Resistance (Typical) | $\theta_{\text {JA }}\left({ }^{\circ} \mathbf{C} / \mathbf{W}\right)$ | $\theta_{\text {JC }}\left({ }^{\circ} \mathbf{C} / \mathbf{W}\right)$ |
| :---: | :---: | :---: |
| 10 Ld 3x3 TDFN Package (Notes 6, 7). | 50 |  |
| Maximum Junction Temperature (Plastic Package) $\ldots . . . . . . . .+150^{\circ} \mathrm{C}$ |  |  |
| Maximum Storage Temperature Range................ $65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |  |  |
| Pb-Free Reflow Profile |  |  |

## Operating Conditions

Temperature Range
$-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$
$V_{D D}$ Supply Voltage Range 2.7 V to 5.5 V

$$
0 \text { veluv }
$$

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

NOTES:
5. Signals on FSD1, FSD2, HSD1, HSD2, COMD1, COMD2, EN, IN exceeding VD or GND by specified amount are clamped. Limit current to maximum current ratings.
6. $\theta_{\mathrm{JA}}$ is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379.
7. For $\theta_{\mathrm{JC}}$, the "case temp" location is the center of the exposed metal pad on the package underside.

Electrical Specifications Test Conditions: $\mathrm{V}_{\mathrm{DD}}=+3.3 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=1.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{ENH}}=1.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{ENL}}=0.5 \mathrm{~V}$, (Note 8 ). Boldface limits apply across the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$.

| PARAMETER | TEST CONDITIONS | TEMP <br> $\left({ }^{\circ} \mathrm{C}\right)$ | MIN <br> (Notes 9, 10) | TYP | $\begin{gathered} \text { MAX } \\ (\text { Notes } 9,10) \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH CHARACTERISTICS |  |  |  |  |  |  |
| NC Switches (FSD1, FSD2) |  |  |  |  |  |  |
| Analog Signal Voltage Range, V ${ }_{\text {ANALOG }}$ | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{IN}=0 \mathrm{~V}, \mathrm{EN}=3.3 \mathrm{~V}$ | Full | 0 | - | VDD | V |
| ON-Resistance, $\mathrm{r}_{\mathrm{ON}}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{IN}=0.5 \mathrm{~V}, \mathrm{EN}=1.4 \mathrm{~V}, \mathrm{I}_{\mathrm{COMx}}=40 \mathrm{~mA}, \\ & \mathrm{~V}_{\mathrm{FSD} 1} \text { or } \mathrm{V}_{\mathrm{FSD} 2}=0 \mathrm{~V} \text { to } 3.3 \mathrm{~V}(\text { see Figure } 5) \end{aligned}$ | +25 | - | 7 | 10 | $\Omega$ |
|  |  | Full | - | 7.8 | 15 | $\Omega$ |
| $\mathrm{r}_{\mathrm{ON}}$ Matching Between Channels, $\Delta \mathrm{r}_{\mathrm{ON}}$ | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{IN}=0.5 \mathrm{~V}, \mathrm{EN}=1.4 \mathrm{~V}, \mathrm{I}_{\mathrm{COMx}}=40 \mathrm{~mA},$ <br> $\mathrm{V}_{\mathrm{FSD} 1}$ or $\mathrm{V}_{\mathrm{FSD}}=$ Voltage at max $\mathrm{r}_{\mathrm{ON}}$ over signal range of OV to 3.3 V (Note 12) | +25 | - | 0.1 | 1.2 | $\Omega$ |
|  |  | Full | - | 0.7 | 1.4 | $\Omega$ |
| $\mathrm{r}_{\text {ON }}$ Flatness, $\mathrm{r}_{\text {FLAT(ON }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{IN}=0.5 \mathrm{~V}, \mathrm{EN}=1.4 \mathrm{~V}, \mathrm{I}_{\mathrm{COMx}}=40 \mathrm{~mA}, \\ & \mathrm{~V}_{\mathrm{FSD} 1} \text { or } \mathrm{V}_{\mathrm{FSD} 2}=0 \mathrm{~V} \text { to } 3.3 \mathrm{~V}(\text { Note 11 }) \end{aligned}$ | +25 | - | 4 | 6 | $\Omega$ |
|  |  | Full | - | 4.1 | 8 | $\Omega$ |
| OFF Leakage Current, $\mathrm{I}_{\text {FSX(OFF) }}$ | $\begin{aligned} & \mathrm{V}+=3.6 \mathrm{~V}, \mathrm{IN}=3.6 \mathrm{~V}, \mathrm{EN}=0 \mathrm{~V} \text { and } 3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{COMx}}=0.3 \mathrm{~V}, 3 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{FSX}}=3 \mathrm{~V}, 0.3 \mathrm{~V} \end{aligned}$ | +25 | -20 | 0.4 | 20 | nA |
|  |  | Full | -70 | 0.6 | 70 | nA |
| ON Leakage Current, $\mathrm{I}_{\mathrm{FSX}}(\mathrm{ON})$ | $\begin{aligned} & \mathrm{V}+=3.6 \mathrm{~V}, \mathrm{IN}=0 \mathrm{~V}, \mathrm{EN}=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{COMx}}=0.3 \mathrm{~V}, 3 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{FSX}}=0.3 \mathrm{~V}, 3 \mathrm{~V} \end{aligned}$ | +25 | -20 | 2 | 20 | nA |
|  |  | Full | -70 | 4.7 | 70 | nA |
| NO Switches (HSD1, HSD2) |  |  |  |  |  |  |
| Analog Signal Voltage Range, $\mathrm{V}_{\text {ANALOG }}$ | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{IN}=3.3 \mathrm{~V}, \mathrm{EN}=3.3 \mathrm{~V}$ | Full | 0 | - | VDD | V |
| ON-Resistance, $\mathrm{r}_{\mathrm{ON}}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{IN}=1.4 \mathrm{~V}, \mathrm{EN}=1.4 \mathrm{~V}, \mathrm{I}_{\mathrm{COMx}}=1 \mathrm{~mA}, \\ & \mathrm{~V}_{\mathrm{HSD}} \text { or } \mathrm{V}_{\mathrm{HSD} 1}=3.3 \mathrm{~V}(\text { see Figure } 4) \end{aligned}$ | +25 | - | 25 | 30 | $\Omega$ |
|  |  | Full | - | 29 | 35 | $\Omega$ |
| ON-Resistance, $\mathrm{r}_{\mathrm{ON}}$ | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{IN}=1.4 \mathrm{~V}, \mathrm{EN}=1.4 \mathrm{~V}, \mathrm{I}_{\mathrm{COMx}}=40 \mathrm{~mA}, \mathrm{~V}_{\mathrm{HSD} 2}$ or $\mathrm{V}_{\mathrm{HSD} 1}=0 \mathrm{~V}$ to 400 mV (see Figure 4) | +25 | - | 4.5 | 6 | $\Omega$ |
|  |  | Full | - | 5.1 | 9 | $\Omega$ |
| $\mathrm{r}_{\mathrm{ON}}$ Matching Between Channels, $\Delta^{\text {r }}$ ON | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{IN}=1.4 \mathrm{~V}, \mathrm{EN}=1.4 \mathrm{~V}, \mathrm{I}_{\mathrm{COMx}}=40 \mathrm{~mA}$, $\mathrm{V}_{\mathrm{HSD} 2}$ or $\mathrm{V}_{\mathrm{HSD} 1}=$ Voltage at max $\mathrm{r}_{\mathrm{ON}}$, Voltage at max $\mathrm{r}_{\mathrm{ON}}$ over signal range of 0 V to 400 mV (Note 12) | +25 | - | 0.2 | 1.3 | $\Omega$ |
|  |  | Full | - | 0.7 | 1.5 | $\Omega$ |
| $\mathrm{r}_{\text {ON }}$ Flatness, $\mathrm{r}_{\text {FLAT(ON }}$ | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{IN}=1.4 \mathrm{~V}, \mathrm{EN}=1.4 \mathrm{~V}, \mathrm{I}_{\mathrm{COMx}}=40 \mathrm{~mA}, \mathrm{~V}_{\mathrm{HSD} 2}$ or $\mathrm{V}_{\mathrm{HSD1}}=0 \mathrm{~V}$ to 400 mV (Note 11) | +25 | - | 0.4 | 1 | $\Omega$ |
|  |  | Full | - | 0.43 | 1.5 | $\Omega$ |

Electrical Specifications Test Conditions: $\mathrm{V}_{\mathrm{DD}}=+3.3 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=1.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{ENH}}=1.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{ENL}}=0.5 \mathrm{~V}$, (Note 8 ). Boldface limits apply across the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$. (Continued)

| PARAMETER | TEST CONDITIONS | TEMP ( ${ }^{\circ} \mathrm{C}$ ) | MIN <br> (Notes 9, 10) | TYP | $\begin{gathered} \text { MAX } \\ (\underline{\text { Notes } 9, ~ 10)} \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OFF Leakage Current, $\mathrm{I}_{\mathrm{HSD} 2(\mathrm{OFF})}$ or IHSD1(OFF) | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{IN}=0 \mathrm{~V}, \mathrm{EN}=0$ and $3.6 \mathrm{~V}, \mathrm{~V}_{\text {COMD1 }}$ or $\mathrm{V}_{\text {COMD2 }}=3 \mathrm{~V}, 0.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{HSD} 2}$ or $\mathrm{V}_{\mathrm{HSD} 1}=0.3 \mathrm{~V}, 3 \mathrm{~V}$ | +25 | -20 | 0.3 | 20 | nA |
|  |  | Full | -70 | 1 | 70 | nA |
| ON Leakage Current, IHSD2(ON) or IHSD1(ON) | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{IN}=3.6 \mathrm{~V}, \mathrm{EN}=3.6 \mathrm{~V}, \mathrm{~V}_{\text {COMD1 }}$ or $\mathrm{V}_{\text {COMD2 }}=0.3 \mathrm{~V}, 3.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{HSD}}$ or $\mathrm{V}_{\mathrm{HSD}}=0.3 \mathrm{~V}, 3.0 \mathrm{~V}$ | +25 | -20 | 4.8 | 20 | nA |
|  |  | Full | -70 | 5 | 70 | nA |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |  |
| Turn-ON Time, $\mathrm{t}_{\mathrm{ON}}$ | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=45 \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$ (see Figure 2) | +25 | - | 25 | - | ns |
| Turn-OFF Time, ${ }^{\text {toFF }}$ | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=45 \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$ (see Figure 2) | +25 | - | 15 | - | ns |
| Break-Before-Make Time Delay, $\mathrm{t}_{\mathrm{D}}$ | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=45 \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$ (see Figure 3) | +25 | - | 7 | - | ns |
| Skew, tsKEW (HSx Switch) | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{IN}=3.3 \mathrm{~V}, \mathrm{EN}=3.3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=45 \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \\ & \mathrm{t}_{\mathrm{R}}=\mathrm{t}_{\mathrm{F}}=720 \mathrm{ps} \text { at } 480 \mathrm{Mbps},(\text { Duty Cycle }=50 \%) \\ & (\text { see Figure } 8) \end{aligned}$ | +25 | - | 50 | - | ps |
| Total Jitter, $\mathrm{t}_{\mathrm{J}}$ <br> (HSx Switch) | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{IN}=3.3 \mathrm{~V}, \mathrm{EN}=3.3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=45 \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \\ & \mathrm{t}_{\mathrm{R}}=\mathrm{t}_{\mathrm{F}}=720 \mathrm{ps} \text { at } 480 \mathrm{Mbps} \end{aligned}$ | +25 | - | 210 | - | ps |
| Propagation Delay, tpD (HSx Switch) | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{IN}=3.3 \mathrm{~V}, \mathrm{EN}=3.3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=45 \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$ (see Figure 8) | +25 | - | 250 | - | ps |
| Skew, tsKEW (FSx Switch) | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{IN}=0 \mathrm{~V}, \mathrm{EN}=3.3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=39 \Omega, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \\ & \mathrm{t}_{\mathrm{R}}=\mathrm{t}_{\mathrm{F}}=12 \mathrm{~ns} \text { at } 12 \mathrm{Mbps},(\text { Duty Cycle }=50 \%) \\ & (\text { see Figure } 8) \end{aligned}$ | +25 | - | 0.15 | - | ns |
| Rise/Fall Time Mismatch, $\mathbf{t}_{\mathbf{M}}$ (FSx Switch) | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{IN}=0 \mathrm{~V}, \mathrm{EN}=3.3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=39 \Omega, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$, $t_{R}=t_{F}=12 \mathrm{~ns}$ at 12 Mbps , (Duty Cycle $=50 \%$ ) | +25 | - | 10 | - | \% |
| Total Jitter, $\mathrm{t}_{\mathrm{J}}$ (FSx Switch) | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{IN}=0 \mathrm{~V}, \mathrm{EN}=3.3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=39 \Omega, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{t}_{\mathrm{R}}=\mathrm{t}_{\mathrm{F}}=12 \mathrm{~ns} \text { at } 12 \mathrm{Mbps} \end{aligned}$ | +25 | - | 1.6 | - | ns |
| Propagation Delay, tpD (FSx Switch) | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{IN}=0 \mathrm{~V}, \mathrm{EN}=3.3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=39 \Omega, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & (\text { see Figure 8) } \end{aligned}$ | +25 | - | 0.9 | - | ns |
| Crosstalk | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=45 \Omega, \mathrm{f}=1 \mathrm{MHz}$ (see Figure 7) | +25 | - | -70 | - | dB |
| Off Isolation | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=45 \Omega, \mathrm{f}=100 \mathrm{kHz}$ | +25 | - | -98 | - | dB |
| FSx Switch -3dB Bandwidth | Signal $=-10 \mathrm{dBm}, 1.0 \mathrm{VDC}$ offset, $\mathrm{R}_{\mathrm{L}}=45 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ | +25 | - | 550 | - | MHz |
| HSx Switch -3dB Bandwidth | Signal $=-10 \mathrm{dBm}, 0.2 \mathrm{VDC}$ offset, $\mathrm{R}_{\mathrm{L}}=45 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ | +25 | - | 880 | - | MHz |
| HSx OFF Capacitance, $\mathrm{C}_{\mathrm{HSxOFF}}$ | $\begin{aligned} & f=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{IN}=0 \mathrm{~V}, \mathrm{EN}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{HSD} 1} \text { or } \\ & \left.\mathrm{V}_{\mathrm{HSD} 2}=\mathrm{V}_{\mathrm{COMx}}=0 \mathrm{~V} \text { (see Figure } 6\right) \end{aligned}$ | +25 | - | 6 | - | pF |
| FSx OFF Capacitance, $\mathrm{C}_{\text {FSxOFF }}$ | $\begin{aligned} & f=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{IN}=3.3 \mathrm{~V}, \mathrm{EN}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{FSD} 1} \text { or } \\ & \mathrm{V}_{\mathrm{FSD} 2}=\mathrm{V}_{\mathrm{COMx}}=0 \mathrm{~V}(\text { see Figure } 6) \end{aligned}$ | +25 | - | 9 | - | pF |
| COM ON Capacitance, $\mathrm{C}_{\text {COMX }}(\mathrm{ON})$ | $\begin{aligned} & \mathrm{f}=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{IN}=3.3 \mathrm{~V}, \mathrm{EN}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{HSD} 1} \text { or } \\ & \mathrm{V}_{\mathrm{HSD} 2}=\mathrm{V}_{\mathrm{COMx}}=0 \mathrm{~V} \text { (see Figure } 6 \text { ) } \end{aligned}$ | +25 | - | 12 | - | pF |
| COM ON Capacitance, $\mathrm{C}_{\text {COMX }}(\mathrm{ON}$ ) | $\begin{aligned} & f=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{IN}=0 \mathrm{~V}, \mathrm{EN}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{FSD} 1} \text { or } \\ & \mathrm{V}_{\mathrm{FSD} 2}=\mathrm{V}_{\mathrm{COMx}}=0 \mathrm{~V} \text { (see Figure 6) } \end{aligned}$ | +25 | - | 15 | - | pF |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |
| Power Supply Range, VDD |  | Full | 2.7 | - | 5.5 | V |
| Positive Supply Current, IDD | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{IN}=0 \mathrm{~V}$ or $3.6 \mathrm{~V}, \mathrm{EN}=0 \mathrm{~V}$ or 3.6 V | +25 | - | 20 | 60 | nA |
|  |  | Full | - | 114 | 250 | nA |

Electrical Specifications Test Conditions: $\mathrm{V}_{\mathrm{DD}}=+3.3 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=1.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{ENH}}=1.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{ENL}}=0.5 \mathrm{~V}$, (Note 8 ). Boldface limits apply across the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$. (Continued)

| PARAMETER | TEST CONDITIONS | TEMP <br> $\left({ }^{\circ} \mathrm{C}\right)$ | MIN <br> (Notes 9, 10) | TYP | $\begin{gathered} \text { MAX } \\ (\underline{\text { Notes } 9,10} \text { ) } \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Input Voltage Low, $\mathrm{V}_{\text {INL }}$, $\mathrm{V}_{\text {ENL }}$ | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ to 3.6 V | +25 | - | - | 0.5 | V |
| Input Voltage High, $\mathrm{V}_{\text {INH }}, \mathrm{V}_{\text {ENH }}$ | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ to 3.6 V | +25 | 1.4 | - | - | V |
| Input Current, $\mathrm{I}_{\text {INL }}, \mathrm{I}_{\mathrm{ENL}}$ | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{IN}=0 \mathrm{~V}, \mathrm{EN}=0 \mathrm{~V}$ | Full | - | 10 | - | nA |
| Input Current, $\mathrm{I}_{\text {INH }}$ | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{IN}=3.6 \mathrm{~V}$ | Full | - | 10 | - | nA |
| Input Current, IENH | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{EN}=3.6 \mathrm{~V}$ | Full | - | 1 | - | $\mu \mathrm{A}$ |

NOTES:
8. $\mathrm{V}_{\text {LOGIC }}=$ Input voltage to perform proper function.
9. The algebraic convention, whereby the most negative value is a minimum and the most positive a maximum, is used in this datasheet.
10. Parameters with MIN and/or MAX limits are $100 \%$ tested at $+25^{\circ} \mathrm{C}$, unless otherwise specified. Temperature limits established by characterization and are not production tested.
11. Flatness is defined as the difference between maximum and minimum value of on-resistance over the specified analog signal voltage range.
12. $r_{O N}$ matching between channels is calculated by subtracting the channel with the highest max ron value from the channel with lowest max ron value, between HSD2 and HSD1 or between FSD2 and FSD1.

## Test Circuits and Waveforms



Logic input waveform is inverted for switches that have the opposite logic sense.


Repeat test for all switches. $C_{L}$ includes fixture and stray capacitance.

$$
\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {(INPUT) }} \frac{R_{\mathrm{L}}}{R_{\mathrm{L}}+r_{\mathrm{ON}}}
$$

FIGURE 2A. MEASUREMENT POINTS
FIGURE 2B. TEST CIRCUIT
FIGURE 2. SWITCHING TIMES

## Test Circuits and Waveforms (continuad)



FIGURE 3A. MEASUREMENT POINTS


Repeat test for all switches. $C_{L}$ includes fixture and stray capacitance.

FIGURE 3B. TEST CIRCUIT

FIGURE 3. BREAK-BEFORE-MAKE TIME


Repeat test for all switches.

FIGURE 4. HSx SWITCH ron TEST CIRCUIT


Repeat test for all switches.

FIGURE 5. FSx SWITCH ron TEST CIRCUIT

Test Circuits and Waveforms (continuod)


Repeat test for all switches.

FIGURE 6. CAPACITANCE TEST CIRCUIT

$\mid t_{\text {ro }}$-t $_{\text {ri }} \mid$ Change Due to Switch for Rising Input and Rising Output Signals.
$\left|t_{f o}-t_{f i}\right|$ Change Due to Switch for Falling Input and Falling Output Signals.
$\mid t_{\text {skew_ol }}$ Skew through the Switch for Output Signals.
$\left|t_{\text {skew_i }}\right|$ Skew through the Switch for Input Signals.


Signal direction through switch is reversed, worst case values are recorded. Repeat test for all switches.

FIGURE 7. CROSSTALK TEST CIRCUIT


FIGURE 8B. TEST CIRCUIT
FIGURE 8. SKEW TEST

## Application Block Diagram



## Detailed Description

The ISL76120 device is a dual single pole/double throw (SPDT) analog switch that operates from a single DC power supply in the range of 2.7 V to 5.5 V . It was designed to function as a dual 2-to-1 multiplexer to select between a USB high-speed transceiver and a USB full-speed transceiver in automotive applications. It is offered in a TDFN package for use in automotive Portable Media Player docking stations and Apple iPod type players. The device has an enable pin to open all switches.

The part consists of two full speed (FSx) switches and two high-speed (HSx) switches. The FSx switches can swing from OV to $\mathrm{V}_{\mathrm{DD}}$. They were designed to pass USB full-speed (12Mbps) differential data signals with minimal distortion. The HSx switches have high bandwidth and low capacitance to pass USB high-speed (480Mbps) differential data signals with minimal edge and phase distortion.

The ISL76120 was designed for automotive USB applications such as docking stations for Portable Media Players and other general purpose USB connections that have both high-speed and full-speed transceivers and need to multiplex between these USB sources to a single USB host (computer). This functionality is shown in the "Application Block Diagram" on page 8.

A detailed description of the two types of switches are provided in the following sections.

## FSx Switches (FSD1, FSD2)

The two FSx switches (FSD1, FSD2) are bidirectional switches that can pass rail-to-rail signals. They were specifically designed to pass USB full-speed (12Mbps) differential signals and meet the USB 2.0 full-speed signal quality specifications see Figure 9.

The FSx switches can also pass USB high speed signals (480Mbps) but do not quite meet the USB 2.0 high speed signal quality eye diagram compliance requirement.
The maximum signal range for the $\mathrm{FS} x$ switches is from -1 V to $\mathrm{V}_{\mathrm{DD}}$. The signal voltage should not be allowed to exceed the $\mathrm{V}_{\mathrm{DD}}$ voltage rail or go below ground by more than -1 V .

When operated with a 2.7 V to 3.6 V supply, the $\mathrm{FS} x$ switches are active (turned ON ) whenever the IN logic control voltage is $\leq 0.5 \mathrm{~V}$ and the EN logic voltage $\geq 1.4 \mathrm{~V}$.

## HSx Switches (HSD1, HSD2)

The two HSx switches (HSD2, HSD1) are bidirectional switches that can pass rail-to-rail signals. The ON-resistance is low and well matched between the HSD1 and HSD2 switches over the USB high-speed signal range, ensuring minimal impact by the switches to USB high-speed signal transitions. As the signal level increases, the ron switch resistance increases.
The HSx switches were specifically designed to pass USB 2.0 high-speed ( 480 Mbps ) differential signals typically in the range of $O V$ to 400 mV . They have low capacitance and high bandwidth to pass the USB high-speed signals with minimum edge and phase distortion to meet USB 2.0 high-speed signal quality specifications (see Figures 10 and 11).

The HSx switches can also pass USB full-speed signals (12Mbps) with minimal distortion and meet all the USB requirements for USB 2.0 full-speed signaling (see Figure 12).

The maximum signal range for the HSx switches is from - 1 V to $\mathrm{V}_{\mathrm{DD}}$. The signal voltage should not be allow to exceed the $\mathrm{V}_{\mathrm{DD}}$ voltage rail or go below ground by more than -1V.

The HSx switches are active (turned ON) whenever the IN voltage is $\geq 1.4 \mathrm{~V}$ and the EN logic voltage is $\geq 1.4 \mathrm{~V}$ when operated with a 2.7 V to 3.6 V supply.

## ISL76120 Operation

The discussion that follows will discuss using the ISL76120 in the "Application Block Diagram" on page 8.

## POWER

The power supply connected at the $\mathrm{V}_{\mathrm{DD}}$ (pin 1) provides the DC bias voltage required by the ISL76120 part for proper operation. The ISL76120 can be operated with a $\mathrm{V}_{\mathrm{DD}}$ voltage in the range of 2.7 V to 5.5 V . When used in a USB application, the $\mathrm{V}_{\mathrm{DD}}$ voltage should be kept in the range of 3.0 V to 5.5 V to ensure you get the proper signal levels for good signal quality.

A $0.01 \mu \mathrm{~F}$ or $0.1 \mu \mathrm{~F}$ decoupling capacitor should be connected from the $\mathrm{V}_{\mathrm{DD}}$ pin to ground to filter out any power supply noise from entering the part. The capacitor should be located as close to the $\mathrm{V}_{\mathrm{DD}}$ pin as possible.

## LOGIC CONTROL

The state of the ISL76120 device is determined by the voltage at the IN pin (pin 2) and the EN pin (pin 10). IN is only active when the EN pin is logic " 1 " (High). Refer to the "Truth Table" on page 2.

The EN pin is internally pulled low through a $4 \mathrm{M} \Omega$ resistor to ground. For logic "0" (Low) it can be driven low or allowed to Float. The IN pin must be driven low or high and cannot be left floating.

## Logic Control Voltage Levels

$\mathrm{EN}=$ Logic " 0 " (Low) when $\mathrm{V}_{\mathrm{EN}} \leq 0.5 \mathrm{~V}$ or Floating.
$\mathrm{EN}=$ Logic " 1 " (High) when $\mathrm{V}_{\mathrm{EN}} \geq 1.4 \mathrm{~V}$
$I N=$ Logic " 0 " (Low) when $\mathrm{V}_{\mathrm{IN}} \leq 0.5 \mathrm{~V}$.
$\mathrm{IN}=$ Logic " 1 " (High) when $\mathrm{V}_{\mathrm{IN}} \geq 1.4 \mathrm{~V}$

## Full-speed Mode

If the IN pin = Logic " 0 " and the EN pin = Logic " 1 ", the part will be in the full-speed mode. In this mode, the FSD1 and FSD2 switches are ON and the HSD1 and HSD2 switches are OFF (high impedance). In a typical application, $\mathrm{V}_{\mathrm{DD}}$ will be in the range of 2.8 V to 3.6 V and will be connected to the battery or LDO of the portable media device. When a computer or USB hub is plugged into the common USB connector and the part is in the full-speed mode, a link will be established between the full-speed driver section of the media player and the computer. The device will be able to transmit and receive data from the computer at a data rate of 12 Mbps .

## High-speed Mode

If the IN pin = Logic " 1 " and the EN pin = Logic " 1 ", the part will go into high-speed mode. In high-speed mode, the HSD1 and HSD2 switches are ON and the FSD1 and FSD2 switches are OFF (high impedance). When a USB cable from a computer or USB hub is connected at the common USB connector and the part is in the high-speed mode, a link will be established between the high-speed driver section of the media player and the computer. The device will be able to transmit and receive data from the computer at a data rate of 480 Mbps .

## All Switches OFF Mode

If the IN pin = Logic " 0 " or Logic " 1 " and the EN pin = Logic " 0 ", all of the switches will turn OFF (high impedance).

The all OFF state can be used to switch between the two USB sections of the media player. When disconnecting from one USB device to the other USB device, you can momentarily put the ISL76120 switch in the "all off" state in order to get the computer to disconnect from the one device so it can properly connect to the other USB device when that channel is turned ON.

## Typical Performance Curves ${ }_{T_{A}}+25^{\circ} \mathrm{C}$, Uness otherwise Specified.



FIGURE 9. EYE PATTERN: 12MBPS USB SIGNAL WITH FSx SWITCHES IN THE SIGNAL PATH


FIGURE 10. EYE PATTERN WITH FAR END MASK: 480MBPS USB SIGNAL WITH HSx SWITCHES IN THE SIGNAL PATH

## Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless onterwise Spectifed. (Contanuad)



FIGURE 11. EYE PATTERN WITH NEAR END MASK: 480MBPS USB SIGNAL WITH HSx SWITCHES IN THE SIGNAL PATH


FIGURE 12. EYE PATTERN: 12MBPS USB SIGNAL WITH HSx SWITCHES IN THE SIGNAL PATH

Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless onterwises Specified. (Continuoa)


FIGURE 13. HSx SWITCH ON-RESISTANCE vs SWITCH VOLTAGE


FIGURE 14. OFF-ISOLATION


FIGURE 15. CROSSTALK

## Die Characteristics

## SUBSTRATE POTENTIAL (POWERED UP):

GND (TDFN Paddle Connection: Tie to GND or Float)

## TRANSISTOR COUNT:

98

## PROCESS:

Submicron CMOS

## Revision History

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to the web to make sure that you have the latest revision.

| DATE | REVISION |  |
| :---: | :--- | :--- |
| January 9, 2015 | FN6711.3 | Converted to new template and implemented Intersil Standards. <br> Added Revision History. <br> In "Thermal Information" on page 3 changed theta JA from $55^{\circ} \mathrm{C} / \mathrm{W}$ to $50^{\circ} \mathrm{C} / \mathrm{W}$. <br> Added theta JC of $9^{\circ} \mathrm{C} / \mathrm{W}$. <br> Revised Note 6 with new statement: Theta-JA is measured in free air with the component mounted on a high <br> effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379. <br> Added Note 7: For theta-JC, the "case temperature" location is the center of the exposed metal pad on the <br> package underside. <br> Updated POD L10.3x3A with following changes: <br> Added Typical Recommended Land Pattern <br> Converted to new format by moving dimensions from table onto drawing (no dimension changes). |

## About Intersil

Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products address some of the largest markets within the industrial and infrastructure, mobile computing and high-end consumer markets.

For the most updated datasheet, application notes, related documentation and related parts, please see the respective product information page found at www.intersil.com.

You may report errors or suggestions for improving this datasheet by visiting www.intersil.com/ask.
Reliability reports are also available from our website at www.intersil.com/support
© Copyright Intersil Americas LLC 2008-2015. All Rights Reserved.
All trademarks and registered trademarks are the property of their respective owners.

For additional products, see www.intersil.com/en/products.html
Intersil Automotive Qualified products are manufactured, assembled and tested utilizing TS16949 quality systems as noted in the quality certifications found at www.intersil.com/en/support/qualandreliability.html

Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

## Package Outline Drawing

## L10.3x3A

## 10 LEAD THIN DUAL FLAT NO-LEAD PLASTIC PACKAGE

Rev 5, 3/10


TOP VIEW


TYPICAL RECOMMENDED LAND PATTERN


BOTTOM VIEW


SIDE VIEW


DETAIL "X"
NOTES:

1. Dimensions are in millimeters.

Dimensions in ( ) for Reference Only.
2. Dimensioning and tolerancing conform to ASME Y14.5m-1994.
3. Unless otherwise specified, tolerance: Decimal $\pm 0.05$

Angular $\pm 2.50^{\circ}$
4. Dimension applies to the metallized terminal and is measured between 0.15 mm and 0.30 mm from the terminal tip.

Tiebar shown (if present) is a non-functional feature.

The configuration of the pin \#1 identifier is optional, but must be located within the zone indicated. The pin \#1 identifier may be either a mold or mark feature.
7. Compliant to JEDEC MO-229-WEED-3 except exposed pad length ( 2.30 mm ).

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Multiplexer Switch ICs category:
Click to view products by Renesas manufacturer:
Other Similar products are found below :
NLV74HC4066ADR2G HEF4051BP MC74HC4067ADTG DG508AAK/883B NLV14051BDG 016400E PI3V512QE 7705201EC PI2SSD3212NCE NLAS3257CMX2TCG PI3DBS12412AZLEX PI3V512QEX PI3DBS16213ZLEX PI3DBS16415ZHEX MUX36S16IRSNR 74LVC1G3157GM-Q10X TC7W53FK,LF CD4053BM96 MC74HC4053ADWR2G SN74LV4051APWR HEF4053BT. 653 PI3L720ZHEX ADG5408BRUZ-REEL7 ADG1404YRUZ-REEL7 ADG1208YRZ-REEL7 MAX4704EUB+T ADG1406BRUZ-REEL7 LTC4305IDHD\#PBF CD4053BPWRG4 74HC4053D.653 74HCT4052PW.118 74LVC2G53DP. 125 74HC4052DB. 112 74HC4052PW. 112 74HC4053DB. 112 74HC4067DB. 112 74HC4351DB. 112 74HCT4052D.112 74HCT4052DB. 112 74HCT4053DB. 112 74HCT4067D. 112 74HCT4351D. 112 74LV4051PW. 112 FSA1256L8X_F113 PI5V330QE PI5V331QE 59628771601EA 5962-87716022A ADG5249FBRUZ ADG1438BRUZ

