## High Speed, Dual Channel, 6A, Power MOSFET Driver with Enable Inputs

## ISL89163, ISL89164, ISL89165

The ISL89163, ISL89164, and ISL89165 are high-speed, 6A, dual channel MOSFET drivers with enable inputs. These parts are very similar to the ISL89160, ISL89161, ISL89162 drivers but with an added enable input for each channel occupying NC pins 1 and 8 of the ISL89160, ISL89161, ISL89162.

Precision thresholds on all logic inputs allow the use of external RC circuits to generate accurate and stable time delays on both the main channel inputs, INA and INB, and the enable inputs, ENA and ENB. The precision delays capable of these precise logic thresholds makes these parts very useful for dead time control and synchronous rectifiers. Note that the ENable and INput logic inputs can be interchanged for alternate logic implementations.

Three input logic thresholds are available: 3.3V (CMOS), 5.0V (CMOS or TTL compatible), and CMOS thresholds that are proportional to VDD.

At high switching frequencies, these MOSFET drivers use very little internal bias currents. Separate, non-overlapping drive circuits are used to drive each CMOS output FET to prevent shoot-thru currents in the output stage.

The start-up sequence is design to prevent unexpected glitches when $\mathrm{V}_{\mathrm{DD}}$ is being turned on or turned off. When $\mathrm{V}_{\mathrm{DD}}<\sim 1 \mathrm{~V}$, an internal $10 \mathrm{k} \Omega$ resistor between the output and ground helps to keep the output voltage low. When $\sim 1 \mathrm{~V}<\mathrm{V}_{\mathrm{DD}}<\mathrm{UV}$, both outputs are driven low with very low resistance and the logic inputs are ignored. This insures that the driven FETs are off. When $\mathrm{V}_{\mathrm{DD}}>$ UVLO, and after a short delay, the outputs now respond to the logic inputs.

## Features

- Dual output, 6A peak currents, can be paralleled
- Dual AND-ed input logic, (INput and ENable)
- Typical ON-resistance <1
- Specified Miller plateau drive currents
- Very low thermal impedance $\left(\theta_{\mathrm{JC}}=3^{\circ} \mathrm{C} / \mathrm{W}\right)$
- Hysteretic Input logic levels for 3.3V CMOS, 5V CMOS, TTL and Logic levels proportional to $V_{D D}$
- Precision threshold inputs for time delays with external RC components
- $20 n s$ rise and fall time driving a $10 n F$ load.


## Applications

- Synchronous Rectifier (SR) Driver
- Switch mode power supplies
- Motor Drives, Class D amplifiers, UPS, Inverters
- Pulse Transformer driver
- Clock/Line driver


## Related Literature

- AN1603 "ISL6752/54EVAL1Z ZVS DC/DC Power Supply with Synchronous Rectifiers User Guide"



## Block Diagram



FOR PROPER THERMAL AND ELECTRICAL
PERFORMANCE, THE EPAD MUST BE CONNECTED TO THE PCB GROUND PLANE.

## Pin Configurations

ISL89163FR, ISL89163FB (8 LD TDFN, EPSOIC) TOP VIEW


ISL89164FR, ISL89164FB (8 LD TDFN, EPSOIC) TOP VIEW


ISL89165FR, ISL89165FB
(8 LD TDFN, EPSOIC) TOP VIEW


Pin Descriptions

| PIN <br> NUMBER | SYMBOL | DESCRIPTION <br> (See Truth Table for <br> Logic Polarities) |
| :---: | :---: | :--- |
| 1 | ENA | Channel A enable, OV to VDD |
| 2 | INA, /INA | Channel A input, OV to VDD |
| 3 | GND | Power Ground, OV |
| 4 | INB, /INB | Channel B enable, OV to VDD |
| 5 | OUTB | Channel B output |
| 6 | VDD | Power input, 4.5V to 16V |
| 7 | OUTA | Channel A output, OV to VDD |
| 8 | ENB | Channel B enable, OV to VDD |
|  | EPAD | Power Ground, OV |


| NON-INVERTING |  |  |  | INVERTING |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| UV | ENx* | INx* | OUTx* | UV | ENx* | /INx* | OUTx* |
| 0 | x | x | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 |
| 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 |
| 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 |
| 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 |
| 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 |
| 1 | 1 | 0 | 0 | 1 | 1 | 0 | 1 |
| 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 |

## Ordering Information

| PART NUMBER (Notes 1, 2, 3, 4) | PART MARKING | TEMP RANGE ( ${ }^{\circ} \mathrm{C}$ ) | INPUT CONFIGURATION | INPUT LOGIC | PACKAGE <br> (Pb-Free) | PKG. DWG. \# |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ISL89163FRTAZ | 163A | -40 to +125 | non-inverting | 3.3 V | 8 Ld 3x3 TDFN | L8.3x31 |
| ISL89163FRTBZ | 163B | -40 to +125 |  | 5.0 V | 8 Ld 3x3 TDFN | L8.3x31 |
| ISL89163FRTCZ | 163C | -40 to +125 |  | VDD | 8 Ld 3x3 TDFN | L8.3x31 |
| ISL89164FRTAZ | 164A | -40 to +125 | inverting | 3.3V | 8 Ld 3x3 TDFN | L8.3x31 |
| ISL89164FRTBZ | 164B | -40 to +125 |  | 5.0 V | 8 Ld 3x3 TDFN | L8.3x31 |
| ISL89164FRTCZ | 164C | -40 to +125 |  | VDD | 8 Ld 3x3 TDFN | L8.3x31 |
| ISL89165FRTAZ | 165A | -40 to +125 | inverting + non-inverting | 3.3 V | 8 Ld 3x3 TDFN | L8.3x31 |
| ISL89165FRTBZ | 165B | -40 to +125 |  | 5.0 V | 8 Ld 3x3 TDFN | L8.3x31 |
| ISL89165FRTCZ | 165C | -40 to +125 |  | VDD | 8 Ld 3x3 TDFN | L8.3x31 |
| ISL89163FBEAZ | 89163 FBEAZ | -40 to +125 | non-inverting | 3.3V | 8 Ld EPSOIC | M8.15D |
| ISL89163FBEBZ | 89163 FBEBZ | -40 to +125 |  | 5.0 V | 8 Ld EPSOIC | M8.15D |
| ISL89163FBECZ | 89163 FBECZ | -40 to +125 |  | VDD | 8 Ld EPSOIC | M8.15D |
| ISL89164FBEAZ | 89164 FBEAZ | -40 to +125 | inverting | 3.3 V | 8 Ld EPSOIC | M8.15D |
| ISL89164FBEBZ | 89164 FBEBZ | -40 to +125 |  | 5.0V | 8 Ld EPSOIC | M8.15D |
| ISL89164FBECZ | 89164 FBECZ | -40 to +125 |  | VDD | 8 Ld EPSOIC | M8.15D |
| ISL89165FBEAZ | 89165 FBEAZ | -40 to +125 | inverting + non-inverting | 3.3 V | 8 Ld EPSOIC | M8.15D |
| ISL89165FBEBZ | 89165 FBEBZ | -40 to +125 |  | 5.0 V | 8 Ld EPSOIC | M8.15D |
| ISL89165FBECZ | 89165 FBECZ | -40 to +125 |  | VDD | 8 Ld EPSOIC | M8.15D |

## NOTES:

1. Add "-T*", suffix for tape and reel. Please refer to TB347 for details on reel specifications.
2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100\% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations). Intersil Pb -free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
3. Input Logic Voltage: $A=3.3 \mathrm{~V}, \mathrm{~B}=5.0 \mathrm{~V}, \mathrm{C}=\mathrm{VDD}$.
4. For Moisture Sensitivity Level (MSL), please see device information page for ISL89163, ISL89164, ISL89165. For more information on MSL, please see Technical Brief TB363.

| Absolute Maximum Ratings |
| :---: |
| Supply Voltage, V DD $^{\text {Relative to GND } . . . . . . . . . . . . . . . . . . . ~}-0.3 \mathrm{~V}$ to 18V |
| Logic Inputs (INA, INB, ENA, ENB) . . . . . . . . . . GND - 0.3 v to $\mathrm{V}_{\text {DD }}+0.3 \mathrm{~V}$ |
| Outputs (OUTA, OUTB) . . . . . . . . . . . . . . . . . . . . GND - 0.3v to V $\mathrm{DD}^{+} 0.3 \mathrm{~V}$ |
| Average Output Current (Note 7) . . . . . . . . . . . . . . . . . . . . . . . . . . 150mA |
| ESD Ratings |
| Human Body Model Class 2 (Tested per JESD22-A114E) . . . . . . 2000V |
| Machine Model Class B (Tested per JESD22-A115-A) . . . . . . . . . . 200V |
| Charged Device Model Class IV . . . . . . . . . . . . . . . . . . . . . . . . . . 1000V |
| Latch-Up |
| (Tested per JESD-78B; Class 2, Level A) |
| Output Current . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 500mA |

## Thermal Information

| Thermal Resistance (Typical) | $\theta_{\mathrm{JA}}\left({ }^{\circ} \mathbf{C} / \mathbf{W}\right)$ | $\theta_{\text {JC }}\left({ }^{\circ} \mathbf{C} / \mathbf{W}\right)$ |
| :---: | :---: | :---: |
| 8 Ld TDFN Package (Notes 5, 6). | 44 | 3 |
| 8 Ld EPSOIC Package (Notes 5, 6). | 42 | 3 |
| Max Power Dissipation at $+25^{\circ} \mathrm{C}$ in Free Air |  | 2.27W |
| Max Power Dissipation at $+25^{\circ} \mathrm{C}$ with Copp | Plane | 33.3W |
| Storage Temperature Range. |  | to $+150^{\circ} \mathrm{C}$ |
| Maximum Operating Junction Temp Range |  | ${ }^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Pb-Free Reflow Profile .................... http://www.intersil.com/pbfree/Pb-Free | w.asp | ee link below |

## Recommended Operating Conditions

| Junction Temperature ........................... $40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |
| :---: | :---: |
| Options A and B |  |
| Supply Voltage, $\mathrm{V}_{\mathrm{DD}}$ Relative to GND. | .4.5V to 16V |
| Logic Inputs (INA, INB, ENA, ENB) | OV to VDD |
| Outputs (OUTA, OUTB) | OV to VDD |
| Option C |  |
| Supply Voltage, $\mathrm{V}_{\text {DD }}$ Relative to GND. | 7.5 V to 16 V |
| Logic Inputs (INA, INB, ENA, ENB) | OV to VDD |
| Outputs (OUTA, OUTB) | OV to VDD |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

## NOTES:

5. $\theta_{\mathrm{JA}}$ is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379 for details.
6. For $\theta_{\mathrm{J}} \mathrm{c}$, the "case temp" location is the center of the exposed metal pad on the package underside.
7. The average output current, when driving a power MOSFET or similar capacitive load, is the average of the rectified output current. The peak output currents of this driver are self limiting by trans conductance or $r_{\mathrm{DS}(\mathrm{ON})}$ and do not required any external components to minimize the peaks. If the output is driving a non-capacitive load, such as an LED, maximum output current must be limited by external means to less than the specified absolute maximum.

DC Electrical Specifications $V_{D D}=12 \mathrm{~V}, \mathrm{GND}=\mathrm{OV}$, No load on OUTA or OUTB, unless otherwise specified. Boldface limits apply over the operating junction temperature range, $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.

| PARAMETERS | SYMBOL | TEST CONDITIONS | $\mathrm{T}_{\mathrm{J}}=+25^{\circ} \mathrm{C}$ |  |  | $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN (Note 8) | MAX <br> (Note 8) |  |
| POWER SUPPLY |  |  |  |  |  |  |  |  |
| Voltage Range (Option A and B) | $\mathrm{V}_{\text {DD }}$ |  | - | - | - | 4.5 | 16 | V |
| Voltage Range (Option C) | $\mathrm{V}_{\text {DD }}$ |  | - | - | - | 7.5 | 16 | V |
| V ${ }_{\text {DD }}$ Quiescent Current | IDD | ENx $=1 N \mathrm{l}=$ GND | - | 5 | - | - | - | mA |
|  |  | $\mathrm{INA}=\mathrm{INB}=1 \mathrm{MHz}$, square wave | - | 25 |  | - | - | mA |
| UNDERVOLTAGE |  |  |  |  |  |  |  |  |
| VDD Undervoltage Lock-out (Options A and B) (Note 12, Figure 9) | VUV | $\begin{aligned} & \text { ENA = ENB = True } \\ & \text { INA }=\text { INB = True } \end{aligned}$ | - | 3.3 | - | - | - | V |
| VDD Undervoltage Lock-out (Option C) (Note 12, Figure 9) | VUV | $\begin{aligned} & \text { ENA = ENB = True } \\ & \text { INA = INB = True (Note 9) } \end{aligned}$ | - | 6.5 | - | - | - | V |
| Hysteresis (Option A or B) |  |  | - | ~25 | - | - | - | mV |
| Hysteresis (Option C) |  |  | - | $\sim 0.95$ | - | - | - | V |

## ISL89163, ISL89164, ISL89165

DC Electrical Specifications $\quad V_{D D}=12 \mathrm{~V}, G N D=0 \mathrm{~V}$, No load on OUTA or OUTB, unless otherwise specified. Boldface limits apply over the operating junction temperature range, $-\mathbf{4 0}{ }^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. (Continued)

| PARAMETERS | SYMBOL | TEST CONDITIONS | $\mathrm{T}_{\mathrm{J}}=+25^{\circ} \mathrm{C}$ |  |  | $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | $\begin{gathered} \text { MIN } \\ (\text { Note 8) } \end{gathered}$ | MAX (Note 8) |  |
| INPUTS |  |  |  |  |  |  |  |  |
| Input Range for INA, INB, ENA, ENB | $\mathrm{V}_{\mathrm{IN}}$ | Option A, B, or C | - | - | - | GND | $V_{\text {DD }}$ | v |
| Logic 0 Threshold for INA, INB, ENA, ENB (Note 11) | $\mathrm{V}_{\text {IL }}$ | Option A, nominally 37\% x 3.3V | - | 1.22 | - | 1.12 | 1.32 | v |
|  |  | Option B, nominally $37 \% \times 5.0 \mathrm{~V}$ | - | 1.85 | - | 1.70 | 2.00 | v |
|  |  | Option C, nominally $20 \% \times 12 \mathrm{~V}$ (Note 9) | - | 2.4 | - | 2.00 | 2.76 | V |
| Logic 1 Threshold for INA, INB, ENA, ENB (Note 11) | $\mathrm{V}_{\mathrm{IH}}$ | Option A, nominally $63 \% \times 3.3 \mathrm{~V}$ | - | 2.08 | - | 1.98 | 2.18 | v |
|  |  | Option B, nominally $63 \% \times 5.0 \mathrm{~V}$ | - | 3.15 | - | 3.00 | 3.30 | V |
|  |  | Option C, nominally $80 \% \times 12 \mathrm{~V}$ (Note 9) | - | 9.6 | - | 9.24 | 9.96 | v |
| Input Capacitance of INA, INB, ENA, ENB (Note 10) | $\mathrm{C}_{\text {IN }}$ |  | - | 2 | - | - | - | pF |
| Input Bias Current for INA, INB, ENA, ENB | In | GND $<\mathrm{V}_{\text {IN }}<\mathrm{V}_{\text {DD }}$ | - | - | - | -10 | +10 | $\mu \mathrm{A}$ |
| OUTPUTS |  |  |  |  |  |  |  |  |
| High Level Output Voltage | $\mathrm{V}_{\text {OHA }} \mathrm{V}_{\text {OHB }}$ |  | - | - | - | $V_{\text {DD }}-0.1$ | $\mathrm{V}_{\mathrm{DD}}$ | v |
| Low Level Output Voltage | $V_{\text {OLA }}$ <br> $V_{\text {OLB }}$ |  | - | - | - | GND | GND + 0.1 | V |
| Peak Output Source Current | $\mathrm{I}_{0}$ | $\mathrm{V}_{\mathrm{O}}$ (initial) $=0 \mathrm{~V}, \mathrm{C}_{\text {LOAD }}=10 \mathrm{nF}$ | - | -6 | - | - | - | A |
| Peak Output Sink Current | $\mathrm{I}_{0}$ | $\mathrm{V}_{0}($ initial $)=12 \mathrm{~V}, \mathrm{C}_{\text {LOAD }}=10 \mathrm{nF}$ | - | +6 | - | - | - | A |

NOTES:
8. Parameters with MIN and/or MAX limits are $100 \%$ tested at $+25^{\circ} \mathrm{C}$, unless otherwise specified. Temperature limits established by characterization and are not production tested.
9. The nominal $20 \%$ and $80 \%$ thresholds for option C are valid for any value within the specified range of VDD.
10. This parameter is taken from the simulation models for the input FET. The actual capacitance on this input will be dominated by the PCB parasitic capacitance.
11. The true state input voltage for the non-inverted inputs is greater than the Logic 1 threshold voltage. The true state input voltage for the inverted inputs is less than the logic 0 threshold voltage.
12. A $400 \mu \mathrm{~s}$ delay further inhibits the release of the output state when the UV positive going threshold is crossed. See Figure 9.

## ISL89163, ISL89164, ISL89165

AC Electrical Specifications $\quad V_{D D}=12 \mathrm{~V}, G N D=0 \mathrm{~V}$, $N o$ Load on OUTA or OUTB, unless otherwise specified. Boldface limits apply over the operating junction temperature range, $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.

| PARAMETERS | SYMBOL | TESTCONDITIONS /NOTES | $\mathrm{T}_{\mathrm{J}}=+\mathbf{2 5}{ }^{\circ} \mathrm{C}$ |  |  | $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | MAX |  |
| Output Rise Time (see Figure 4) | $t_{R}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{LOAD}}=10 \mathrm{nF}, \\ & 10 \% \text { to } 90 \% \end{aligned}$ | - | 20 | - | - | 40 | ns |
| Output Fall Time (see Figure 4) | ${ }^{\text {t }}$ | $\begin{aligned} & C_{\text {LOAD }}=10 n F, \\ & 90 \% \text { to } 10 \% \end{aligned}$ | - | 20 | - | - | 40 | ns |
| Output Rising Edge Propagation Delay for Non-Inverting Inputs (Note 13) (see Figure 3) | $\mathrm{t}_{\text {RDLIV }}$ | $v_{D D}=12 \mathrm{~V}$ <br> options A and B | - | 25 | - | - | 50 | ns |
|  |  | $V_{D D}=8 \mathrm{~V}$ option C | - | 25 | - | - | 50 | ns |
| Output Rising Edge Propagation Delay with Inverting Inputs (Note 13) <br> (see Figure 3) | $\mathrm{t}_{\text {RDLYi }}$ | $V_{D D}=12 \mathrm{~V}$ options A and B | - | 25 | - | - | 50 | ns |
|  |  | $\mathrm{V}_{\mathrm{DD}}=8 \mathrm{~V}$ <br> option C | - | 25 | - | - | 50 | ns |
| Output Falling Edge Propagation Delay with Non-Inverting Inputs (Note 13) (see Figure 3) | ${ }^{\text {t }}$ fDLY | $V_{D D}=12 \mathrm{~V}$ <br> options A and B | - | 25 | - | - | 50 | ns |
|  |  | $V_{D D}=8 \mathrm{~V}$ option C | - | 25 | - | - | 50 | ns |
| Output Falling Edge Propagation Delay with Inverting Inputs (Note 13) <br> (see Figure 3) | $\mathrm{t}_{\text {FDLYi }}$ | $v_{D D}=12 v$ <br> options A and B | - | 25 | - | - | 50 | ns |
|  |  | $V_{D D}=8 \mathrm{~V}$ option C | - | 25 | - | - | 50 | ns |
| Rising Propagation Matching (see Figure 3) | $\mathrm{t}_{\mathrm{RM}}$ | No load | - | <1 | - | - | - | ns |
| Falling Propagation Matching (see Figure 3) | $\mathrm{t}_{\mathrm{FM}}$ | No load | - | <1 | - | - | - | ns |
| Miller Plateau Sink Current (See Test Circuit Figure 5) | ${ }^{-1} \mathrm{MP}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=10 \mathrm{~V}, \\ & \mathrm{~V}_{\text {MILLER }}=5 \mathrm{~V} \end{aligned}$ | - | 6 | - | - | - | A |
|  | ${ }^{-1} \mathrm{MP}$ | $\begin{aligned} & \mathrm{v}_{\mathrm{DD}}=10 \mathrm{~V}, \\ & \mathrm{v}_{\text {MILLER }}=3 \mathrm{~V} \end{aligned}$ | - | 4.7 | - | - | - | A |
|  | ${ }^{-1} \mathrm{MP}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=10 \mathrm{~V}, \\ & \mathrm{~V}_{\text {MILEER }}=2 \mathrm{~V} \end{aligned}$ | - | 3.7 | - | - | - | A |
| Miller Plateau Source Current (See Test Circuit Figure 6) | $\mathrm{I}_{\mathrm{MP}}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=10 \mathrm{~V}, \\ & \mathrm{~V}_{\text {MILLER }}=5 \mathrm{~V} \end{aligned}$ | - | 5.2 | - | - | - | A |
|  | $\mathrm{I}_{\mathrm{MP}}$ | $\begin{aligned} & \mathrm{v}_{\mathrm{DD}}=10 \mathrm{~V}, \\ & \mathrm{v}_{\text {MILLER }}=3 \mathrm{~V} \end{aligned}$ | - | 5.8 | - | - | - | A |
|  | $\mathrm{I}_{\mathrm{MP}}$ | $\begin{aligned} & \mathrm{v}_{\mathrm{DD}}=10 \mathrm{~V}, \\ & \mathrm{v}_{\text {MILLER }}=2 \mathrm{~V} \end{aligned}$ | - | 6.9 | - | - | - | A |

NOTE:
13. Propagation delays for option $C$ are typically the same for the recommended operating range ( $7.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 16 \mathrm{~V}$ ).

## Test Waveforms and Circuits



LOGIC LEVELS: OPTION A $=3.3 \mathrm{~V}$, OPTION B $=5.0 \mathrm{~V}$, OPTION $\mathrm{C}=\mathrm{VDD}$
FIGURE 3. PROP DELAYS AND MATCHING


FIGURE 5. MILLER PLATEAU SINK CURRENT TEST CIRCUIT


FIGURE 7. MILLER PLATEAU SINK CURRENT


FIGURE 4. RISE/FALL TIMES


FIGURE 6. MILLER PLATEAU SOURCE CURRENT TEST CIRCUIT


FIGURE 8. MILLER PLATEAU SOURCE CURRENT

## Test Waveforms and Circuits



FIGURE 9. START-UP OUTPUT CHARACTERISTIC

## Typical Performance Curves



FIGURE 10. $I_{D D}$ vs $V_{D D}$ (STATIC)


FIGURE 11. IDD vs $\mathrm{V}_{\mathrm{DD}}$ ( 1 MHz )

## Typical Performance Curves (continued)



FIGURE 12. IDD VS FREQUENCY $\left(+25^{\circ} \mathrm{C}\right)$


FIGURE 14. OPTION A THRESHOLDS


FIGURE 16. OUTPUT RISE/FALL TIME


FIGURE 13. ros(ON) vs TEMPERATURE


FIGURE 15. OPTION B THRESHOLDS


FIGURE 17. PROPAGATION DELAY vs VDD

## Functional Description

## Overview

The ISL89163, ISL89164, ISL89165 MOSFET drivers incorporate several features optimized for Synchronous Rectifier (SR) driver applications including precision input logic thresholds, enable inputs, undervoltage lock-out, and high amplitude output drive currents.

The precision input thresholds facilitate the use of an external RC network to delay the rising or falling propagation of the driver output. This is a useful feature for adjusting when the SRs turn on relative to the primary side FETs. In a similar manner, these drivers can also be used to control the turn-on/off timing of the primary side FETs.
The Enable inputs (ENA, ENB) are used to emulate diode operation of the SRs by disabling the driver output when it is necessary to prevent negative currents in the output filter inductors. An example is turning off the SRs when the power supply output is turned off. This prevents the output capacitor from being discharged through the output inductor. If this is allowed to happen, the voltage across the output capacitor will ring negative possibly damaging the capacitor (if it is polarized) and probably damaging the load. Another example is preventing circulating currents between paralleled power supplies during no or light load conditions. During light load conditions (especially when active load sharing is not active), energy will be transferred from the paralleled power supply that has a higher voltage to the paralleled power supply with the lower voltage. Consequently, the energy that is absorbed by the low voltage output is then transferred to the primary side causing the bus voltage to increase until the primary side is damaged by excessive voltage.

The start-up sequence for input threshold options $A, B$, and $C$ is designed to prevent unexpected glitches when $V_{D D}$ is being turned on or turned off. When $\mathrm{V}_{\mathrm{DD}}<\sim 1 \mathrm{~V}$, an internal $10 \mathrm{k} \Omega$ resistor connected between the output and ground, help to keep the gate voltage close to ground. When $\sim 1 \mathrm{~V}<\mathrm{V}_{\mathrm{DD}}<\mathrm{UV}$, both outputs are driven low while ignoring the logic inputs. This low state has the same current sinking capacity as during normal operation. This insures that the driven FETs are held off even if there is a switching voltage on the drains that can inject charge into the gates via the Miller capacitance. When VDD $>$ UVLO, and after a $400 \mu$ s delay, the outputs now respond to the logic inputs. See Figure 9 for complete details.
For the negative transition of $\mathrm{V}_{\mathrm{DD}}$ through the UV lockout voltage, the outputs of input threshold options $A$ or $B$ are active low when $\mathrm{V}_{\mathrm{DD}}<\sim 3.2 \mathrm{~V}_{\mathrm{DC}}$ regardless of the input logic states. Similarly, the $C$ option outputs are active low when $V_{D D}<\sim 6.5 V_{D C}$.

## Application Information

## Precision Thresholds for Time Delays

Three input logic voltage levels are supported by the ISL89163, ISL89164, ISL89165. Option A is used for 3.3V logic, Option B is used for 5.0V logic, and Option C is used for higher voltage logic when it is desired to have voltage thresholds that are proportional to $V_{D D}$. The $A$ and $B$ options have nominal thresholds that are $37 \%$ and $63 \%$ of 3.3 V and 5.0 V respectively and the C option is $20 \%$ and $80 \%$ of $V_{D D}$.


FIGURE 18. DELAY USING RCD NETWORK
In Figure 18, $\mathrm{R}_{\text {del }}$ and $\mathrm{C}_{\text {del }}$ delay the rising edge of the input signal. For the falling edge of the input signal, the diode shorts out the resistor resulting in a minimal falling edge delay.

The $37 \%$ and $63 \%$ thresholds of options A and B were chosen to simplify the calculations for the desired time delays. When using an RC circuit to generate a time delay, the delay is simply T (secs) = R (ohms) $\mathbf{x} \mathbf{C}$ (farads). Please note that this equation only applies if the input logic voltage is matched to the 3.3 V or 5 V threshold options. If the logic high amplitude is not equal to 3.3 V or 5 V , then the equations in Equation 1 can be used for more precise delay calculations.

$$
\begin{array}{ll}
\mathrm{V}_{\mathrm{H}}=10 \mathrm{~V} & \text { High level of the logic signal into the } \mathrm{RC} \\
\mathrm{~V}_{\text {thres }}=63 \% \times 5 \mathrm{~V} & \text { Positive going threshold for } 5 \mathrm{~V} \text { logic (B option) } \\
\mathrm{V}_{\mathrm{L}}=.3 \mathrm{~V} & \text { Low level of the logic signal into the } \mathrm{RC} \\
\mathrm{R}_{\mathrm{del}}=100 \Omega & \text { Timing values } \\
\mathrm{C}_{\mathrm{del}}=1 \mathrm{nF} & \\
\mathrm{t}_{\text {del }}=-\mathrm{R}_{\mathrm{del}} \mathrm{C}_{\mathrm{del}} \times \ln \left(\frac{\mathrm{V}_{\mathrm{L}}-\mathrm{V}_{\text {thres }}}{\mathrm{V}_{\mathrm{H}}-\mathrm{V}_{\mathrm{L}}}+1\right) \\
\mathrm{t}_{\text {del }}=34.788 \mathrm{~ns} & \text { nominal delay time for this example } \tag{EQ.1}
\end{array}
$$

In this example, the high logic voltage is 10 V , the positive threshold is $63 \%$ of 5 V and the low level logic is 0.3 V . Note the rising edge propagation delay of the driver must be added to this value.

The minimum recommended value of $C$ is 100 pF . The parasitic capacitance of the PCB and any attached scope probes will introduce significant delay errors if smaller values are used. Larger values of $C$ will further minimize errors.

Acceptable values of $R$ are primarily effected by the source resistance of the logic inputs. Generally, $100 \Omega$ resistors or larger are usable.

## Paralleling Outputs to Double the Peak Drive Currents

The typical propagation matching of the ISL8963 and ISL89164 is less than 1 ns . The matching is so precise that carefully matched and calibrated scopes probes and scope channels must be used to make this measurement. Because of this excellent performance, these driver outputs can be safely paralleled to double the current drive capacity. It is important that the INA and INB inputs be connected together on the PCB with the shortest possible trace. This is also required of OUTA and OUTB. Note that the ISL89165 cannot be paralleled because of the complementary logic.

## Power Dissipation of the Driver

The power dissipation of the ISL89163, ISL89164, ISL89165 is dominated by the losses associated with the gate charge of the driven bridge FETs and the switching frequency. The internal bias current also contributes to the total dissipation but is usually not significant as compared to the gate charge losses.


FIGURE 19. MOSFET GATE CHARGE vs GATE VOLTAGE
Figure 19 illustrates how the gate charge varies with the gate voltage in a typical power MOSFET. In this example, the total gate charge for $\mathrm{V}_{\mathrm{gs}}=10 \mathrm{~V}$ is 21.5 nC when $\mathrm{V}_{\mathrm{DS}}=40 \mathrm{~V}$. This is the charge that a driver must source to turn-on the MOSFET and must sink to turn-off the MOSFET.

Equation 2 shows calculating the power dissipation of the driver:
$P_{D}=2 \bullet Q_{C} \bullet$ freq $\bullet V_{G S} \bullet \frac{R_{\text {gate }}}{R_{\text {gate }}+r_{D S(O N)}}+I_{D D}($ freq $) \bullet V_{D D}$
where:
freq $=$ Switching frequency,
$\mathrm{V}_{\mathrm{GS}}=\mathrm{V}_{\mathrm{DD}}$ bias of the ISL89163, ISL89164, ISL89165
$\mathrm{Q}_{\mathrm{C}}=$ Gate charge for $\mathrm{V}_{\mathrm{GS}}$
$I_{D D}($ freq $)=$ Bias current at the switching frequency (see Figure 10)
$r_{\mathrm{DS}(\mathrm{ON})}=\mathrm{ON}$-resistance of the driver
$R_{\text {gate }}=$ External gate resistance (if any).
Note that the gate power dissipation is proportionally shared with the external gate resistor. Do not overlook the power dissipated by the external gate resistor.

## Typical Application Circuits

This drive circuit provides primary to secondary line isolation. A controller, on the primary side, is the source of the SR control signals OUTLLN and OUTLRN signals. The secondary side signals, V1 and V2 are rectified by the dual diode, D9, to generate the secondary side bias for U4. V1 and V3 are also inverted by Q100 and Q101 and the rising edges are delayed by R27/C10 and R28/C9 respectively to generate the SR drive signals, LRN and LLN. For more complete information on this SR drive circuit, and other applications for the ISL89163, ISL89164, ISL89165, refer to AN1603 "ISL6752/54EVAL1Z ZVS DC/DC Power Supply with Synchronous Rectifiers User Guide".


## General PCB Layout Guidelines

The AC performance of the ISL89163, ISL89164, ISL89165 depends significantly on the design of the PC board. The following layout design guidelines are recommended to achieve optimum performance:

- Place the driver as close as possible to the driven power FET.
- Understand where the switching power currents flow. The high amplitude di/dt currents of the driven power FET will induce significant voltage transients on the associated traces.
- Keep power loops as short as possible by paralleling the source and return traces.
- Use planes where practical; they are usually more effective than parallel traces.
- Avoid paralleling high amplitude di/dt traces with low level signal lines. High di/dt will induce currents and consequently, noise voltages in the low level signal lines.
- When practical, minimize impedances in low level signal circuits. The noise, magnetically induced on a 10k $\Omega$ resistor, is 10x larger than the noise on a $1 \mathrm{k} \Omega$ resistor.
- Be aware of magnetic fields emanating from transformers and inductors. Gaps in the magnetic cores of these structures are especially bad for emitting flux.
- If you must have traces close to magnetic devices, align the traces so that they are parallel to the flux lines to minimize coupling.
- The use of low inductance components such as chip resistors and chip capacitors is highly recommended.
- Use decoupling capacitors to reduce the influence of parasitic inductance in the $\mathrm{V}_{\mathrm{DD}}$ and GND leads. To be effective, these caps must also have the shortest possible conduction paths. If vias are used, connect several paralleled vias to reduce the inductance of the vias.
- It may be necessary to add resistance to dampen resonating parasitic circuits especially on OUTA and OUTB. If an external gate resistor is unacceptable, then the layout must be improved to minimize lead inductance.
- Keep high dv/dt nodes away from low level circuits. Guard banding can be used to shunt away dv/dt injected currents from sensitive circuits. This is especially true for control circuits that source the input signals to the ISL89163, ISL89164, ISL89165.
- Avoid having a signal ground plane under a high amplitude $\mathrm{dv} / \mathrm{dt}$ circuit. This will inject di/dt currents into the signal ground paths.
- Do power dissipation and voltage drop calculations of the power traces. Many PCB/CAD programs have built in tools for calculation of trace resistance.
- Large power components (Power FETs, Electrolytic caps, power resistors, etc.) will have internal parasitic inductance which cannot be eliminated.
This must be accounted for in the PCB layout and circuit design.
- If you simulate your circuits, consider including parasitic components especially parasitic inductance.


## General EPAD Heatsinking Considerations

The thermal pad is electrically connected to the GND supply through the IC substrate. The EPAD of the ISL89163, ISL89164, ISL89165 has two main functions: to provide a quiet GND for the input threshold comparators and to provide heat sinking for the IC. The EPAD must be connected to a ground plane and no switching currents from the driven FET should pass through the ground plane under the IC.

Figure 20 is a PCB layout example of how to use vias to remove heat from the IC through the EPAD.
For maximum heatsinking, it is recommended that a ground plane, connected to the EPAD, be added to both sides of the PCB. A via array, within the area of the EPAD, will conduct heat from the EPAD to the GND plane on the bottom layer. The number of vias and the size of the GND planes required for adequate heatsinking is determined by the power dissipated by the ISL89163, ISL89164, ISL89165, the air flow and the maximum temperature of the air around the IC.


FIGURE 20. TYPICAL PCB PATTERN FOR THERMAL VIAS

## Revision History

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest Rev.

| DATE | REVISION | CHANGE |
| :---: | :---: | :---: |
| February 22, 2012 | FN7707.3 | (page 5) ENA and ENB added to the Input Range parameter <br> (page 6) Propagation delay testing parameters changed for option C <br> (page 6) Note 13 added <br> (page 7) Figure 3 modified to show different input thresholds for testing prop delays for option C <br> (page 4) The startup sequence references for the VDD Undervoltage Lock-out parameters for Option C is now the same <br> as Options A and B. Options A, B, and C now have the same startup sequence. <br> (page 5) Note 9 is rewritten to be more precise. <br> (page 8) The old startup sequence for Option C has been deleted (formerly Figure 10) <br> (page 10) The old startup sequence description in the Functional Description Overview has been deleted. |
| January 9, 2012 | FN7707.2 | (page 1) vertical part numbers in the right margin are deleted to conform to new datasheet standards. <br> (page 1) Last paragraph of the product description is changed to better describe the improved turn on characteristics. <br> (page 1) features list is reduced in size to 8 features. Some features are reworded to improve readability. <br> (page 1) a reference to a non-existent application note is deleted from the Related Literature section. <br> (page 2) pin configuration pictures are redrawn and relabeled for readability. <br> (page 2) some pins description names are changed to corollate to the pin name in the pin configuration pictures. Some descriptions are also corrected. The truth table associated with the pin descriptions is expanded to include the logic performance of the under-voltage. (these revisions are not a change to function). <br> (page 4) note and figure references are added to the VDD Under-voltage lock-out parameter for options A, B, and C <br> (page 5) note 12 is revised to more clearly describe the turn-on characteristics of options $A, B$, and $C$. <br> (page 6) no load test conditions added to the rising and falling propagation matching parameters. <br> (page 8) figures 7 and 8 added to clearly define the startup characteristics <br> (page 10) the last paragraph of the Functional Description overview is replaced by 3 paragraphs to more clearly describe the under voltage and turn-on and turn-off characteristics. <br> (page 11). A new section is added to the application information describing how the drivers outputs can be paralleled. (pages 1..13) various minor corrections to text for grammar and spelling. |
| August 26, 2011 | FN7707.1 | (page 5) Note 12 revised from $200 \mu$ s to $400 \mu s$ <br> (page 4) The Operating Junction Temp Range in the "Thermal Information" was revised to read <br> "Maximum Operating Junction Temp Range.... $-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ " from " $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ " <br> Updated POD M8.15D by converting to new POD format. Removed table of dimensions and moved dimensions onto drawing. Added land pattern. |
| October 12, 2010 | FN7707.0 | Initial Release |

## Products

Intersil Corporation is a leader in the design and manufacture of high-performance analog semiconductors. The Company's products address some of the industry's fastest growing markets, such as, flat panel displays, cell phones, handheld products, and notebooks. Intersil's product families address power management and analog signal processing functions. Go to www.intersil.com/products for a complete list of Intersil product families.

For a complete listing of Applications, Related Documentation and Related Parts, please see the respective device information page on intersil.com: ISL89163, ISL89164, ISL89165

To report errors or suggestions for this datasheet, please go to www.intersil.com/askourstaff

FITs are available from our website at http://rel.intersil.com/reports/search.php

For additional products, see www.intersil.com/product tree
Intersil products are manufactured, assembled and tested utilizing IS09000 quality systems as noted in the quality certifications found at www.intersil.com/design/quality

> Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

[^0]
## Package Outline Drawing

## L8.3x3I

8 LEAD THIN DUAL FLAT NO-LEAD PLASTIC PACKAGE
Rev 1 6/09


TOP VIEW


TYPICAL RECOMMENDED LAND PATTERN


NOTES:

1. Dimensions are in millimeters.

Dimensions in () for Reference Only.
2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
3. Unless otherwise specified, tolerance: Decimal $\pm 0.05$
4. Dimension applies to the metallized terminal and is measured between 0.15 mm and 0.30 mm from the terminal tip.
5. Tiebar shown (if present) is a non-functional feature.
6. The configuration of the pin \#1 identifier is optional, but must be located within the zone indicated. The pin \#1 identifier may be either a mold or mark feature.

## Package Outline Drawing

## M8.15D

8 LEAD NARROW BODY SMALL OUTLINE EXPOSED PAD PLASTIC PACKAGE
Rev 1, 3/11


TYPICAL RECOMMENDED LAND PATTERN

NOTES:

1. Dimensions are in millimeters. Dimensions in ( ) for reference only.
2. Dimensioning and tolerancing per ASME-Y14.5M-1994.
3. Unless otherwise specified, tolerance: Decimal $\pm 0.05$.
4. Dimension does not include interlead flash or protrusions. Interlead flash or protrusions shall not exceed 0.25 mm per side.
5. The Pin 1 identifier may be either a mold or a mark feature.
6. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Gate Drivers category:
Click to view products by Renesas manufacturer:
Other Similar products are found below :
 00-9050-LRPP 00-9090-RDPP 5951900000 01-1003W-10/32-15 LTILA6E-1S-WH-RC-FN12VXCR1 0131700000 00-2240 LTP70N06 LVP640 0158-624-00 5J0-1000LG-SIL 020017-13 LY1D-2-5S-AC120 LY2-0-US-AC120 LY2-US-AC240 LY3-UA-DC24 00-5150 00576P0020 00600P0010 LZNQ2M-US-DC5 LZNQ2-US-DC12 LZP40N10 00-8196-RDPP 00-8274-RDPP 00-8275-RDNP 00-8609RDPP 00-8722-RDPP 00-8728-WHPP 00-8869-RDPP 00-9051-RDPP 00-9091-LRPP 00-9291-RDPP 02071000000207400000660100564 $\underline{01312} \underline{0134220000} \underline{6035} \underline{M 15730061}$


[^0]:    For information regarding Intersil Corporation and its products, see www.intersil.com

