## ISL89163, ISL89164, ISL89165

High Speed, Dual Channel, 6A, Power MOSFET Driver with Enable Inputs

The ISL89163, ISL89164, and ISL89165 are high-speed, 6A, dual channel MOSFET drivers with enable inputs.

Precision thresholds on all logic inputs allow the use of external RC circuits to generate accurate and stable time delays on both the main channel inputs, INA and INB, and the enable inputs, ENA and ENB. The precision delays capable of these precise logic thresholds make these parts valuable for dead time control and synchronous rectifiers. Note, the enable and input logic inputs can be interchanged for alternate logic implementations.

Three input logic thresholds are available:

- 3.3V (CMOS)
- 5.0V (CMOS or TTL compatible)
- CMOS thresholds that are proportional to $\mathrm{V}_{\mathrm{DD}}$

At high switching frequencies, these MOSFET drivers use a minimal amount of internal bias currents.
Separate, non-overlapping drive circuits are used to drive each CMOS output FET to prevent shoot-through currents in the output stage.

The start-up sequence is designed to prevent unexpected glitches when $V_{D D}$ is being turned on or turned off. When $\mathrm{V}_{\mathrm{DD}}<\sim 1 \mathrm{~V}$, an internal $10 \mathrm{k} \Omega$ resistor between the output and ground helps to keep the output voltage low. When $\sim 1 \mathrm{~V}<\mathrm{V}_{\mathrm{DD}}<\mathrm{UV}$, both outputs are driven low with significantly low resistance as the logic inputs are ignored, which ensures that the driven FETs are off. When $\mathrm{V}_{\mathrm{DD}}>$ UVLO, and after a short delay, the outputs begin to respond to the logic inputs.


Figure 1. Typical Application

## Features

- Dual output, 6A peak currents, can be paralleled
- Dual AND-ed input logic, (input and enable)
- Typical ON-resistance <1
- Specified Miller plateau drive currents
- Very low thermal impedance ( $\theta_{\mathrm{JC}}=3^{\circ} \mathrm{C} / \mathrm{W}$ )
- Hysteretic Input logic levels for 3.3V CMOS, 5V CMOS, TTL, and Logic levels proportional to $\mathrm{V}_{\mathrm{DD}}$
- Precision threshold inputs for time delays with external RC components
- 20 ns rise and fall time driving a 10 nF load.


## Applications

- Synchronous Rectifier (SR) driver
- Switch mode power supplies
- Motor drives, Class D amplifiers, UPS, inverters
- Pulse transformer driver
- Clock/line driver


## Related Literature

For a full list of related documents, visit our website:

- ISL89163, ISL89164, ISL89165 device pages


Figure 2. Temperature Stable Logic Thresholds

## Contents

1. Overview ..... 3
1.1 Block Diagram ..... 3
1.2 Ordering Information ..... 3
1.3 Pin Configurations ..... 5
1.4 Pin Descriptions ..... 5
2. Specifications ..... 6
2.1 Absolute Maximum Ratings ..... 6
2.2 Thermal Information ..... 6
2.3 Recommended Operating Conditions ..... 7
2.4 Electrical Specifications ..... 7
2.5 AC Electrical Specifications ..... 8
2.6 Test Waveforms and Circuits ..... 9
3. Typical Performance Curves ..... 11
4. Functional Description ..... 13
5. Application Information ..... 14
5.1 Precision Thresholds for Time Delays ..... 14
5.2 Paralleling Outputs to Double the Peak Drive Currents ..... 14
5.3 Power Dissipation of the Driver ..... 15
5.4 Typical Application Circuits ..... 15
6. General PCB Layout Guidelines ..... 17
7. General EPAD Heatsinking Considerations ..... 18
8. Revision History ..... 19
9. Package Outline Drawings ..... 20

## 1. Overview

### 1.1 Block Diagram



Figure 3. Block Diagram

### 1.2 Ordering Information

| Part Number <br> (Notes 2, 3, 4) | Part Marking | $\begin{gathered} \text { Temp } \\ \text { Range }\left({ }^{\circ} \mathrm{C}\right) \end{gathered}$ | Input Configuration | $\begin{gathered} \text { Input } \\ \text { Logic (V) } \end{gathered}$ | Tape and Reel (Units) (Note 1) | Package (RoHS Compliant) | Pkg. Dwg. \# |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ISL89163FRTAZ | 163A | -40 to +125 | Non-inverting | 3.3 | - | 8 Ld 3x3 TDFN | L8.3×3I |
| ISL89163FRTAZ-T | 163A | -40 to +125 |  | 3.3 | 6k | 8 Ld 3x3 TDFN | L8.3×31 |
| ISL89163FRTBZ | 163B | -40 to +125 |  | 5.0 | - | 8 Ld 3x3 TDFN | L8.3x31 |
| ISL89163FRTBZ-T | 163B | -40 to +125 |  | 5.0 | 6k | 8 Ld 3x3 TDFN | L8.3x31 |
| ISL89164FRTAZ | 164A | -40 to +125 | Inverting | 3.3 | - | 8 Ld 3x3 TDFN | L8.3x31 |
| ISL89164FRTAZ-T | 164A | -40 to +125 |  | 3.3 | 6k | 8 Ld 3x3 TDFN | L8.3x31 |
| ISL89164FRTBZ | 164B | -40 to +125 |  | 5.0 | - | 8 Ld 3x3 TDFN | L8.3x31 |
| ISL89164FRTBZ-T | 164B | -40 to +125 |  | 5.0 | 6k | 8 Ld 3x3 TDFN | L8.3x31 |
| ISL89165FRTAZ | 165A | -40 to +125 | Inverting + Non-inverting | 3.3 | - | 8 Ld 3x3 TDFN | L8.3x31 |
| ISL89165FRTAZ-T | 165A | -40 to +125 |  | 3.3 | 6k | 8 Ld 3x3 TDFN | L8.3x31 |
| ISL89165FRTBZ | 165B | -40 to +125 |  | 5.0 | - | 8 Ld 3x3 TDFN | L8.3x31 |
| ISL89165FRTBZ-T | 165B | -40 to +125 |  | 5.0 | 6k | 8 Ld 3x3 TDFN | L8.3x3I |
| ISL89163FBEAZ | 89163 FBEAZ | -40 to +125 | Non-inverting | 3.3 | - | 8 Ld EPSOIC | M8.15D |
| ISL89163FBEAZ-T | 89163 FBEAZ | -40 to +125 |  | 3.3 | 2.5 k | 8 Ld EPSOIC | M8.15D |
| ISL89163FBEBZ | 89163 FBEBZ | -40 to +125 |  | 5.0 | - | 8 Ld EPSOIC | M8.15D |
| ISL89163FBEBZ-T | 89163 FBEBZ | -40 to +125 |  | 5.0 | 2.5 k | 8 Ld EPSOIC | M8.15D |
| ISL89164FBEAZ | 89164 FBEAZ | -40 to +125 | Inverting | 3.3 | - | 8 Ld EPSOIC | M8.15D |
| ISL89164FBEAZ-T | 89164 FBEAZ | -40 to +125 |  | 3.3 | 2.5 k | 8 Ld EPSOIC | M8.15D |
| ISL89164FBEBZ | 89164 FBEBZ | -40 to +125 |  | 5.0 | - | 8 Ld EPSOIC | M8.15D |
| ISL89164FBEBZ-T | 89164 FBEBZ | -40 to +125 |  | 5.0 | 2.5 k | 8 Ld EPSOIC | M8.15D |


| Part Number (Notes 2, 3, 4) | Part Marking | Temp <br> Range ( ${ }^{\circ} \mathrm{C}$ ) | Input Configuration | Input Logic (V) | Tape and Reel (Units) (Note 1) | Package (RoHS Compliant) | Pkg. Dwg. \# |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ISL89165FBEAZ | 89165 FBEAZ | -40 to +125 | Inverting + Non-inverting | 3.3 V | - | 8 Ld EPSOIC | M8.15D |
| ISL89165FBEAZ -T | 89165 FBEAZ | -40 to +125 |  | 3.3 V | 2.5 k | 8 Ld EPSOIC | M8.15D |
| ISL89165FBEBZ | 89165 FBEBZ | -40 to +125 |  | 5.0 V | - | 8 Ld EPSOIC | M8.15D |
| ISL89165FBEBZ-T | 89165 FBEBZ | -40 to +125 |  | 5.0 V | 2.5k | 8 Ld EPSOIC | M8.15D |

Notes:

1. See TB347 for details about reel specifications.
2. These Pb -free plastic packaged products employ special Pb -free material sets, molding compounds/die attach materials, and $100 \%$ matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations). Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J-STD-020.
3. Input Logic Voltage: $\mathrm{A}=3.3 \mathrm{~V}, \mathrm{~B}=5.0 \mathrm{~V}$.
4. For Moisture Sensitivity Level (MSL), see the ISL89163, ISL89164, ISL89165 device pages. For more information about MSL, see TB363.

Table 1. Key Differences Between Family of Parts

| Part Number | ENA | ENB | INA | INB | OUTA | OUTB |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
|  | ISL89163 | NINV | NINV | NINV | NINV | NINV |
|  | NINV | NINV | INV | INV | NINV |  |
| ISL89165 | NINV | NINV | INV | NINV | NINV | NINV |

Note: INV: Inverting Input, NINV: Non-inverting input.

### 1.3 Pin Configurations

ISL89163FR, ISL89163FB (8 Ld TDFN, EPSOIC) Top View


ISL89164FR, ISL89164FB (8 Ld TDFN, EPSOIC) Top View

ISL89165FR, ISL89165FB
(8 Ld TDFN, EPSOIC)

Top View


### 1.4 Pin Descriptions

| Pin Number | Symbol |  |
| :---: | :---: | :--- |
| 1 | ENA | Description <br> (See Table 2) |
| 2 | INA, /INA | Channel A enable, OV to VDD |
| 3 | GND | Power Ground, 0V |
| 4 | INB, /INB | Channel B enable, OV to VDD |
| 5 | OUTB | Channel B output |
| 6 | VDD | Power input, 4.5V to 16V |
| 7 | OUTA | Channel A output, OV to VDD |
| 8 | ENB | Channel B enable, OV to VDD |

Table 2. Truth Table for Logic Polarities

| Non-Inverting |  |  |  | Inverting |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| UV | ENx* | INx* | OUTx* | UV | ENx* | /INx* | OUTx* |
| 0 | x | x | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 |
| 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 |
| 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 |
| 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 |
| 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 |
| 1 | 1 | 0 | 0 | 1 | 1 | 0 | 1 |
| 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 |

## 2. Specifications

### 2.1 Absolute Maximum Ratings

| Parameter | Minimum | Maximum | Unit |
| :--- | :---: | :---: | :---: |
| Supply Voltage, VDD Relative to GND | -0.3 | 18 | V |
| Logic Inputs (INA, INB, ENA, ENB) | GND -0.3 | $\mathrm{~V}_{\mathrm{DD}}+0.3$ | V |
| Outputs (OUTA, OUTB) | GND -0.3 | $\mathrm{~V}_{\mathrm{DD}}+0.3$ | V |
| Average Output Current (Note 5) |  | 150 | mA |
| ESD Rating | Value | Unit |  |
| Human Body Model Class 2 (Tested per JESD22-A114E) | 2 | kV |  |
| Machine Model Class B (Tested per JESD22-A115-A) | 200 | V |  |
| Charged Device Model Class IV <br> Latch-Up (Tested per JESD-78B; Class 2, Level A) <br> Output Current | 500 | kV |  |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions can adversely impact product reliability and result in failures not covered by warranty.

Note:
5. The average output current, when driving a power MOSFET or similar capacitive load, is the average of the rectified output current. The peak output currents of this driver are self limiting by trans conductance or $\mathrm{r}_{\mathrm{DS}(\mathrm{ON})}$ and do not required any external components to minimize the peaks. If the output is driving a non-capacitive load, such as an LED, maximum output current must be limited by external means to less than the specified absolute maximum.

### 2.2 Thermal Information

| Thermal Resistance (Typical) | $\boldsymbol{\theta}_{\mathrm{JA}}\left({ }^{\circ} \mathbf{C} / \mathbf{W}\right)$ | $\boldsymbol{\theta}_{\mathrm{JC}}\left({ }^{\circ} \mathbf{C} / \mathbf{W}\right)$ |
| :--- | :---: | :---: |
| 8 Ld TDFN Package (№tes 6, 7) | 44 | 3 |
| 8 Ld EPSOIC Package (№tes 6, 7 ) | 42 | 3 |

Notes:
6. $\theta_{\mathrm{JA}}$ is measured in free air with the component mounted on a high-effective thermal conductivity test board with "direct attach" features. See TB379.
7. For $\theta_{\mathrm{JC}}$, the "case temp" location is the center of the exposed metal pad on the package underside.

| Parameter | Minimum | Maximum | Unit |
| :--- | :---: | :---: | :---: |
| Max Power Dissipation at $+25^{\circ} \mathrm{C}$ in Free Air |  | 2.27 | W |
| Max Power Dissipation at $+25^{\circ} \mathrm{C}$ with Copper Plane | -65 | 33.3 | W |
| Storage Temperature Range | -40 | +150 | ${ }^{\circ} \mathrm{C}$ |
| Maximum Operating Junction Temperature Range | +150 | ${ }^{\circ} \mathrm{C}$ |  |
| Pb-Free Reflow Profile | see TB493 |  |  |

### 2.3 Recommended Operating Conditions

| Parameter | Minimum | Maximum | Unit |
| :--- | :---: | :---: | :---: |
| Junction Temperature | -40 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Options A and B | 4.5 | 16 | V |
| Supply Voltage, VDD Relative to GND | 0 | $\mathrm{~V}_{\mathrm{DD}}$ | V |
| Logic Inputs (INA, INB, ENA, ENB) | 0 | $\mathrm{~V}_{\mathrm{DD}}$ | V |
| Outputs (OUTA, OUTB) | V |  |  |
| Option C | 7.5 | 16 | V |
| Supply Voltage, VDD Relative to GND | 0 | $\mathrm{~V}_{\mathrm{DD}}$ | V |
| Logic Inputs (INA, INB, ENA, ENB) | 0 | $\mathrm{~V}_{\mathrm{DD}}$ | V |
| Outputs (OUTA, OUTB) |  |  |  |

### 2.4 Electrical Specifications

### 2.4.1 DC Electrical Specifications

$V_{D D}=12 \mathrm{~V}, G N D=0 \mathrm{~V}$, No load on OUTA or OUTB, unless otherwise specified. Boldface limits apply across the operating junction temperature range, $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.

| Parameters | Symbol | Test Conditions | $\mathrm{T}_{\mathrm{J}}=+25^{\circ} \mathrm{C}$ |  |  | $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | $\begin{gathered} \text { Min } \\ \text { (Note 8) } \end{gathered}$ | $\begin{gathered} \text { Max } \\ \text { (Note 8) } \end{gathered}$ |  |
| Power Supply |  |  |  |  |  |  |  |  |
| Voltage Range (Option A and B) | $\mathrm{V}_{\mathrm{DD}}$ |  |  |  |  | 4.5 | 16 | V |
| Voltage Range (Option C) | $\mathrm{V}_{\mathrm{DD}}$ |  |  |  |  | 7.5 | 16 | V |
| $\mathrm{V}_{\text {DD }}$ Quiescent Current | $\mathrm{I}_{\mathrm{DD}}$ | $\mathrm{ENx}=\mathrm{INx}=\mathrm{GND}$ |  | 5 |  |  |  | mA |
|  |  | $\mathrm{INA}=\mathrm{INB}=1 \mathrm{MHz}$, square wave |  | 25 |  |  |  | mA |
| Undervoltage |  |  |  |  |  |  |  |  |
| VDD Undervoltage Lockout (Options A and B) (Note 12, Figure 10) | $\mathrm{V}_{u v}$ | $\begin{aligned} & \text { ENA = ENB = True } \\ & \text { INA = INB = True } \end{aligned}$ |  | 3.3 |  |  |  | V |
| VDD Undervoltage Lockout (Option C) (Note 12, Figure 10) | $\mathrm{V}_{\mathrm{uv}}$ | $\begin{aligned} & \text { ENA = ENB = True } \\ & \text { INA = INB = True (Note 9) } \end{aligned}$ |  | 6.5 |  |  |  | V |
| Hysteresis (Option A or B) |  |  |  | $\sim 25$ |  |  |  | mV |
| Hysteresis (Option C) |  |  |  | $\sim 0.95$ |  |  |  | V |
| Inputs |  |  |  |  |  |  |  |  |
| Input Range for INA, INB, ENA, ENB | $\mathrm{V}_{\text {IN }}$ | Option A, B, or C |  |  |  | GND | $V_{D D}$ | V |
| Logic 0 Threshold for INA, INB, ENA, ENB (Note 11) | $\mathrm{V}_{\text {IL }}$ | Option A, nominally $37 \% \times 3.3 \mathrm{~V}$ |  | 1.22 |  | 1.12 | 1.32 | V |
|  |  | Option B, nominally $37 \% \times 5.0 \mathrm{~V}$ |  | 1.85 |  | 1.70 | 2.00 | V |
|  |  | Option C, nominally $20 \% \times 12 \mathrm{~V}$ (Note 9) |  | 2.4 |  | 2.00 | 2.76 | V |
| Logic 1 Threshold for INA, INB, ENA, ENB (Note 11) | $\mathrm{V}_{\mathrm{IH}}$ | Option A, nominally $63 \% \times 3.3 \mathrm{~V}$ |  | 2.08 |  | 1.98 | 2.18 | V |
|  |  | Option B, nominally $63 \% \times 5.0 \mathrm{~V}$ |  | 3.15 |  | 3.00 | 3.30 | V |
|  |  | Option C, nominally $80 \% \times 12 \mathrm{~V}$ (Note 9) |  | 9.6 |  | 9.24 | 9.96 | V |
| Input Capacitance of INA, INB, ENA, ENB (Note 10) | $\mathrm{C}_{\text {IN }}$ |  |  | 2 |  |  |  | pF |
| Input Bias Current for INA, INB, ENA, ENB | 1 IN | $\mathrm{GND}<\mathrm{V}_{\text {IN }}<\mathrm{V}_{\mathrm{DD}}$ |  |  |  | -10 | +10 | $\mu \mathrm{A}$ |
| Outputs |  |  |  |  |  |  |  |  |
| High Level Output Voltage | $\begin{aligned} & \hline \mathrm{V}_{\mathrm{OHA}} \\ & \mathrm{~V}_{\mathrm{OHB}} \end{aligned}$ |  |  |  |  | $\mathrm{V}_{\mathrm{DD}}-0.1$ | $\mathrm{V}_{\mathrm{DD}}$ | V |

$\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}$, No load on OUTA or OUTB, unless otherwise specified. Boldface limits apply across the operating junction temperature range, $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. (Continued)

| Parameters | Symbol | Test Conditions | $\mathrm{T}_{\mathrm{J}}=+25^{\circ} \mathrm{C}$ |  |  | $\mathrm{T}_{J}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | $\begin{gathered} \text { Min } \\ \text { (Note 8) } \end{gathered}$ | $\begin{gathered} \text { Max } \\ \text { (Note 8) } \end{gathered}$ |  |
| Low Level Output Voltage | $\begin{aligned} & \hline \mathrm{V}_{\mathrm{OLA}} \\ & \mathrm{~V}_{\mathrm{OLB}} \end{aligned}$ |  |  |  |  | GND | GND + 0.1 | V |
| Peak Output Source Current | 10 | $\mathrm{V}_{\mathrm{O}}$ (initial) $=0 \mathrm{~V}, \mathrm{C}_{\text {LOAD }}=10 \mathrm{nF}$ |  | -6 |  |  |  | A |
| Peak Output Sink Current | $\mathrm{I}_{0}$ | $\mathrm{V}_{\mathrm{O}}$ (initial) $=12 \mathrm{~V}, \mathrm{C}_{\text {LOAD }}=10 \mathrm{nF}$ |  | +6 |  |  |  | A |

## Notes:

8. Parameters with MIN and/or MAX limits are $100 \%$ tested at $+25^{\circ} \mathrm{C}$, unless otherwise specified. Temperature limits established by characterization and are not production tested.
9. The nominal $20 \%$ and $80 \%$ thresholds for option C are valid for any value within the specified range of VDD.
10. This parameter is taken from the simulation models for the input FET. The actual capacitance on this input is dominated by the PCB parasitic capacitance.
11. The true state input voltage for the non-inverted inputs is greater than the Logic 1 threshold voltage. The true state input voltage for the inverted inputs is less than the Logic 0 threshold voltage.
12. A $400 \mu$ s delay further inhibits the release of the output state when the UV positive going threshold is crossed. See Figure 10 on page 10.

### 2.5 AC Electrical Specifications

$\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}, G N D=0 \mathrm{~V}$, No Load on OUTA or OUTB, unless otherwise specified. Boldface limits apply across the operating junction temperature range, $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.

| Parameters | Symbol | Test Conditions | $\mathrm{T}_{\mathrm{J}}=+25^{\circ} \mathrm{C}$ |  |  | $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Max |  |
| Output Rise Time (see Figure 5) | $t_{R}$ | $C_{\text {LOAD }}=10 \mathrm{nF}, 10 \%$ to $90 \%$ |  | 20 |  |  | 40 | ns |
| Output Fall Time (see Figure 5) | $\mathrm{t}_{\mathrm{F}}$ | $\mathrm{C}_{\text {LOAD }}=10 \mathrm{nF}, 90 \%$ to 10\% |  | 20 |  |  | 40 | ns |
| Output Rising Edge Propagation Delay for Non-Inverting Inputs (Note 13) (see Figure 4) | $\mathrm{t}_{\text {RDLY }}$ | $\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}$ Options A and B |  | 25 |  |  | 50 | ns |
|  |  | $\mathrm{V}_{\mathrm{DD}}=8 \mathrm{~V}$ Option C |  | 25 |  |  | 50 | ns |
| Output Rising Edge Propagation Delay with Inverting Inputs (Note 13) (see Figure 4) | $\mathrm{t}_{\text {RDLYi }}$ | $\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}$ Options A and B |  | 25 |  |  | 50 | ns |
|  |  | $\mathrm{V}_{\mathrm{DD}}=8 \mathrm{~V}$ Option C |  | 25 |  |  | 50 | ns |
| Output Falling Edge Propagation Delay with Non-Inverting Inputs (Note 13) (see Figure 4) | $\mathrm{t}_{\text {FDLY }}$ | $\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}$ Options A and B |  | 25 |  |  | 50 | ns |
|  |  | $\mathrm{V}_{\mathrm{DD}}=8 \mathrm{~V}$ Option C |  | 25 |  |  | 50 | ns |
| Output Falling Edge Propagation Delay with Inverting Inputs (Note 13) (see Figure 4) | $\mathrm{t}_{\text {FDLYi }}$ | $\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}$ Options A and B |  | 25 |  |  | 50 | ns |
|  |  | $\mathrm{V}_{\mathrm{DD}}=8 \mathrm{~V}$ Option C |  | 25 |  |  | 50 | ns |
| Rising Propagation Matching (see Figure 4) | $\mathrm{t}_{\text {RM }}$ | No load |  | <1 |  |  |  | ns |
| Falling Propagation Matching (see Figure 4) | $\mathrm{t}_{\text {FM }}$ | No load |  | <1 |  |  |  | ns |
| Miller Plateau Sink Current (See Test Circuit Figure 6) | $-^{\text {MP }}$ | $\mathrm{V}_{\text {DD }}=10 \mathrm{~V}, \mathrm{~V}_{\text {MILLER }}=5 \mathrm{~V}$ | - | 6 | - | - | - | A |
|  | $-^{\text {MP }}$ | $\mathrm{V}_{\mathrm{DD}}=10 \mathrm{~V}, \mathrm{~V}_{\text {MILLER }}=3 \mathrm{~V}$ | - | 4.7 | - | - | - | A |
|  | $-^{\text {MP }}$ | $\mathrm{V}_{\mathrm{DD}}=10 \mathrm{~V}, \mathrm{~V}_{\text {MILLER }}=2 \mathrm{~V}$ | - | 3.7 | - | - | - | A |
| Miller Plateau Source Current (See Test Circuit Figure 7) | $\mathrm{I}_{\mathrm{MP}}$ | $\mathrm{V}_{\text {DD }}=10 \mathrm{~V}, \mathrm{~V}_{\text {MILLER }}=5 \mathrm{~V}$ | - | 5.2 | - | - | - | A |
|  | $\mathrm{I}_{\mathrm{MP}}$ | $\mathrm{V}_{\mathrm{DD}}=10 \mathrm{~V}, \mathrm{~V}_{\text {MILLER }}=3 \mathrm{~V}$ | - | 5.8 | - | - | - | A |
|  | $\mathrm{I}_{\mathrm{MP}}$ | $\mathrm{V}_{\mathrm{DD}}=10 \mathrm{~V}, \mathrm{~V}_{\text {MILLER }}=2 \mathrm{~V}$ | - | 6.9 | - | - | - | A |
| Turn-On Delay (Note 12, Figure 10) | $\mathrm{t}_{\text {on_delay }}$ | see Figure 10 |  | 400 |  |  |  | $\mu \mathrm{s}$ |

Note:
13. Propagation delays for Option $C$ are typically the same for the recommended operating range $\left(7.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 16 \mathrm{~V}\right)$.

### 2.6 Test Waveforms and Circuits



Logic Levels: Option $A=3.3 \mathrm{~V}$, Option $B=5.0 \mathrm{~V}$, Option $C=V_{D D}$
Figure 4. Prop Delays and Matching


Figure 6. Miller Plateau Sink Current Test Circuit


Figure 8. Miller Plateau Sink Current


Figure 5. Rise/Fall Times


Figure 7. Miller Plateau Source Current Test Circuit


Figure 9. Miller Plateau Source Current


Figure 10. Start-Up Output Characteristic
3. Typical Performance Curves


Figure 11. $\mathrm{I}_{\mathrm{DD}}$ vs $\mathrm{V}_{\mathrm{DD}}$ (STATIC)


Figure 13. $\mathrm{I}_{\mathrm{DD}}$ vs Frequency $\left(+25^{\circ} \mathrm{C}\right)$


Figure 15. Option A Thresholds


Figure 12. $\mathrm{I}_{\mathrm{DD}}$ vs $\mathrm{V}_{\mathrm{DD}}(1 \mathrm{MHz})$


Figure 14. $\mathrm{r}_{\mathrm{DS}(\mathrm{ON})}$ vs Temperature


Figure 16. Option B Thresholds


Figure 17. Output Rise/Fall Time


Figure 18. Propagation Delay vs $\mathrm{V}_{\mathrm{DD}}$

## 4. Functional Description

The ISL89163, ISL89164, ISL89165 MOSFET drivers incorporate several features optimized for Synchronous Rectifier (SR) driver applications including precision input logic thresholds, enable inputs, undervoltage lockout, and high-amplitude output drive currents.
The precision input thresholds facilitate the use of an external RC network to delay the rising or falling propagation of the driver output; this feature is useful for adjusting when the SRs turn on relative to the primary side FETs. In a similar manner, these drivers can also be used to control the turn-on/off timing of the primary side FETs.

The enable inputs (ENA, ENB) are used to emulate diode operation of the SRs by disabling the driver output, as necessary, to prevent negative currents in the output filter inductors. One example is turning off the SRs when the power supply output is turned off, which prevents the output capacitor from being discharged through the output inductor. If this is allowed to happen, the voltage across the output capacitor rings negative possibly damaging the capacitor (if it is polarized) and probably damaging the load. Another example is preventing circulating currents between paralleled power supplies during no or light-load conditions. During light-load conditions (especially when active load sharing is not active), energy is transferred from the paralleled power supply that has a higher voltage to the paralleled power supply with the lower voltage. Consequently, the energy that is absorbed by the low voltage output transfers to the primary side causing the bus voltage to increase until the primary side is damaged by excessive voltage.

The start-up sequence for input threshold Options $A, B$, and $C$ prevents unexpected glitches when $V_{D D}$ is being turned on or turned off. When $\mathrm{V}_{\mathrm{DD}}<\sim 1 \mathrm{~V}$, an internal $10 \mathrm{k} \Omega$ resistor connected between the output and ground helps keep the gate voltage close to ground. When $\sim 1 \mathrm{~V}<\mathrm{V}_{\mathrm{DD}}<\mathrm{UV}$, both outputs are driven low while ignoring the logic inputs. This low state has the same current sinking capacity as during normal operation, and it ensures that the driven FETs are held off even if there is a switching voltage on the drains that can inject charge into the gates using the Miller capacitance. When $V_{D D}>$ UVLO, and after a $400 \mu$ delay, the outputs now respond to the logic inputs. See Figure 10 for complete details.

For the negative transition of $\mathrm{V}_{\mathrm{DD}}$ through the UV lockout voltage, the outputs of input threshold Options A or B are active low when $\mathrm{V}_{\mathrm{DD}}<\sim 3.2 \mathrm{~V}_{\mathrm{DC}}$ regardless of the input logic states. Similarly, the C option outputs are active low when $\mathrm{V}_{\mathrm{DD}}<\sim 6.5 \mathrm{~V}_{\mathrm{DC}}$.

## 5. Application Information

### 5.1 Precision Thresholds for Time Delays

Three input logic voltage levels are supported by the ISL89163, ISL89164, ISL89165. Option A uses 3.3V logic, Option B uses 5.0 V logic, and Option $C$ uses higher voltage logic when it is desired to have voltage thresholds that are proportional to $\mathrm{V}_{\mathrm{DD}}$. The $A$ and $B$ options have nominal thresholds that are $37 \%$ and $63 \%$ of 3.3 V and 5.0 V , respectively and the $C$ option is $20 \%$ and $80 \%$ of $V_{D D}$.


Figure 19. Delay Using RCD Network

In Figure 19, $\mathrm{R}_{\text {del }}$ and $\mathrm{C}_{\text {del }}$ delay the rising edge of the input signal. For the falling edge of the input signal, the diode shorts out the resistor resulting in a minimal falling edge delay.

The $37 \%$ and $63 \%$ thresholds of Options A and B were chosen to simplify the calculations for the desired time delays. When using an $R C$ circuit to generate a time delay, the delay is simply $T$ (secs) $=R$ (ohms) $\times C$ (farads). Note: The equation only applies if the input logic voltage is matched to the 3.3 V or 5 V threshold options. If the logic high amplitude is not equal to 3.3 V or 5 V , the equations shown in Equation 1 can be used for more precise delay calculations.
(EQ. 1) $\quad \mathrm{V}_{\mathrm{H}}=10 \mathrm{~V} \quad$ High level of the logic signal into the RC

$$
\begin{array}{ll}
\mathrm{V}_{\text {thres }}=63 \% \times 5 \mathrm{~V} & \text { Positive going threshold for } 5 \mathrm{~V} \text { logic (B option) } \\
\mathrm{V}_{\mathrm{L}}=.3 \mathrm{~V} & \text { Low level of the logic signal into the } \mathrm{RC} \\
\mathrm{R}_{\mathrm{del}}=100 \Omega & \text { Timing values } \\
\mathrm{C}_{\mathrm{del}}=1 \mathrm{nF} & \\
\mathrm{t}_{\text {del }}=-\mathrm{R}_{\mathrm{del}} \mathrm{C}_{\text {del }} \times \ln \left(\frac{\mathrm{V}_{\mathrm{L}}-\mathrm{V}_{\text {thres }}}{\mathrm{V}_{\mathrm{H}}-\mathrm{V}_{\mathrm{L}}}+1\right) \\
\mathrm{t}_{\text {del }}=34.788 \mathrm{~ns} & \text { nominal delay time for this example }
\end{array}
$$

In this example, the high logic voltage is 10 V , the positive threshold is $63 \%$ of 5 V and the low level logic is 0.3 V . Note the rising edge propagation delay of the driver must be added to this value.

The minimum recommended value of $C$ is 100 pF. The parasitic capacitance of the PCB and any attached scope probes introduces significant delay errors if smaller values are used. Larger values of $C$ further minimize errors.

Acceptable values of $R$ are primarily effected by the source resistance of the logic inputs. Generally, $100 \Omega$ resistors or larger are usable.

### 5.2 Paralleling Outputs to Double the Peak Drive Currents

The typical propagation matching of the ISL89163 and ISL89164 is less than 1ns. The matching is so precise that carefully matched and calibrated scope probes and channels must be used to make this measurement. Because of the excellent performance, these driver outputs can be safely paralleled to double the current drive capacity. It is important that the INA and INB inputs are connected together on the PCB with the shortest possible trace, which is also required of OUTA and OUTB. However, the ISL89165 cannot be paralleled because of the complementary logic.

### 5.3 Power Dissipation of the Driver

The power dissipation of the ISL89163, ISL89164, ISL89165 is dominated by the losses associated with the gate charge of the driven bridge FETs and the switching frequency. The internal bias current also contributes to the total dissipation, but it is usually not significant as compared to the gate charge losses.


Figure 20. MOSFET Gate Charge vs Gate Voltage
Figure 20 illustrates how the gate charge varies with the gate voltage in a typical power MOSFET. In this example, the total gate charge for $\mathrm{V}_{\mathrm{gs}}=10 \mathrm{~V}$ is 21.5 nC when $\mathrm{V}_{\mathrm{DS}}=40 \mathrm{~V}$. This is the charge that a driver must source to turn on the MOSFET and must sink to turn-off the MOSFET.

Equation 2 shows calculating the power dissipation of the driver:
(EQ. 2)

$$
P_{D}=2 \bullet Q_{c} \bullet \text { freq } \bullet V_{G S} \bullet \frac{R_{\text {gate }}}{R_{\text {gate }}+r_{D S(O N)}}+I_{D D}(\text { freq }) \bullet V_{D D}
$$

where:

- freq $=$ Switching frequency,
- $\mathrm{V}_{\mathrm{GS}}=\mathrm{V}_{\mathrm{DD}}$ bias of the ISL89163, ISL89164, ISL89165
- $\mathrm{Q}_{\mathrm{C}}=$ Gate charge for $\mathrm{V}_{\mathrm{GS}}$
- $I_{D D}(f r e q)=$ Bias current at the switching frequency (see Figure 11)
- $r_{D S(O N)}=O N$-resistance of the driver
- $\mathrm{R}_{\text {gate }}=$ External gate resistance (if any).

Note: The gate power dissipation is proportionally shared with the external gate resistor. Do not overlook the power dissipated by the external gate resistor.

### 5.4 Typical Application Circuits

The drive circuit provides primary-to-secondary line isolation. A controller, on the primary side, is the source of the SR control, OUTLLN, and OUTLRN signals. The secondary side signals, V1 and V2 are rectified by the dual diode, D9, to generate the secondary side bias for U4. V1 and V3 are also inverted by Q100 and Q101, and the rising edges are delayed by $R_{27} / C_{10}$ and $R_{28} / C_{9}$ respectively to generate the $S R$ drive signals, $L R N$ and $L L N$. For complete information on this SR drive circuit, and other applications for the ISL89163, ISL89164, ISL89165, see AN1603, "ISL6752/54EVAL1Z ZVS DC/DC Power Supply with Synchronous Rectifiers User Guide".


## 6. General PCB Layout Guidelines

The AC performance of the ISL89163, ISL89164, ISL89165 depends significantly on the design of the PC board.
The following layout design guidelines are recommended to achieve optimum performance:

- Place the driver as close as possible to the driven power FET.
- Understand where the switching power currents flow. The high-amplitude di/dt currents of the driven power FET will induce significant voltage transients on the associated traces.
- Keep power loops as short as possible by paralleling the source and return traces.
- Use planes where practical; they are usually more effective than parallel traces.
- Avoid paralleling high-amplitude di/dt traces with low level signal lines. High di/dt will induce currents and consequently, noise voltages in the low level signal lines.
- When practical, minimize impedances in low level signal circuits. The noise, magnetically induced on a 10k resistor, is $10 x$ larger than the noise on a $1 \mathrm{k} \Omega$ resistor.
- Be aware of magnetic fields emanating from transformers and inductors. Gaps in the magnetic cores of these structures are especially bad for emitting flux.
- If you must have traces close to magnetic devices, align the traces so that they are parallel to the flux lines to minimize coupling.
- The use of low inductance components, such as chip resistors and chip capacitors, is highly recommended.
- Use decoupling capacitors to reduce the influence of parasitic inductance in the $V_{D D}$ and GND leads. To be effective, these caps must also have the shortest possible conduction paths. If vias are used, connect several paralleled vias to reduce the inductance of the vias.
- It may be necessary to add resistance to dampen resonating parasitic circuits especially on OUTA and OUTB. If an external gate resistor is unacceptable, the layout must be improved to minimize lead inductance.
- Keep high dv/dt nodes away from low level circuits. Guard banding can be used to shunt away dv/dt injected currents from sensitive circuits, which is especially true for control circuits that source the input signals to the ISL89163, ISL89164, ISL89165.
- Avoid having a signal ground plane under a high-amplitude dv/dt circuit, which injects di/dt currents into the signal ground paths.
- Do power dissipation and voltage drop calculations of the power traces. Many PCB/CAD programs have built in tools for calculation of trace resistance.
- Large power components (Power FETs, Electrolytic caps, power resistors, etc.) have internal parasitic inductance which cannot be eliminated. This must be accounted for in the PCB layout and circuit design.
- If you simulate your circuits, consider including parasitic components especially parasitic inductance.


## 7. General EPAD Heatsinking Considerations

The thermal pad is electrically connected to the GND supply through the IC substrate. The EPAD of the ISL89163, ISL89164, ISL89165 has two main functions:

- Provide a quiet GND for the input threshold comparators
- Provide heat sinking for the IC

The EPAD must be connected to a ground plane, and no switching currents from the driven FET should pass through the ground plane under the IC.

Figure 21 is a PCB layout example of how to use vias to remove heat from the IC through the EPAD.
For maximum heatsinking, Renesas recommends that a ground plane, connected to the EPAD, is added to both sides of the PCB. A via array, within the area of the EPAD, conducts heat from the EPAD to the GND plane on the bottom layer. The number of vias and the size of the GND planes required for adequate heatsinking is determined by the power dissipated by the ISL89163, ISL89164, ISL89165, the air flow, and the maximum temperature of the air around the IC.


Figure 21. Typical PCB Pattern for Thermal Vias

## 8. Revision History

| Rev. | Date | Description |
| :---: | :---: | :---: |
| 6.00 | Jul.9.19 | Applied new formatting <br> Updated 1st paragraph on page 1. <br> Updated links throughout document. <br> Updated Ordering Information table adding tape and reel information to table and updating notes, and removed Note 1. <br> Removed About Intersil section <br> Updated disclaimer. |
| 5.00 | Oct.13.16 | $\mathrm{t}_{\text {on_delay }}$ parameter added to the AC Electrical Specifications. <br> The "up to $400 \mu \mathrm{~s}$ " label of Figure 9 is changed to " $400 \mu \mathrm{~s}$ typical ( $\mathrm{t}_{\text {on_delay }}$ )". |
| 4.00 | Sep. 30.15 | Updated the Ordering Information table on page 3. <br> Replaced Products section with About Intersil section. <br> Updated Package Outline Drawing L8.3x3I to the latest revision. Changes are as follows: <br> -Tiebar Note updated <br> From: Tiebar shown (if present) is a non-functional feature. <br> To: Tiebar shown (if present) is a non-functional feature and may be located on any of the 4 sides (or ends). |
| 3.00 | Feb.22.12 | (page 5) ENA and ENB added to the Input Range parameter <br> (page 6) Propagation delay testing parameters changed for option C <br> (page 6) Note 13 added <br> (page 7) Figure 3 modified to show different input thresholds for testing prop delays for option C <br> (page 4) The startup sequence references for the VDD Undervoltage Lock-out parameters for Option C is now the same as Options A and B. Options A, B, and C now have the same startup sequence. <br> (page 5) Note 9 is rewritten to be more precise. <br> (page 8) The old startup sequence for Option C has been deleted (formerly Figure 10) <br> (page 10) The old startup sequence description in the Functional Description Overview has been deleted. |
| 2.00 | Jan.9.12 | (page 1) vertical part numbers in the right margin are deleted to conform to new datasheet standards. (page 1) Last paragraph of the product description is changed to better describe the improved turn on characteristics. <br> (page 1) features list is reduced in size to 8 features. Some features are reworded to improve readability. (page 1) a reference to a non-existent application note is deleted from the Related Literature section. (page 2) pin configuration pictures are redrawn and relabeled for readability. <br> (page 2) some pins description names are changed to corollate to the pin name in the pin configuration pictures. Some descriptions are also corrected. The truth table associated with the pin descriptions is expanded to include the logic performance of the under-voltage. (these revisions are not a change to function). (page 4) note and figure references are added to the VDD Under-voltage lock-out parameter for options A, B, and C <br> (page 5) note 12 is revised to more clearly describe the turn-on characteristics of options $A, B$, and $C$. (page 6) no load test conditions added to the rising and falling propagation matching parameters. <br> (page 8) figures 7 and 8 added to clearly define the startup characteristics <br> (page 10) the last paragraph of the Functional Description overview is replaced by 3 paragraphs to more clearly describe the under voltage and turn-on and turn-off characteristics. <br> (page 11). A new section is added to the application information describing how the drivers outputs can be paralleled. <br> (pages 1..13) various minor corrections to text for grammar and spelling. |
| 1.00 | Aug.26.11 | (page 8) Note 12 revised from $200 \mu$ s to $400 \mu \mathrm{~s}$ <br> (page 6) The Operating Junction Temp Range in the "Thermal Information" was revised to read "Maximum Operating Junction Temp Range.... $-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ " from " $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ " Updated POD M8.15D by converting to new POD format. Removed table of dimensions and moved dimensions onto drawing. Added land pattern. |
| 0.00 | Oct. 12.10 | Initial release |

## 9. Package Outline Drawings

L8.3x3I
8 Lead Thin Dual Flat No-Lead Plastic Package Rev 2 5/15


TOP VIEW

For the most recent package outline drawing, see $\underline{L 8.3 \times 31}$.


BOTTOM VIEW


DETAIL "X"

NOTES:

1. Dimensions are in millimeters. Dimensions in ( ) for Reference Only.
2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
3. Unless otherwise specified, tolerance : Decimal $\pm 0.05$
4. D

Dimension applies to the metallized terminal and is measured between 0.15 mm and 0.30 mm from the terminal tip.Tiebar shown (if present) is a non-functional feature and may be located on any of the 4 sides (or ends).
6. The configuration of the pin \#1 identifier is optional, but must be located within the zone indicated. The pin \#1 identifier may be either a mold or mark feature.

M8.15D
8 Lead Narrow Body Small Outline Exposed Pad Plastic Package
Rev 1, 3/11


For the most recent package outline drawing, see M8.15D.


SIDE VIEW "B"


TYPICAL RECOMMENDED LAND PATTERN

Notes:

1. Dimensions are in millimeters. Dimensions in ( ) for reference only.
2. Dimensioning and tolerancing per ASME-Y14.5M-1994.
3. Unless otherwise specified, tolerance: Decimal $\pm 0.05$.
4. Dimension does not include interlead flash or protrusions. Interlead flash or protrusions shall not exceed 0.25 mm per side.
5. The Pin 1 identifier may be either a mold or a mark feature.
6. The chamfer on the body is optional. If it is not present, a visual index

## Notice

1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples
3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
"Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.
"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.
Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.
6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
(Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.
(Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

## Corporate Headquarters

TOYOSU FORESIA, 3-2-24 Toyosu,
Koto-ku, Tokyo 135-0061, Japan
www.renesas.com

## Contact Information

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/

## Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Gate Drivers category:
Click to view products by Renesas manufacturer:
Other Similar products are found below :
$\underline{00053 \mathrm{P} 0231} 5695657.404 .7355 .5$ LT4936 57.904 .0755 .05882900001 00600P0005 00-9050-LRPP 00-9090-RDPP 5951900000 01-1003W-10/32-15 0131700000 00-2240 LTP70N06 LVP640 5J0-1000LG-SIL LY1D-2-5S-AC120 LY2-US-AC240 LY3-UA-DC24 00576P0020 00600P0010 LZN4-UA-DC12 LZNQ2M-US-DC5 LZNQ2-US-DC12 LZP40N10 00-8196-RDPP 00-8274-RDPP 00-8275RDNP 00-8722-RDPP 00-8728-WHPP 00-8869-RDPP 00-9051-RDPP 00-9091-LRPP 00-9291-RDPP 0207100000 020740000060100564 $\underline{01312} \underline{0134220000} \underline{60713816} \underline{\mathrm{M} 15730061} \underline{61161-90} \underline{61278-0020}$ 6131-204-23149P 6131-205-17149P 6131-209-15149P 6131-218-17149P 6131-220-21149P 6131-260-2358P 6131-265-11149P

