# RENESAS

# ISL9122AIIN-EVZ, ISL9122AIRN-EVZ

**Evaluation Boards** 

The ISL9122AIIN-EVZ and ISL9122AIRN-EVZ platform allows quick evaluation of the high-performance features of the <u>ISL9122A</u> buck-boost regulator. The ISL9122A is a highly integrated non-inverting buck-boost switching regulator that accepts input voltages both above or below the regulated output voltage. It features an extremely low quiescent current consumption, excellent efficiency and an I<sup>2</sup>C interface that allows you to access its internal registers, for output voltage and operation mode control.

## **Key Features**

- · Small, compact design
- I<sup>2</sup>C interface for programmable V<sub>OUT</sub>, slew rate and various operation modes (Forced Bypass, Auto-PFM, Forced PWM)
- · Connectors, test points, and jumpers for easy probing

## **Specifications**

The boards are designed to operate at the following operating conditions:

- Input voltage rating from 1.8V to 5.5V
- Programmable output voltage range of 1.8V to 5.375V and selectable transition slew rate through I<sup>2</sup>C interface
- Up to 500mA output current (V<sub>IN</sub> = 3.6V, V<sub>OUT</sub> = 3.3V)
- Operating temperature range: -40°C to +85°C

## **Ordering Information**

| Part Number     | Description                       |
|-----------------|-----------------------------------|
| ISL9122AIIN-EVZ | Evaluation board for ISL9122AIINZ |
| ISL9122AIRN-EVZ | Evaluation board for ISL9122AIRNZ |

## **Related Literature**

For a full list of related documents, visit our website:

• ISL9122A device page



Figure 1. ISL9122AIIN-EVZ, ISL9122AIRN-EVZ Block Diagram



# 1. Functional Description

The ISL9122AIIN-EVZ and ISL9122AIRN-EVZ evaluation boards provide a simple platform to evaluate the feature-rich ISL9122A buck-boost regulator. Both boards have a 3.3V output after start-up and an output voltage that can be programmed by I<sup>2</sup>C. Each evaluation board is optimized to best perform with the ISL9122A IC series. The input power and load connections are provided through multi-pin connectors for high-current operations.

The evaluation boards are shown in <u>Figure 4</u> and <u>Figure 5</u>. <u>Table 1</u> lists the test points and jumpers for the boards. The ISL9122A internal registers can be accessed by I<sup>2</sup>C through the onboard jumper header J5, and its mode control register configures the part into the various operation modes. See the <u>Evaluation Software</u> <u>Installation and Use</u> to configure the board output voltage and operation modes.

| Test Points | Description                                                                                       |  |  |  |
|-------------|---------------------------------------------------------------------------------------------------|--|--|--|
| J1          | Header for connecting input power                                                                 |  |  |  |
| J2          | Header for connecting external load                                                               |  |  |  |
| J4          | Header for the EN pin<br>J4 = GND disables the part output; J4 = $V_{IN}$ enables the part output |  |  |  |
| J5          | Header for connecting I <sup>2</sup> C interface                                                  |  |  |  |
| J1 S+/S-    | V <sub>IN</sub> Kelvin connection for efficiency measurements                                     |  |  |  |
| J2 S+/S-    | V <sub>OUT</sub> Kelvin connection for efficiency measurements                                    |  |  |  |
| TP1         | Through Hole Mount PCB test point for LX1 (Input side of power inductor)                          |  |  |  |
| TP2         | Through Hole Mount PCB test point for LX2 (Output side of power inductor)                         |  |  |  |
| TP3         | Through Hole Mount PCB test point for VOUT                                                        |  |  |  |
| TP4         | Single Turret Terminal test point for VIN                                                         |  |  |  |
| TP5         | Single Turret Terminal test point for VOUT                                                        |  |  |  |
| TP6         | Single Turret Terminal test point for GND                                                         |  |  |  |
| TP7         | Single Turret Terminal test point for GND                                                         |  |  |  |

Table 1. Description of Test Points and Jumpers

The following are included in this manual:

- ISL9122 Evaluation Software Window
- ISL9122AIIN-EVZ Circuit Schematic
- ISL9122AIIN-EVZ Board Layout
- ISL9122AIIN-EVZ Bill of Materials
- ISL9122AIRN-EVZ Circuit Schematic
- ISL9122AIRN-EVZ Board Layout
- ISL9122AIRN-EVZ Bill of Materials

## 1.1 Operating Range

The V<sub>IN</sub> range of the boards is 1.8V to 5.5V while the adjustable V<sub>OUT</sub> range is 1.8V to 5.375V. The I<sub>OUT</sub> range of the boards is 0 to 500mA. The operating ambient temperature range is -40°C to +85°C.



## 1.2 Quick Start Guide

For both evaluation boards, the default output voltage is set at 3.3V. Use the following procedures to configure and power-up the board for proper operation. During the power-on process, the expected waveforms are shown in <u>Figure 2</u>.

- 1. Connect the power supply to J1, with voltage setting between 1.8V and 5.5V.
- 2. Connect the electronic load to J2.
- 3. Place the scope probes on VOUT test point and other test points of interest.
- 4. Ensure that the EN pin jumper (J4) is pulled up to  $V_{IN}$ .
- 5. Turn on the power supply. At the end of soft start sequence, ISL9122A is operating in Regulation mode by default with  $V_{OUT}$  = 3.3V.
- 6. Monitor the output voltage start-up sequence on the scope. The waveforms should look similar to those shown in <u>Figure 2</u>.
- 7. Turn on the electronic load.
- 8. Measure the output voltage with the voltmeter. The voltage should regulate within the datasheet specification limits.
- 9. To determine efficiency, measure input and output voltages at the Kelvin sense test points (S+ and S-), which are part of J1 and J2 headers. The bench power supply can be connected to the VIN and GND headers on J1. The electronic load can be connected to the VOUT and GND headers on J2. Measure the input and output currents. Calculate the efficiency based on these measurements.



.....

Figure 2. ISL9122A Start-Up with V<sub>IN</sub> = 3.6V and V<sub>OUT</sub> = 3.3V

## 1.3 Evaluation Software Installation and Use

- 1. The ISL9122 evaluation software is available for download from the Renesas <u>website</u>. Save the file and install the evaluation software by double clicking on the file name. Follow the instructions that appear on-screen to install the application.
- 2. Attach the USB  $I^2C$  interface dongle to the computer using the supplied USB cable.
- 3. Attach the USB I<sup>2</sup>C interface dongle to the 20-pin header J5 on the ISL9122A evaluation board.
- 4. Following the <u>Quick Start Guide</u>, connect the power supply, DC load, and other test equipment to the evaluation board; next, apply power.
- Launch the ISL9122 evaluation software. The installer adds a shortcut in the Start menu (Start > Intersil > ISL9122 > ISL9122 Evaluation Software Customer).
   Select ISL9122 Evaluation Software Customer to launch the evaluation software.
- 6. When launched, the ISL9122 evaluation software detects the USB I<sup>2</sup>C interface, and the **CONNECT** button turns green (see Figure 3). If a connection is not established, this button is brown. Select this button once to

force a manual connection; the button should turn green. If the button remains brown, please check the cable connections, change to another USB port on computer, or try reinstalling the ISL9122 GUI software.

- Set the 7-bit I<sup>2</sup>C address to 0x18, which matches with ISL9122A I<sup>2</sup>C address. Selecting READ ALL reads from all registers simultaneously and populates all the register panels. Using WRITE ALL overwrites all the writable registers with the values specified or modified in the GUI.
- 8. The ISL9122A has five control registers. See <u>Table 2</u> through <u>Table 6</u> for detailed register descriptions.
- 9. Register **RO\_REG1** (Address: 0x02) provides chip identification information. See <u>Table 2</u> for its register contents. The **Get IC INFO\_RO\_REG1** button reads from this read-only register.
- 10. To change the output voltage, you can use the VSET Control slider in the VSET register (Address: 0x11) panel and perform a Write REG operation. The output voltage ramps up at the slew rate specified in the DVSRATE setting of CONV\_CFG register. If the modified output voltage is lower than the initial value, its ramp down rate depends on the applied load and output capacitance. The Read REG button provides the contents of the register, so adjust the slider accordingly. Use <u>Table 4</u> to decode the VSET content required for the desired output voltage.
- 11. Register **INTFLG\_REG** (Address: 0x03) contains the fault flags. The background color changes from green to red: when (1) a fault occurs from the list in <u>Table 3</u>, and (2) this register is read using either the **Check Fault** button or the **READ ALL** button. Each bit is set by a fault event and cleared when read. When the bit is cleared after reading, the background color changes from red back to green.
- 12. Register **CONV\_CFG** (Address: 0x12) contains crucial converter configuration bits. <u>Table 5</u> describes its register contents. Selecting the **Write** (or **Read**) button writes (or reads) the entire **CONV\_CFG** register in one go.
- 13. Use EN\_AND bit to disable the converter through I<sup>2</sup>C by toggling the Soft Start EN\_AND button from Soft Start enabled to Soft Start inhibit.
- 14. Selecting the **Soft DSCHG enabled** button presents a soft discharge resistor on the output pin, when the converter is disabled through I<sup>2</sup>C using the EN\_AND bit. By default, the **Soft DSCHG disabled** button is selected.
- 15. Use the **DVSRATE** drop-down list to modify the dynamic voltage scaling rate for voltage ramp up, when output voltage is modified using the **VSET** register.
- 16. Use the **FMODE** drop-down list to select one of the forced operating modes: **Normal** (Auto-PFM, default), **Forced PWM** and **Forced Bypass**.
- 17. Use the CTRL Type drop-down list to select the control mode between Type I and Type II error amplifier.
- 18. Register **INTFLG\_MASK** (Address: 0x13) contains additional features influencing the part behavior. Selecting the **Write** (or **Read**) button writes (or reads) the entire **INTFLG\_MASK** register in one go.
- 19. As mentioned in <u>Table 6</u>, use **OC\_FAULT** drop-down to select the overcurrent handling mechanism for the part. By default, the part is set to **Hiccup mode** during overcurrent, but this setting can be changed to **Shutdown mode** or **Current Limit mode** using this register.
- 20. Use the **EN\_OR** drop-down list to enable a push-button ON functionality for the EN pin. By default, this feature is disabled.



| ISL9122 Evaluation Software                                                                                                                                                                                                                                     |                                                                                                                                                           |                                           | - 0               |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-------------------|
| File Help                                                                                                                                                                                                                                                       |                                                                                                                                                           |                                           |                   |
| HID Status CONNECT READ ALL WRITE ALL                                                                                                                                                                                                                           |                                                                                                                                                           | 7-bit Test Mode<br>Device Addr (HEX)      | A Renesas Company |
| IC Control                                                                                                                                                                                                                                                      |                                                                                                                                                           |                                           |                   |
| RO_REG1 (Reg 0x02)       VSET (Reg 0x11)         Get IC INFO_RO_REG1       VSET Control         FAMILY_ID       ISL9122 family         HW_REV       HW REV A         RAIL_VAR       ISL9122A         132       DEC       0x84         Write REG       Write REG |                                                                                                                                                           |                                           |                   |
| INTFLG_REG (0x03)                                                                                                                                                                                                                                               | CONV CFG (Reg0x12)                                                                                                                                        |                                           |                   |
| Check Fault           VSET OVR         OT FAULT         OC FAULT         VSET UNDR         P                                                                                                                                                                    | Soft Start EN_AND [87]         DSCHG[86]           Soft Start enabled         Soft DSCHG enabled           Soft Start inhibit         Soft DSCHG disabled | Write                                     |                   |
|                                                                                                                                                                                                                                                                 |                                                                                                                                                           | CTRL Type [0]<br>Type II error amp V Read |                   |
| INTFLG_MASK (0x13)<br>OC_FAULT [7:6] AUX_SW [5] EN_OR [4]<br>Hiccup Mode V VSW pin discrict V Control by EN pin V                                                                                                                                               |                                                                                                                                                           | Vite                                      |                   |

## Table 2. Register Address 0x02: RO\_REG1

| Bit | Name           | Туре | Reset | Description                                                                    |
|-----|----------------|------|-------|--------------------------------------------------------------------------------|
| 7:6 | FAMILY_ID[1:0] | R    | 0x0   | Chip family identifier<br>0x0 = ISL9122 stand-alone converter family           |
| 5:3 | HW_REV[2:0]    | R    | 0x3   | Chip revision level<br>0x3 = Hardware revision D                               |
| 2:0 | RAIL_VAR[2:0]  | R    | 0x0   | Converter variant identifier<br>0x0 = High voltage input Buck-Boost (ISL9122A) |

Figure 3. ISL9122 Evaluation Software Window

## Table 3. Register Address 0X03: INTFLG\_REG

| Bit | Name | Туре | Reset                | Description                 |
|-----|------|------|----------------------|-----------------------------|
| 3   | INT3 | R    | 0x0                  | Voltage setting under range |
| 2   | INT2 | R    | 0x0                  | Voltage setting over range  |
| 1   | INT1 | R    | 0x0 Over-temperature |                             |
| 0   | INT0 | R    | 0x0                  | Overcurrent                 |

### Table 4.Register Address 0x11: VSET

| Bit | Name      | Туре | Reset | Description                                                                                                |
|-----|-----------|------|-------|------------------------------------------------------------------------------------------------------------|
| 7:0 | VSET[7:0] | R/W  | 000   | Output voltage setting<br>V <sub>OUT</sub> = VSET*0.025V<br>Minimum limit = 1.8V<br>Maximum limit = 5.375V |



| Bit | Name         | Туре                                                                                                                           | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|-----|--------------|--------------------------------------------------------------------------------------------------------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7   | EN_AND       | 0x0 = EN pin going hig<br>the converter. The con<br>using I <sup>2</sup> C while the EN<br>0x1 = EN pin going hig<br>converter |       | Enable bit. ANDed with the enable input<br>0x0 = EN pin going high wakes up the l <sup>2</sup> C, but does not start<br>the converter. The converter is started by writing 1 to this bit<br>using l <sup>2</sup> C while the EN pin is high<br>0x1 = EN pin going high wakes up the l <sup>2</sup> C and starts the<br>converter<br><b>Note:</b> EN pin low always disables the converter and l <sup>2</sup> C |  |
| 6   | DISCH        | R/W                                                                                                                            | 0x0   | 0x0 = No discharge resistor is present when converter is<br>disabled over I <sup>2</sup> C<br>0x1 = Discharge resistor is present when converter is disabled<br>over I <sup>2</sup> C                                                                                                                                                                                                                          |  |
| 5:4 | DVSRATE[1:0] | R/W                                                                                                                            | 0x0   | Dynamic Voltage Scaling slew rate applied when the output<br>voltage setting is changed<br>0x0 = 3.125mV/µs<br>0x1 = 6.25mV/µs<br>0x2 = 0.78125mV/µs<br>0x3 = 1.5625mV/µs                                                                                                                                                                                                                                      |  |
| 3:2 | FMODE[1:0]   | R/W                                                                                                                            | 0x0   | Forced operating modes<br>0x0 = Normal operation with automatic mode transitions<br>0x1 = RESERVED. <b>DO NOT USE</b> this combination<br>0x2 = Forced PWM mode with no PFM operation<br>0x3 = Forced Bypass. Disables switching. If the Forced<br>Bypass mode is selected and the part is disabled over I <sup>2</sup> C<br>(CONV_CFG[7] = EN_AND = 0), the converter remains in<br>Forced Bypass             |  |
| 1   | CONV_RSVD    | R/W                                                                                                                            | 0x0   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 0   | TYPE1        | R/W                                                                                                                            | 0x1   | 0x0 = Type I error amplifier for best transient response with<br>voltage positioning<br>0x1 = Type II error amplifier for best steady state voltage<br>accuracy. <b>DO NOT USE</b> Type II error amplifier if overcurrent<br>fault handling is disabled (INTFLG_MASK[7] =<br>OC_FAULT_MODE = 0x2 or 0x3)                                                                                                       |  |

## Table 5. Register Address 0X12: CONV\_CFG

### Table 6. Register Address 0X13: INTFLG\_MASK

| Bit | Name          | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                     |
|-----|---------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | OC_FAULT_MODE | R/W  | 0x0   | Overcurrent fault handling modes<br>0x0 = Hiccup mode with 100ms wait<br>0x1 = Shutdown mode. Requires restart over I <sup>2</sup> C or EN pin<br>0x2 = Current limit with no fault action taken. USE ONLY with<br>Type I error amplifier<br>(CONV_CFG[0] = TYPE1 = 0x0)<br>0x3 = Reserved. USE ONLY with Type I error amplifier<br>(CONV_CFG[0] = TYPE1 = 0x0) |
| 5   | EN_OR         | R/W  | 0x0   | Enable override bit for $I^2C$ control of converter. Implements<br>push-button ON operation; the button pulls EN high and the<br>part starts. If EN_OR is set from OTP or over $I^2C$ , the part<br>remains enabled when the button is released<br>0x0 = Controlled by the EN pin<br>0x1 = Held in enable state - EN pin is ignored                             |



# 2. PCB Layout Guidelines

The ISL9122AIIN-EVZ and ISL9122AIRN-EVZ PCB layouts have been optimized for electrical and thermal performance.

- The input and output capacitors should be positioned as close to the IC as possible.
- The ground connections of the input and output capacitors should be kept as short as possible, and should be on the component layer to avoid problems that are caused by high-switching currents flowing through PCB vias.

## 2.1 ISL9122AIIN-EVZ Evaluation Board



Figure 4. ISL9122AIIN-EVZ Evaluation Board (Top)

## 2.2 ISL9122AIRN-EVZ Evaluation Board



Figure 5. ISL9122AIRN-EVZ Evaluation Board (Top)







## 2.3 ISL9122AIIN-EVZ Circuit Schematic

Figure 6. ISL9122AIIN-EVZ Circuit Schematic





2.4 ISL9122AIRN-EVZ Circuit Schematic

Figure 7. ISL9122AIRN-EVZ Circuit Schematic

## 2.5 ISL9122AIIN-EVZ Bill of Materials

| Qty | ReferencetyDesignatorPartPC |                             | PCB Footprint     | Description                                           | Manufacturer<br>Part Number | Manufacturer                      |
|-----|-----------------------------|-----------------------------|-------------------|-------------------------------------------------------|-----------------------------|-----------------------------------|
| 1   | C1                          | 47µF/16V                    | C_1210            | CAP CER, X5R, SMD, ROHS,<br>-55°C ~ 85°C              | GRM32ER61C476ME15           | Murata                            |
| 2   | C2, C3                      | 10µF/6.3V                   | C_0402            | CAP CER, X5R, SMD, ROHS,<br>-55°C ~ 85°C              | GRM188R60J106ME84D          | Murata                            |
| 1   | J1                          | VIN                         | con-1x6           | BERGSTIK II 0.100" SR<br>STRAIGHT                     | 68000-236                   | FCI                               |
| 1   | J2                          | VOUT                        | con-1x6           | BERGSTIK II 0.100" SR<br>STRAIGHT                     | 68000-236                   | FCI                               |
| 1   | J4                          | EN                          | CON-1X3           | BERGSTIK II 0.100" SR<br>STRAIGHT                     | 68000-236                   | FCI                               |
| 1   | J5                          | I2C                         | usb_apple         | CONN HDR 1.27MM R/A AU<br>20POS                       | M50-3901042                 | Harwin Inc                        |
| 1   | L1                          | 1µH                         | FERRITE_0603      | FIXED IND 1µH 1.7A 128MΩ SMD                          | DFE18SAN1R0MG0L             | Murata                            |
| 2   | R1, R2                      | OPEN                        | R_0402            | RES SMD 1% 1/10W 0603                                 | OPEN                        | Any                               |
| 1   | R3                          | 1M                          | R_0402            | RES SMD 1% 1/10W 0603                                 | ANY                         | Any                               |
| 1   | R4                          | 0.3                         | R_0603            | RES SMD 1% 1/10W 0603                                 | ANY                         | Any                               |
| 1   | TP1                         | LX1                         | tek131-5031-00-pc | PCB Test Point, Through Hole<br>Mount, 1.72 mm        | 131-5031-00                 | Mouser                            |
| 1   | TP2                         | LX2                         | tek131-5031-00-pc | PCB Test Point, Through Hole<br>Mount, 1.72 mm        | 131-5031-00                 | Mouser                            |
| 1   | TP3                         | VOUT                        | tek131-5031-00-pc | PCB Test Point, Through Hole<br>Mount, 1.72 mm        | 131-5031-00                 | Mouser                            |
| 1   | TP4                         | VIN                         | TP_PC             | TERM TURRET SINGLE<br>L = 5.84MM TIN                  | 2110-2-00-80-00-00-07-0     | Mill-Max                          |
| 1   | TP5                         | VOUT                        | TP_PC             | TERM TURRET SINGLE<br>L = 5.84MM TIN                  | 2110-2-00-80-00-00-07-0     | Mill-Max                          |
| 2   | TP6, TP7                    | GND                         | TP_PC             | TERM TURRET SINGLE<br>L = 5.84MM TIN                  | 2110-2-00-80-00-00-07-0     | Mill-Max                          |
| 1   | U1                          | ISL9122AIINZ-T              | wlcsp8_39x71_157  | ISL9122AII                                            |                             | Renesas<br>Electronics<br>America |
| 1   | J4                          | Shunt installed between 1-2 | 2.54 mm           | Headers & Wire Housings Mini<br>Jumper GF 6.0MM Close | 151-8010-E                  | Kobiconn                          |



## 2.6 ISL9122AIRN-EVZ Bill of Materials

| Qty | Reference<br>Designator | Part                           | PCB Footprint                                  | Description                                              | Manufacturer<br>Part Number | Manufacturer                      |
|-----|-------------------------|--------------------------------|------------------------------------------------|----------------------------------------------------------|-----------------------------|-----------------------------------|
| 1   | C1                      | 47µF/16V                       | C_1210                                         | CAP CER, X5R, SMD, RoHS,<br>-55°C ~ 85°C                 | GRM32ER61C476ME15           | Murata                            |
| 2   | C2, C3                  | 10µF/6.3V                      | C_0603                                         | CAP CER, X5R, SMD, RoHS,<br>-55°C ~ 85°C                 | GRM188R60J106ME84D          | Murata                            |
| 3   | C4, C5, C6              | DNP                            | C_0603                                         |                                                          | open                        | Murata                            |
| 1   | J1                      | VIN                            | con-1x6                                        | BERGSTIK II 0.100" SR<br>STRAIGHT                        | 68000-236                   | FCI                               |
| 1   | J2                      | VOUT                           | con-1x6                                        | BERGSTIK II 0.100" SR<br>STRAIGHT                        | 68000-236                   | FCI                               |
| 1   | J4                      | EN                             | CON-1X3                                        | BERGSTIK II 0.100" SR<br>STRAIGHT                        | 68000-236                   | FCI                               |
| 1   | J5                      | I2C                            | usb_conn_20                                    | CONN HDR 1.27MM R/A AU<br>20POS                          | M50-3901042                 | Harwin Inc                        |
| 1   | L1                      | 1µH                            | FERRITE_0603                                   | FIXED IND 1μΗ 950MA<br>200MΩ SMD                         | DFE18SAN1R0MG0L             | Murata                            |
| 4   | R1, R2, R5, R6          | OPEN                           | R_0402                                         | RES SMD 1% 1/10W 0603                                    | OPEN                        | Any                               |
| 1   | R3                      | 1M                             | R_0402                                         | RES SMD 1% 1/10W 0603                                    | ANY                         | Any                               |
| 1   | R4                      | 0.3                            | R_0603                                         | RES SMD 1% 1/10W 0603                                    | ANY                         | Any                               |
| 1   | TP1                     | LX1                            | tek131-5031-00-pc                              | PCB Test Point, Through<br>Hole Mount, 1.72 mm           | 131-5031-00                 | Mouser                            |
| 1   | TP2                     | LX2                            | tek131-5031-00-pc                              | PCB Test Point, Through<br>Hole Mount, 1.72 mm           | 131-5031-00                 | Mouser                            |
| 1   | TP3                     | VOUT                           | tek131-5031-00-pc                              | PCB Test Point, Through<br>Hole Mount, 1.72 mm           | 131-5031-00                 | Mouser                            |
| 1   | TP4                     | VIN                            | TP_PC                                          | TERM TURRET SINGLE<br>L = 5.84MM TIN                     | 2110-2-00-80-00-00-07-0     | Mill-Max                          |
| 1   | TP5                     | VOUT                           | TP_PC                                          | TERM TURRET SINGLE<br>L = 5.84MM TIN                     | 2110-2-00-80-00-00-07-0     | Mill-Max                          |
| 2   | TP6, TP7                | GND                            | TP_PC                                          | TERM TURRET SINGLE<br>L = 5.84MM TIN                     | 2110-2-00-80-00-00-07-0     | Mill-Max                          |
| 1   | U1                      | ISL9122AIRNZ-T                 | 8 Lead Dual Flat<br>No Lead Plactic<br>Package | dfn8_79x118_197                                          |                             | Renesas<br>Electronics<br>America |
| 1   | J4                      | Shunt installed<br>between 1-2 | 2.54 mm                                        | Headers & Wire Housings<br>Mini Jumper GF 6.0MM<br>Close | 151-8010-E                  | Kobiconn                          |



## 2.7 ISL9122AIIN-EVZ Board Layout



Figure 8. Top Layer Silk Screen



Figure 9. Inner Layer 2



Figure 10. Inner Layer 3



Figure 11. Bottom Layer Silk Screen



## 2.8 ISL9122AIRN-EVZ Board Layout



Figure 12. Top Layer Silk Screen



Figure 13. Inner Layer 2





Figure 14. Inner Layer 3



Figure 15. Bottom Layer Silk Screen



# 3. Revision History

| Rev. | Date      | Description                                         |  |  |  |
|------|-----------|-----------------------------------------------------|--|--|--|
| 1.01 |           | Updated Ordering Information table.<br>Updated BOMs |  |  |  |
| 1.00 | Aug.18.20 | Initial release                                     |  |  |  |



#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Power Management IC Development Tools category:

Click to view products by Renesas manufacturer:

Other Similar products are found below :

EVAL-ADM1168LQEBZ EVB-EP5348UI MIC23451-AAAYFLEV MIC5281YMMEEV DA9063-EVAL ADP122-3.3-EVALZ ADP130-0.8-EVALZ ADP130-1.2-EVALZ ADP130-1.5-EVALZ ADP130-1.8-EVALZ ADP1714-3.3-EVALZ ADP1716-2.5-EVALZ ADP1740-1.5-EVALZ ADP1752-1.5-EVALZ ADP1828LC-EVALZ ADP1870-0.3-EVALZ ADP1871-0.6-EVALZ ADP1873-0.6-EVALZ ADP1874-0.3-EVALZ ADP1882-1.0-EVALZ ADP199CB-EVALZ ADP2102-1.25-EVALZ ADP2102-1.875EVALZ ADP2102-1.8-EVALZ ADP2102-2-EVALZ ADP1882-1.0-EVALZ ADP199CB-EVALZ ADP2102-1.25-EVALZ ADP2102-1.875EVALZ ADP2102-1.8-EVALZ ADP2102-2-EVALZ ADP2102-3-EVALZ ADP2102-4-EVALZ ADP2106-1.8-EVALZ ADP2147CB-110EVALZ AS3606-DB BQ24010EVM BQ24075TEVM BQ24155EVM BQ24157EVM-697 BQ24160EVM-742 BQ24296MEVM-655 BQ25010EVM BQ3055EVM NCV891330PD50GEVB ISLUSBI2CKIT1Z LM2744EVAL LM2854EVAL LM3658SD-AEV/NOPB LM3658SDEV/NOPB LM3691TL-1.8EV/NOPB LM4510SDEV/NOPB LM5033SD-EVAL LP38512TS-1.8EV EVAL-ADM1186-1MBZ EVAL-ADM1186-2MBZ