# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Moi ven

Send any inquiries to <a href="http://www.renesas.com/inquiry">http://www.renesas.com/inquiry</a>.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# R1LV0416C-I Series

Wide Temperature Range Version 4M SRAM (256-kword × 16-bit)

REJ03C0105-0200Z Rev. 2.00 May.26.2004

#### **Description**

The R1LV0416C-I is a 4-Mbit static RAM organized 256-kword × 16-bit. R1LV0416C-I Series has realized higher density, higher performance and low power consumption by employing CMOS process technology (6-transistor memory cell). The R1LV0416C-I Series offers low power standby power dissipation; therefore, it is suitable for battery backup systems. It has packaged in 44-pin TSOP II.

#### **Features**

Single 2.5 V and 3.0 V supply: 2.2 V to 3.6 V

• Fast access time: 55/70 ns (max)

• Power dissipation:

— Active:  $5.0 \text{ mW/MHz} \text{ (typ)}(V_{CC} = 2.5 \text{ V})$ 

: 6.0 mW/MHz (typ) ( $V_{CC} = 3.0 \text{ V}$ )

— Standby:  $1.25 \mu W \text{ (typ)} \text{ (V}_{CC} = 2.5 \text{ V)}$ 

:  $1.5 \mu W \text{ (typ) } (V_{CC} = 3.0 \text{ V})$ 

• Completely static memory.

— No clock or timing strobe required

Equal access and cycle times

Common data input and output.

— Three state output

Battery backup operation.

— 2 chip selection for battery backup

• Temperature range: -40 to +85°C

#### **Ordering Information**

| Type No.        | Access time | Package                                  |
|-----------------|-------------|------------------------------------------|
| R1LV0416CSB-5SI | 55 ns       | 400-mil 44-pin plastic TSOP II (44P3W-H) |
| R1LV0416CSB-7LI | 70 ns       |                                          |



### **Pin Arrangement**



# **Pin Description**

| Pin name        | Function          |  |
|-----------------|-------------------|--|
| A0 to A17       | Address input     |  |
| I/O0 to I/O15   | Data input/output |  |
| CS1# (CS1)      | Chip select 1     |  |
| CS2             | Chip select 2     |  |
| OE# (OE)        | Output enable     |  |
| WE# (WE)        | Write enable      |  |
| LB# (LB)        | Lower byte select |  |
| UB# (UB)        | Upper byte select |  |
| V <sub>CC</sub> | Power supply      |  |
| V <sub>SS</sub> | Ground            |  |

### **Block Diagram**



# **Operation Table**

| CS1# | CS2 | WE# | OE# | UB# | LB# | I/O0 to I/O7 | I/O8 to I/O15 | Operation        |
|------|-----|-----|-----|-----|-----|--------------|---------------|------------------|
| Н    | ×   | ×   | ×   | ×   | ×   | High-Z       | High-Z        | Standby          |
| ×    | L   | ×   | ×   | ×   | ×   | High-Z       | High-Z        | Standby          |
| ×    | ×   | ×   | ×   | Н   | Н   | High-Z       | High-Z        | Standby          |
| L    | Н   | Н   | L   | L   | L   | Dout         | Dout          | Read             |
| L    | Н   | Н   | L   | Н   | L   | Dout         | High-Z        | Lower byte read  |
| L    | Н   | Н   | L   | L   | Н   | High-Z       | Dout          | Upper byte read  |
| L    | Н   | L   | ×   | L   | L   | Din          | Din           | Write            |
| L    | Н   | L   | ×   | Н   | L   | Din          | High-Z        | Lower byte write |
| L    | Н   | L   | ×   | L   | Н   | High-Z       | Din           | Upper byte write |
| L    | Н   | Н   | Н   | ×   | ×   | High-Z       | High-Z        | Output disable   |

Note: H: V<sub>IH</sub>, L: V<sub>IL</sub>, ×: V<sub>IH</sub> or V<sub>IL</sub>

# **Absolute Maximum Ratings**

| Parameter                                               | Symbol          | Value                              | Unit |
|---------------------------------------------------------|-----------------|------------------------------------|------|
| Power supply voltage relative to V <sub>SS</sub>        | V <sub>cc</sub> | -0.5 to +4.6                       | V    |
| Terminal voltage on any pin relative to V <sub>SS</sub> | V <sub>T</sub>  | $-0.5^{*1}$ to $V_{CC} + 0.3^{*2}$ | V    |
| Power dissipation                                       | Рт              | 0.7                                | W    |
| Operating temperature                                   | Topr            | -40 to +85                         | °C   |
| Storage temperature range                               | Tstg            | -65 to +150                        | °C   |
| Storage temperature range under bias                    | Tbias           | -40 to +85                         | °C   |

Notes: 1.  $V_T$  min: -3.0 V for pulse half-width  $\leq 30$  ns.

2. Maximum voltage is +4.6 V.

# **DC Operating Conditions**

 $(Ta = -40 \text{ to } +85^{\circ}C)$ 

| Parameter          |                                            | Symbol          | Min  | Тур     | Max                   | Unit | Note |
|--------------------|--------------------------------------------|-----------------|------|---------|-----------------------|------|------|
| Supply voltage     |                                            | V <sub>CC</sub> | 2.2  | 2.5/3.0 | 3.6                   | V    |      |
|                    |                                            | V <sub>SS</sub> | 0    | 0       | 0                     | V    |      |
| Input high voltage | $V_{CC} = 2.2 \text{ V to } 2.7 \text{ V}$ | V <sub>IH</sub> | 2.0  | _       | V <sub>CC</sub> + 0.3 | V    |      |
|                    | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | V <sub>IH</sub> | 2.2  | _       | V <sub>CC</sub> + 0.3 | V    |      |
| Input low voltage  | $V_{CC} = 2.2 \text{ V to } 2.7 \text{ V}$ | V <sub>IL</sub> | -0.2 | _       | 0.4                   | V    | 1    |
|                    | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | V <sub>IL</sub> | -0.3 | _       | 0.6                   | V    | 1    |

Note: 1.  $V_{IL}$  min: -3.0 V for pulse half-width  $\leq 30$  ns.

### **DC** Characteristics

| Parameter           |                     |              | Symbol           | Min                   | Тур               | Max | Unit | Test conditions                                                                                                                                                            |
|---------------------|---------------------|--------------|------------------|-----------------------|-------------------|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Input leakage curre | ent                 |              | I <sub>LI</sub>  | _                     |                   | 1   | μΑ   | Vin = V <sub>SS</sub> to V <sub>CC</sub>                                                                                                                                   |
| Output leakage cur  | rent                |              | I <sub>LO</sub>  |                       | _                 | 1   | μА   | $CS1\# = V_{IH} \text{ or } CS2 = V_{IL} \text{ or}$ $OE\# = V_{IH} \text{ or } WE\# = V_{IL} \text{ or}$ $LB\# = UB\# = V_{IH},$ $V_{I/O} = V_{SS} \text{ to } V_{CC}$    |
| Operating current   |                     |              | I <sub>CC</sub>  | _                     | 5* <sup>1</sup>   | 20  | mA   | $CS1\# = V_{IL}, CS2 = V_{IH},$<br>Others = $V_{IH}/V_{IL}, I_{I/O} = 0 \text{ mA}$                                                                                        |
| Average operating   | current             |              | I <sub>CC1</sub> | _                     | 8* <sup>1</sup>   | 25  | mA   | Min. cycle, duty = 100%,<br>$I_{I/O}$ = 0 mA, CS1# = $V_{IL}$ ,<br>CS2 = $V_{IH}$ ,<br>Others = $V_{IH}/V_{IL}$                                                            |
|                     |                     |              | I <sub>CC2</sub> | _                     | 2*1               | 5   | mA   | Cycle time = 1 $\mu$ s, duty = 100%, $I_{VO} = 0$ mA, CS1# $\leq$ 0.2 V, CS2 $\geq$ V <sub>CC</sub> $-$ 0.2 V $V_{IH} \geq$ V <sub>CC</sub> $-$ 0.2 V, $V_{IL} \leq$ 0.2 V |
| Standby current     |                     |              | I <sub>SB</sub>  |                       | 0.1* <sup>1</sup> | 0.3 | mΑ   | CS2 = V <sub>IL</sub>                                                                                                                                                      |
| Standby current     | –5SI                | to +85°C     | I <sub>SB1</sub> | 4                     | _                 | 10  | μΑ   | Vin ≥ 0 V                                                                                                                                                                  |
|                     |                     | to +70°C     | I <sub>SB1</sub> | -                     | -                 | 8   | μΑ   | (1) $0 \text{ V} \le \text{CS2} \le 0.2 \text{ V} \text{ or}$                                                                                                              |
|                     |                     | to +40°C     | I <sub>SB1</sub> |                       | 0.7*2             | 3   | μΑ   | (2) CS1# $\geq$ V <sub>CC</sub> $-$ 0.2 V,                                                                                                                                 |
|                     |                     | to +25°C     | I <sub>SB1</sub> | -                     | 0.5* <sup>1</sup> | 3   | μΑ   | $CS2 \ge V_{CC} - 0.2 \text{ V or}$                                                                                                                                        |
|                     | -7LI                | to +85°C     | I <sub>SB1</sub> | -11                   | _                 | 20  | μΑ   | (3) LB# = UB# $\geq$ V <sub>CC</sub> $-$ 0.2 V,                                                                                                                            |
|                     |                     | to +70°C     | I <sub>SB1</sub> | 7                     | _                 | 16  | μΑ   | $CS2 \ge V_{CC} - 0.2 V,$                                                                                                                                                  |
|                     |                     | to +40°C     | I <sub>SB1</sub> |                       | 0.7*2             | 10  | μΑ   | CS1# ≤ 0.2 V                                                                                                                                                               |
|                     |                     | to +25°C     | I <sub>SB1</sub> | _                     | 0.5* <sup>1</sup> | 10  | μΑ   |                                                                                                                                                                            |
| Output high voltage | V <sub>CC</sub> =2. | 2 V to 2.7 V | V <sub>OH</sub>  | 2.0                   | _                 | _   | V    | $I_{OH} = -0.5 \text{ mA}$                                                                                                                                                 |
|                     | V <sub>CC</sub> =2. | 7 V to 3.6 V | V <sub>OH</sub>  | 2.4                   | _                 |     | V    | $I_{OH} = -1 \text{ mA}$                                                                                                                                                   |
|                     | V <sub>CC</sub> =2. | 2 V to 3.6 V | $V_{OH2}$        | V <sub>CC</sub> - 0.2 | 2—                |     | V    | $I_{OH} = -100  \mu A$                                                                                                                                                     |
| Output low voltage  | V <sub>CC</sub> =2. | 2 V to 2.7 V | V <sub>OL</sub>  | _                     | _                 | 0.4 | V    | $I_{OL} = 0.5 \text{ mA}$                                                                                                                                                  |
|                     | $V_{CC} = 2.$       | 7 V to 3.6 V | V <sub>OL</sub>  |                       |                   | 0.4 | V    | $I_{OL} = 2 \text{ mA}$                                                                                                                                                    |
|                     | $V_{CC} = 2$ .      | 2 V to 3.6 V | V <sub>OL2</sub> |                       | _                 | 0.2 | V    | I <sub>OL</sub> = 100 μA                                                                                                                                                   |

 $V_{CC} = 2.2 \text{ V to } 3.6 \text{ V} \quad V_{OL2} \qquad - \qquad 0.2 \quad \text{V} \quad I_{OL} = 100 \ \mu\text{A}$  Notes: 1. Typical values are at  $V_{CC} = 3.0 \text{ V}$ ,  $Ta = +25^{\circ}\text{C}$  and specified loading, and not guaranteed.

<sup>2.</sup> Typical values are at  $V_{CC}$  = 3.0 V, Ta = +40°C and specified loading, and not guaranteed.

### Capacitance

 $(Ta = +25^{\circ}C, f = 1.0 \text{ MHz})$ 

| Parameter                | Symbol           | Min | Тур | Max | Unit | Test conditions | Note |
|--------------------------|------------------|-----|-----|-----|------|-----------------|------|
| Input capacitance        | Cin              | _   | _   | 8   | pF   | Vin = 0 V       | 1    |
| Input/output capacitance | C <sub>I/O</sub> | _   | _   | 10  | pF   | $V_{I/O} = 0 V$ | 1    |

Note: 1. This parameter is sampled and not 100% tested.

#### **AC Characteristics**

(Ta = -40 to +85°C,  $V_{CC} = 2.2$  V to 3.6 V, unless otherwise noted.)

#### **Test Conditions**

- Input pulse levels:  $V_{IL} = 0.4 \text{ V}$ ,  $V_{IH} = 2.2 \text{ V}$  ( $V_{CC} = 2.2 \text{ V}$  to 2.7 V)
  - :  $V_{IL} = 0.4 \text{ V}$ ,  $V_{IH} = 2.4 \text{ V}$  ( $V_{CC} = 2.7 \text{ V}$  to 3.6 V)
- Input rise and fall time: 5 ns
- Input/output timing reference levels: 1.1 V ( $V_{CC} = 2.2 \text{ V}$  to 2.7 V)

$$: 1.4 \text{ V } (V_{CC} = 2.7 \text{ V to } 3.6 \text{ V})$$

• Output load: See figures (Including scope and jig)



#### R1LV0416C-I Series

#### Read Cycle

#### R1LV0416C-I

|                                    |                   | -5SI |     | -7LI |          |           |         |
|------------------------------------|-------------------|------|-----|------|----------|-----------|---------|
| Parameter                          | Symbol            | Min  | Max | Min  | Max      | —<br>Unit | Notes   |
| Read cycle time                    | t <sub>RC</sub>   | 55   | _   | 70   | _        | ns        |         |
| Address access time                | t <sub>AA</sub>   | _    | 55  | _    | 70       | ns        |         |
| Chip select access time            | t <sub>ACS1</sub> | _    | 55  | _    | 70       | ns        |         |
|                                    | t <sub>ACS2</sub> | _    | 55  | _    | 70       | ns        |         |
| Output enable to output valid      | t <sub>OE</sub>   | _    | 35  | _    | 40       | ns        |         |
| Output hold from address change    | t <sub>OH</sub>   | 10   | _   | 10   | <u> </u> | ns        |         |
| LB#, UB# access time               | t <sub>BA</sub>   | _    | 55  |      | 70       | ns        |         |
| Chip select to output in low-Z     | t <sub>CLZ1</sub> | 10   | _   | 10   |          | ns        | 2, 3    |
|                                    | t <sub>CLZ2</sub> | 10   |     | 10   |          | ns        | 2, 3    |
| LB#, UB# disable to low-Z          | t <sub>BLZ</sub>  | 5    | -   | 5    |          | ns        | 2, 3    |
| Output enable to output in low-Z   | t <sub>OLZ</sub>  | 5    | A   | 5    |          | ns        | 2, 3    |
| Chip deselect to output in high-Z  | t <sub>CHZ1</sub> | 0    | 20  | 0    | 25       | ns        | 1, 2, 3 |
|                                    | t <sub>CHZ2</sub> | 0    | 20  | 0    | 25       | ns        | 1, 2, 3 |
| LB#, UB# disable to high-Z         | t <sub>BHZ</sub>  | 0    | 20  | 0    | 25       | ns        | 1, 2, 3 |
| Output disable to output in high-Z | t <sub>OHZ</sub>  | 0    | 20  | 0    | 25       | ns        | 1, 2, 3 |
|                                    | t <sub>OHZ</sub>  |      |     |      |          |           |         |

#### Write Cycle

#### R1LV0416C-I

|                                    |                  | -5SI |     | -7LI |          | <del></del> |         |
|------------------------------------|------------------|------|-----|------|----------|-------------|---------|
| Parameter                          | Symbol           | Min  | Max | Min  | Max      | Unit        | Notes   |
| Write cycle time                   | t <sub>WC</sub>  | 55   | _   | 70   | _        | ns          |         |
| Address valid to end of write      | t <sub>AW</sub>  | 50   |     | 60   |          | ns          |         |
| Chip selection to end of write     | t <sub>CW</sub>  | 50   |     | 60   |          | ns          | 5       |
| Write pulse width                  | $t_{WP}$         | 40   | _   | 50   |          | ns          | 4       |
| LB#, UB# valid to end of write     | t <sub>BW</sub>  | 50   | _   | 55   |          | ns          |         |
| Address setup time                 | t <sub>AS</sub>  | 0    | _   | 0    | <u> </u> | ns          | 6       |
| Write recovery time                | t <sub>WR</sub>  | 0    |     | 0    | 9        | ns          | 7       |
| Data to write time overlap         | $t_{DW}$         | 25   | _   | 30   |          | ns          |         |
| Data hold from write time          | t <sub>DH</sub>  | 0    |     | 0    |          | ns          |         |
| Output active from end of write    | t <sub>OW</sub>  | 5    | 7   | 5    |          | ns          | 2       |
| Output disable to output in high-Z | t <sub>OHZ</sub> | 0    | 20  | 0    | 25       | ns          | 1, 2, 3 |
| Write to output in high-Z          | t <sub>WHZ</sub> | 0    | 20  | 0    | 25       | ns          | 1, 2    |

Notes: 1. t<sub>CHZ</sub>, t<sub>OHZ</sub>, t<sub>WHZ</sub> and t<sub>BHZ</sub> are defined as the time at which the outputs achieve the open circuit conditions and are not referred to output voltage levels.

- 2. This parameter is sampled and not 100% tested.
- 3. At any given temperature and voltage condition, t<sub>HZ</sub> max is less than t<sub>LZ</sub> min both for a given device and from device to device.
- 4. A write occures during the overlap of a low CS1#, a high CS2, a low WE# and a low LB# or a low UB#. A write begins at the latest transition among CS1# going low, CS2 going high, WE# going low and LB# going low or UB# going low. A write ends at the earliest transition among CS1# going high, CS2 going low, WE# going high and LB# going high or UB# going high. two low is measured from the beginning of write to the end of write.
- 5. t<sub>CW</sub> is measured from the later of CS1# going low or CS2 going high to the end of write.
- 6. t<sub>AS</sub> is measured from the address valid to the beginning of write.
- 7. t<sub>WR</sub> is measured from the earliest of CS1# or WE# going high or CS2 going low to the end of write cycle.

# **Timing Waveform**

### Read Timing Waveform (WE# = $V_{IH}$ )



## Write Timing Waveform (1) (WE# Clock)



Write Timing Waveform (2) (CS# Clock, OE# =  $V_{IH}$ )



Write Timing Waveform (3) (LB#, UB# Clock, OE# =  $V_{IH}$ )



### Low V<sub>CC</sub> Data Retention Characteristics

 $(Ta = -40 \text{ to } +85^{\circ}C)$ 

| Paramete                 | Symbol         | Min            | Тур               | Max                | Unit              | Test conditions*3 |    |                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------------------------|----------------|----------------|-------------------|--------------------|-------------------|-------------------|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>cc</sub> for date | ta retention   |                | $V_{DR}$          | 2.0                | _                 | _                 | V  | $\begin{split} &\text{Vin} \ge 0\text{V} \\ &(1) \ 0 \ \text{V} \le \text{CS2} \le 0.2 \ \text{V} \ \text{or} \\ &(2) \ \text{CS2} \ge \text{V}_{\text{CC}} - 0.2 \ \text{V}, \\ &\text{CS1\#} \ge \text{V}_{\text{CC}} - 0.2 \ \text{V} \ \text{or} \\ &(3) \ \text{LB\#} = \text{UB\#} \ge \text{V}_{\text{CC}} - 0.2 \ \text{V}, \\ &\text{CS2} \ge \text{V}_{\text{CC}} - 0.2 \ \text{V}, \\ &\text{CS1\#} \le 0.2 \ \text{V} \end{split}$ |
| Data                     | –5SI           | to +85°C       | I <sub>CCDR</sub> |                    | _                 | 10                | μΑ | $V_{CC} = 3.0 \text{ V}, \text{ Vin } \ge 0 \text{ V}$                                                                                                                                                                                                                                                                                                                                                                                         |
| retention<br>current     | -7LI           | to +70°C       | $I_{CCDR}$        | _                  | _                 | 8                 | μΑ | (1) $0 \text{ V} \le \text{CS2} \le 0.2 \text{ V} \text{ or}$<br>(2) $\text{CS2} \ge \text{V}_{CC} - 0.2 \text{ V}$                                                                                                                                                                                                                                                                                                                            |
| ourront                  |                | to +40°C       | I <sub>CCDR</sub> | _                  | 0.7*2             | 3                 | μΑ | $CS1# \ge V_{CC} - 0.2 \text{ V or}$                                                                                                                                                                                                                                                                                                                                                                                                           |
|                          |                | to +25°C       | I <sub>CCDR</sub> | _                  | 0.5* <sup>1</sup> | 3                 | μΑ | (3) LB# = UB# $\geq$ V <sub>CC</sub> - 0.2 V,<br>- CS2 $\geq$ V <sub>CC</sub> - 0.2 V,                                                                                                                                                                                                                                                                                                                                                         |
|                          |                | to +85°C       | $I_{CCDR}$        | _                  | -                 | 20                | μΑ | $CS1 \# \le 0.2 \text{ V}$                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                          |                | to +70°C       | I <sub>CCDR</sub> | _                  | -0                | 16                | μΑ |                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                          |                | to +40°C       | I <sub>CCDR</sub> | _                  | 0.7*2             | 10                | μΑ |                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                          |                | to +25°C       | I <sub>CCDR</sub> | 4                  | 0.5* <sup>1</sup> | 10                | μΑ | 7                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Chip dese                | lect to data i | retention time | t <sub>CDR</sub>  | 0                  |                   | H.                | ns | See retention waveform                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Operation                | recovery tim   | ne             | t <sub>R</sub>    | t <sub>RC</sub> *4 | -                 |                   | ns |                                                                                                                                                                                                                                                                                                                                                                                                                                                |

Notes: 1. Typical values are at  $V_{CC} = 3.0 \text{ V}$ ,  $Ta = +25 ^{\circ}\text{C}$  and specified loading, and not guaranteed.

- 2. Typical values are at  $V_{CC} = 3.0 \text{ V}$ ,  $Ta = +40^{\circ}\text{C}$  and specified loading, and not guaranteed.
- 3. CS2 controls address buffer, WE# buffer, CS1# buffer, OE# buffer, LB#, UB# buffer and Din buffer. If CS2 controls data retention mode, Vin levels (address, WE#, OE#, CS1#, LB#, UB#, I/O) can be in the high impedance state. If CS1# controls data retention mode, CS2 must be  $CS2 \ge V_{CC} 0.2 \text{ V}$  or 0 V  $\le CS2 \le 0.2 \text{ V}$ . The other input levels (address, WE#, OE#, LB#, UB#, I/O) can be in the high impedance state.
- 4.  $t_{RC}$  = read cycle time.



Low  $V_{CC}$  Data Retention Timing Waveform (1) (CS1# Controlled) ( $V_{CC}$  = 2.2 V to 2.7 V)



Low  $V_{CC}$  Data Retention Timing Waveform (2) (CS1# Controlled) ( $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ )



Low  $V_{CC}$  Data Retention Timing Waveform (3) (CS2 Controlled) ( $V_{CC} = 2.2 \text{ V}$  to 2.7 V)



**Low V**<sub>CC</sub> **Data Retention Timing Waveform** (4) (CS2 Controlled) ( $V_{CC} = 2.7 \text{ V}$  to 3.6 V)



# Low $V_{CC}$ Data Retention Timing Waveform (5) (LB#, UB# Controlled) ( $V_{CC} = 2.2 \text{ V}$ to 2.7 V)



**Low V<sub>CC</sub> Data Retention Timing Waveform (6)** (LB#, UB# Controlled) ( $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ )



# **Revision History**

### **R1LV0416C-I Series Data Sheet**

| Rev. | Date        | Conte       | nts of Modification                                                                                                                                                                                                                                                                                            |
|------|-------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |             | Page        | Description                                                                                                                                                                                                                                                                                                    |
| 1.00 | Aug.05.2003 | _           | Initial issue                                                                                                                                                                                                                                                                                                  |
| 2.00 | May.26.2004 | 5           | Absolute Maximum Ratings Notes 2: +7.0 V to +4.6 V                                                                                                                                                                                                                                                             |
|      |             | 6           | DC characteristics -5SI and -7LI items' description are divided.                                                                                                                                                                                                                                               |
|      |             | 7<br>8<br>9 | AC characteristics Read Cycle/Notes: $t_{\text{CLZ1}}/t_{\text{CLZ2}}/t_{\text{BLZ}}/t_{\text{OLZ}}: \text{ Addition of [2, 3]} \\ t_{\text{CHZ1}}/t_{\text{CHZ2}}/t_{\text{BHZ}}/t_{\text{OHZ}}: \text{ Addition of [1, 2, 3]} \\ \text{Write Cycle/Notes:} \\ t_{\text{OHZ}}: \text{ Addition of [1, 2, 3]}$ |
|      |             | 14          | Low V <sub>CC</sub> Data Retention Characteristics –5SI and –7LI items' description are divided.                                                                                                                                                                                                               |



Renesas Technology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

Keep safety first in your circuit designs!

1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.

Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

Notes regarding these materials

1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.

2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors.

Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).

4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.

5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system tha

- use.
  6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
  7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.

  Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

  8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.



RENESAS SALES OFFICES

http://www.renesas.com

Renesas Technology America, Inc. 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500 Fax: <1> (408) 382-7501

Renesas Technology Europe Limited.

Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, United Kingdom Tel: <44> (1628) 585 100, Fax: <44> (1628) 585 900

Renesas Technology Europe GmbH Dornacher Str. 3, D-85622 Feldkirchen, Germany Tel: <49> (89) 380 70 0, Fax: <49> (89) 929 30 11

Renesas Technology Hong Kong Ltd. 7/F., North Tower, World Finance Centre, Harbour City, Canton Road, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2375-6836

Renesas Technology Taiwan Co., Ltd. FL 10, #99, Fu-Hsing N. Rd., Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999

Renesas Technology (Shanghai) Co., Ltd. 26/F., Ruijin Building, No.205 Maoming Road (S), Shanghai 200020, China Tel: <86> (21) 6472-1001, Fax: <86> (21) 6415-2952

Renesas Technology Singapore Pte. Ltd.
1, Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632
Tel: <65> 6213-0200, Fax: <65> 6278-8001

| 10 | 161. NOV 0210-0200, 1 ax. NOV 0210-0001 |  |  |  |  |  |  |  |  |  |
|----|-----------------------------------------|--|--|--|--|--|--|--|--|--|
|    |                                         |  |  |  |  |  |  |  |  |  |
|    |                                         |  |  |  |  |  |  |  |  |  |
|    |                                         |  |  |  |  |  |  |  |  |  |
|    |                                         |  |  |  |  |  |  |  |  |  |
|    |                                         |  |  |  |  |  |  |  |  |  |
|    |                                         |  |  |  |  |  |  |  |  |  |
|    |                                         |  |  |  |  |  |  |  |  |  |
|    |                                         |  |  |  |  |  |  |  |  |  |
|    |                                         |  |  |  |  |  |  |  |  |  |

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for SRAM category:

Click to view products by Renesas manufacturer:

Other Similar products are found below:

5962-8855206XA CY6116A-35DMB CY7C128A-45DMB CY7C1461KV33-133AXI CY7C199-45LMB CYDM128B16-55BVXIT
GS8161Z36DD-200I GS88237CB-200I R1QDA7236ABB-20IB0 RMLV0408EGSB-4S2#AA0 IS64WV3216BLL-15CTLA3
IS66WVE4M16ECLL-70BLI PCF8570P K6T4008C1B-GB70 CY7C1353S-100AXC AS6C8016-55BIN 515712X IS62WV51216EBLL45BLI IS63WV1288DBLL-10HLI IS66WVE2M16ECLL-70BLI 47L16-E/SN IS66WVE4M16EALL-70BLI IS62WV6416DBLL-45BLI
IS61WV102416DBLL-10TLI CY7C1381KV33-100AXC CY7C1381KV33-100BZXI CY7C1373KV33-100AXC CY7C1381KVE33-133AXI
CY7C1382KV33-167AXC CY7C4042KV13-933FCXC 8602501XA 5962-3829425MUA 5962-8855206YA 5962-8866201XA 59628866201YA 5962-8866204TA 5962-8866206MA 5962-8866207NA 5962-8866208UA 5962-8872502XA 5962-8959836MZA 59628959841MZA 5962-9062007MXA 5962-9161705MXA N08L63W2AB7I 7130LA100PDG GS882Z18CD-150I GS81284Z36B-250I
M38510/28902BVA IS62WV12816ALL-70BLI