# RENESAS

# RAA271082

Automotive PMIC with Three Synchronous Buck Regulators and One Low Dropout Linear Regulator

The RAA271082 is a versatile multi-rail power IC comprised of a primary high voltage synchronous buck regulator, two secondary low voltage synchronous buck regulators, and an LDO regulator. It offers four overvoltage and undervoltage monitors, I<sup>2</sup>C communications, a general-purpose I/O pin, and a dedicated reset output/fault indicator. RAA271082 was designed using an ASIL-D ISO-26262 development process and is intended to meet ASIL-B device metrics. The RAA271082 includes a second bandgap reference for the OV/UV monitors, built-in self-test at power-up, independent OV/UV monitoring, and continuous CRC error checking on internal registers and I<sup>2</sup>C communications.

Requiring few external components and minimal board space, the RAA271082 provides a high-density power solution. It offers an extensive feature set configured using internal One-Time Programmable (OTP) memory. Nearly all device options such as each output voltage selection, power sequencing, and OV/UV thresholds are internally configured and require no external components for selection. The regulators also offer internal compensation. The bucks are synchronous to achieve high efficiency and are capable of operating in harsh environments requiring high ambient temperature.

The RAA271082 is available in a 4mm×4mm 24-lead Step Cut QFN (SCQFN) package with an exposed pad for improved thermal performance. It is AEC-Q100 qualified to Grade 1 and operates across an ambient temperature range of -40°C to 125°C and is electrically specified across a junction temperature range of -40°C to 150°C. Automotive PMIC for 32-bit Microcontrollers in BMS, Zone Controller, Domain Controller, and Gateway applications.

### Applications

- Driver monitoring cameras
- Rear and surround view HD automotive cameras
- Microcontroller PMIC for battery management systems
- Microcontroller PMIC for zone and domain controllers
- Microcontroller PMIC for gateway units

### Features

- ASIL-D ISO26262 Development Process
- VIN Operating Range from 4.0 to 42V
  - Start Range 4.5 to 42V
- Fixed Switching frequency: 2.2MHz with optional pseudo-random spread spectrum
- Three synchronous bucks with internal compensation and one LDO
  - Buck1 output range: 2.8V to 5.05V, up to 1A
  - Buck2/3 output range: 0.85V to 3.3V, up to 1A
  - LDO4 output range: 2.7V to 3.4V, up to 300mA
- OTP UV/OV Thresholds: ±4%, ±6%, ±8%, ±12%
- OTP power up/down sequence and delay
- Optional output discharge on Buck2, Buck3, and LDO4
- Configurable GPIO pin
- Dual EN pins
- Protection Features
  - Input Voltage UVLO
  - Output OV/UV
  - Overcurrent protection on internal and output LDOs
  - Over-temperature shutdown
- Functional Safety Features
  - Built-in Self Test (BIST) at power up
  - Dual Bandgap/Reference Chains
  - Independent UV/OV sense path for Buck1
     Output
  - Configurable Window Watchdog Timer (WWDT)
  - Continuous CRC checking of OTP shadow registers
  - CRC protected I<sup>2</sup>C communication
  - Configurable fault manager
- AEC-Q100 Qualified, Grade 1: -40°C to +125°C (T<sub>J</sub> = 150°C)



# Contents

| 1. | Overv      | Overview                                                           |     |  |  |  |
|----|------------|--------------------------------------------------------------------|-----|--|--|--|
|    | 1.1<br>1.2 | Typical Application Schematic                                      |     |  |  |  |
| 2. | Pin Ir     | nformation                                                         | . 7 |  |  |  |
|    | 2.1<br>2.2 | Pin Assignments          Pin Descriptions                          |     |  |  |  |
| 3. | Spec       | ifications                                                         | 10  |  |  |  |
|    | 3.1        | Absolute Maximum Ratings                                           | 10  |  |  |  |
|    | 3.2        | ESD Ratings                                                        | 10  |  |  |  |
|    | 3.3        | Thermal Information                                                | 10  |  |  |  |
|    | 3.4        | Recommended Operation Conditions                                   | 11  |  |  |  |
|    | 3.5        | Electrical Specifications                                          |     |  |  |  |
|    |            | 3.5.1 Buck1 Electrical Specifications                              |     |  |  |  |
|    |            | 3.5.2 Buck2 and Buck3 Electrical Specifications                    |     |  |  |  |
|    |            | 3.5.3 LDO4 Electrical Specifications                               |     |  |  |  |
|    |            | 3.5.4 Digital I/O Specifications                                   |     |  |  |  |
|    |            | 3.5.5 I <sup>2</sup> C Interface Specifications                    |     |  |  |  |
| 4. | Туріс      | al Performance Curves                                              | 18  |  |  |  |
|    | 4.1        | Efficiency, Input Current                                          |     |  |  |  |
|    | 4.2        | Load Regulation                                                    |     |  |  |  |
|    | 4.3        | Line Regulation, Switching Waveforms                               |     |  |  |  |
|    | 4.4        | Load and Line Transient Response                                   | 21  |  |  |  |
| 5. | Func       | tional Descriptions                                                | 22  |  |  |  |
|    | 5.1        | I <sup>2</sup> C Programming Options                               | 22  |  |  |  |
|    |            | 5.1.1 Voltage Options                                              |     |  |  |  |
|    |            | 5.1.2 Sequence and Switching Options                               | 22  |  |  |  |
|    |            | 5.1.3 Fault Detection Options                                      |     |  |  |  |
|    |            | 5.1.4 Fault Response Options                                       |     |  |  |  |
|    |            | 5.1.5 Status Indicators                                            |     |  |  |  |
|    | 5.2        | Programmable Output Voltages                                       |     |  |  |  |
|    | 5.3        | Undervoltage and Overvoltage Protection Thresholds                 |     |  |  |  |
|    | 5.4        | Protection Features                                                |     |  |  |  |
|    | 5.5        | Built-In Self Test (BIST) and CRC Recheck                          |     |  |  |  |
|    | 5.6<br>5.7 | VIN Undervoltage Lockout                                           |     |  |  |  |
|    | 5.7<br>5.8 | Output Sequencing at Startup and Shutdown                          |     |  |  |  |
|    | 5.9        | Output Pull-Downs                                                  |     |  |  |  |
|    | 5.10       | I <sup>2</sup> C Programmability                                   |     |  |  |  |
|    | 5.11       | I <sup>2</sup> C and GPIO Bus Connection                           |     |  |  |  |
|    | 5.12       | CRC Fault Detection on Registers and I <sup>2</sup> C Transactions |     |  |  |  |
|    | 5.13       | Option Programming                                                 |     |  |  |  |
|    | 5.14       | EN Input                                                           |     |  |  |  |
|    | 5.15       | EN LV Input                                                        |     |  |  |  |
|    |            | Buck1                                                              |     |  |  |  |
|    | 5.17       | Buck2 and Buck3                                                    |     |  |  |  |
|    | 5.18       | LDO4                                                               | 34  |  |  |  |
|    |            |                                                                    |     |  |  |  |

|    | 5.19<br>5.20<br>5.21 | RSTB .                | or and Spread Spectrum      | 34 |
|----|----------------------|-----------------------|-----------------------------|----|
|    | -                    |                       | ed Watchdog Timer           |    |
| •  |                      |                       | -                           |    |
| 6. | •                    |                       | lines                       |    |
| 7. | I <sup>2</sup> C B   | us Opera              | ation                       | 43 |
|    | 7.1                  | Write Op              | peration                    | 43 |
|    | 7.2                  | Read Op               | peration                    | 43 |
|    | 7.3                  | I <sup>2</sup> C Timi | ng                          | 44 |
| 8. | Regis                | ster Infor            | mation                      | 45 |
|    | 8.1                  | Register              | Address Map                 | 45 |
|    | 8.2                  | Register              | Descriptions                | 47 |
|    |                      | 8.2.1                 | DEV_ID_LO_BYTE - 0x60       | 47 |
|    |                      | 8.2.2                 | DEV_ID_HI_BYTE - 0x61       | 47 |
|    |                      | 8.2.3                 | DEV_REV_LO_BYTE - 0x62      | 47 |
|    |                      | 8.2.4                 | DEV_REV_HI_BYTE - 0x63      | 47 |
|    |                      | 8.2.5                 | BUCK_LDO_STATUS1 - 0x64     | 47 |
|    |                      | 8.2.6                 | BUCK_LDO_STATUS2 - 0x65     | 48 |
|    |                      | 8.2.7                 | BUCK_LDO_REG_STATE - 0x66   | 48 |
|    |                      | 8.2.8                 | BUCK_LDO_EN - 0x67          | 49 |
|    |                      | 8.2.9                 | VIN1_UV_THRESH_OPT - 0x70   |    |
|    |                      | 8.2.10                | VOUT1_VOLTAGE_OPT - 0x71    |    |
|    |                      | 8.2.11                | VOUT1_THRESH_OPT - 0x72     |    |
|    |                      | 8.2.12                | VOUT2_VOLTAGE_OPT - 0x73    |    |
|    |                      | 8.2.13                | VOUT2_THRESH_OPT - 0x74     |    |
|    |                      | 8.2.14                | VOUT3_VOLTAGE_OPT - 0x75    |    |
|    |                      | 8.2.15                | VOUT3_THRESH_OPT - 0x76     |    |
|    |                      | 8.2.16                | VOUT4_VOLTAGE_OPT - 0x77    |    |
|    |                      | 8.2.17                | VOUT4_THRESH_OPT - 0x78     |    |
|    |                      | 8.2.18                | SEQUENCE_OPT - 0x79         |    |
|    |                      | 8.2.19                | SS_OPT - 0x7A               |    |
|    |                      | 8.2.20                | MISC1_OPT - 0x7B            |    |
|    |                      | 8.2.21                | MISC2_OPT - 0x7C            |    |
|    |                      | 8.2.22                |                             |    |
|    |                      | 8.2.23<br>8.2.24      | TRIM_CRC_LOW - 0x7E         |    |
|    |                      |                       | FLT_STATUS_1 - 0x80         |    |
|    |                      | 8.2.25<br>8.2.26      | FLT_STATUS_1 - 0x60         |    |
|    |                      | 8.2.20<br>8.2.27      | FLT_STATUS_2 - 0x81         |    |
|    |                      | 8.2.28                | FLT_STATUS_4 - 0x83         |    |
|    |                      | 8.2.29                | FLT LATCHOFF RESTART - 0x84 |    |
|    |                      | 8.2.30                | FLT_RESP_MASK1 - 0x85       |    |
|    |                      | 8.2.31                | FLT_RESP_MASK2 - 0x86       |    |
|    |                      | 8.2.32                | FLT RESP MASK3 - 0x87       |    |
|    |                      | 8.2.33                | FLT_GPIO_EN1 - 0x8A         |    |
|    |                      | 8.2.34                | FLT GPIO EN2 - 0x8B         |    |
|    |                      | 8.2.35                | FLT GPIO EN3 - 0x8C         |    |
|    |                      | 8.2.36                | FLT_RSTB_EN - 0x8D          |    |

|     | 8.2.37               | WWDT_CFG - 0xA0           |
|-----|----------------------|---------------------------|
|     | 8.2.38               | WWDT_ULW - 0xA1           |
|     | 8.2.39               | WWDT_LLW - 0xA2           |
|     | 8.2.40               | KICK_REG - 0xA3           |
|     | 8.2.41               | GPIO_CTRL - 0xA4          |
|     | 8.2.42               | RSTB_CTRL - 0xA5          |
|     | 8.2.43               | CRC_RESULT_LO_BIT - 0xB6  |
|     | 8.2.44               | CRC_RESULT_HI_BITS - 0xB7 |
| 9.  | Package Outl         | ine Drawing               |
| 10. | Ordering Info        | rmation                   |
| 11. | <b>Revision Hist</b> | ory                       |



# 1. Overview



# 1.1 Typical Application Schematic

Figure 1. Typical Application Schematic



### 1.2 Block Diagram







# 2. Pin Information

# 2.1 Pin Assignments



Top View

### 2.2 Pin Descriptions

| Pin<br>Name                                                                                                                                                       | Pin # | Description                                                                                                                                                                                                                                                                                                                                                                                            |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VINI2/3 1 and Buck3 switching regulators. Place a ceramic decoupling capacitor (10μF)                                                                             |       | <b>Supply input for Buck2 and Buck3.</b> VIN2/3 must be connected to VOUT1. VIN2/3 is the input to the Buck2 and Buck3 switching regulators. Place a ceramic decoupling capacitor ( $10\mu$ F) from VIN2/3 to PGND2/3, located as close as possible. The DC voltage applied to VIN2/3 should not exceed 5.5V during normal operation.                                                                  |
|                                                                                                                                                                   |       | compensation. For details see Configure Pin in Buck1 Electrical Specifications. The three levels are (a) tied low to GND, (b) tied to BYP, and (c) open or floating. In the floating state, the CFG1 voltage is internally pulled to 50% (typical) of the BYP supply voltage.                                                                                                                          |
| EN_LV       3       (Buck2, Buck3, and LDO4). When EN_LV is high, t         EN_LV       3       EN_LV is set low, the low voltage outputs turn off in 0V to VBYP. |       | <b>Enable Input for Low Voltage Outputs.</b> EN_LV is the enable input that controls the low voltage outputs (Buck2, Buck3, and LDO4). When EN_LV is high, the low voltage regulator startup sequence begins. When EN_LV is set low, the low voltage outputs turn off in reverse sequence. The EN_LV pin has an input range of 0V to VBYP.<br><b>Note:</b> The EN_LV pin is ignored when VOUT1 is off. |
| NC                                                                                                                                                                | 4     | <b>No connection.</b> Not internally connected.<br><b>Note:</b> This pin must be unconnected to provide spatial clearance between high-voltage and low-voltage pins on the IC. Do not connect this pin to any net nor to GND.                                                                                                                                                                          |
| BOOT1                                                                                                                                                             | 5     | <b>Buck1 high-side MOSFET driver supply.</b> BOOT1 provides bias voltage for the Buck1 high-side MOSFET driver. Place a 0.22µF ceramic capacitor between the BOOT1 and PHASE1 pins. The internal bootstrap circuit recharges the boot capacitor when the Buck1 low-side switch is on.                                                                                                                  |
| PHASE1                                                                                                                                                            | 6     | <b>Switching node of Buck1</b> . PHASE1 is the connection point of the high-side N-channel MOSFET and low-side N-channel MOSFET switches of Buck1.                                                                                                                                                                                                                                                     |

RENESAS

#### RAA271082 Datasheet

| Pin<br>Name                                                                                                                                                                                                                                                                                                                                                                                               | Pin #                                                                                    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| EN                                                                                                                                                                                                                                                                                                                                                                                                        | 7                                                                                        | <ul> <li>Enable control input. EN is a tri-level input.</li> <li>When EN is below 0.95V, the IC is disabled and all faults are cleared.</li> <li>When EN is between 1.2V and 1.6V, the device enters Standby Mode. The BYP LDO is enabled and factory OTP registers are scanned, but all outputs and switching are disabled. Standby Mode allows changes to be made to the Option Registers using the I<sup>2</sup>C interface.</li> <li>When EN exceeds 1.85V, the HV Buck1 is enabled and switching begins. The LV outputs (Buck2, Buck3, and LDO4) are also enabled if the EN_LV input is logic high.</li> <li>The DC voltage applied to EN should not exceed 42V during normal operation. The EN pin can withstand transients up to 45V.</li> </ul> |  |  |  |  |
| VIN1                                                                                                                                                                                                                                                                                                                                                                                                      | Supply input for the IC and Buck1 switching regulator. VIN1 supplies the Buck1 switching |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| NC                                                                                                                                                                                                                                                                                                                                                                                                        | 9                                                                                        | <b>No connection.</b> Not internally connected. This pin must be unconnected to provide spatial clearance between high-voltage and low-voltage pins on the IC. Do not connect this pin to any net nor to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| PGND1       10       Ground return of Buck1. Provides the return path for the low-side MOSFET and drivers of Buck1. The traces connecting this pin to the decoupling capacitor between VIN1 and PGND1 should be as short a possible. Any sensitive signal traces should not connect directly to this ground path. Connect this pin to ground copper plane and add multiple ground vias close to this pin. |                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| GND                                                                                                                                                                                                                                                                                                                                                                                                       | 11                                                                                       | <b>System ground.</b> Analog ground pin for internal sensitive analog circuits. Connect GND to a large copper ground plane free from large noisy signals. Connect this pin to PGND1 (pin 10) directly at the pins, with separate ground islands for PGND1 and GND for the associated components. In layout power flow planning divert any noisy high currents away from the area around this pin and the analog sense pins of the IC.                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| ВҮР                                                                                                                                                                                                                                                                                                                                                                                                       | 12                                                                                       | <b>BYP LDO bypass.</b> Bypass/output node of the BYP regulator that supplies bias voltage for the IC. Connect a 4.7μF ceramic capacitor between this pin and PGND1. The BYP LDO supplies a fixed 4.3V bias but the bias operating range is 3V to 5.5V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| SCL                                                                                                                                                                                                                                                                                                                                                                                                       | 13                                                                                       | <b>Digital clock input.</b> The serial clock input to the I <sup>2</sup> C interface. Requires external pull-up.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| SDA                                                                                                                                                                                                                                                                                                                                                                                                       | 14                                                                                       | Digital Data input/output. Serial data input/output to I <sup>2</sup> C interface. Requires external pull-up.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| GPIO                                                                                                                                                                                                                                                                                                                                                                                                      | 15                                                                                       | <b>Digital general-purpose I/O.</b> The GPIO pin is an open-drain pin that can serve as a status monitor, windowed watchdog timer, or general-purpose I/O. At power-up, the pin is low while the device initializes. When initialization is complete, the GPIO remains low and the outputs begin switching. The GPIO pin function can then be reassigned through the I <sup>2</sup> C interface using register 0xA4.                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| RSTB                                                                                                                                                                                                                                                                                                                                                                                                      | 16                                                                                       | System reset output. The RSTB is an active low/active high output that provides a reset (low) signal to the system MCU when a fault occurs. Faults that trigger the RSTB output are listed in the RSTB information section. Any faults detected can be read from the Fault Status Registers.<br>Note: When the RSTB output is high, it is internally driven to the BYP voltage, typically 4.3V. Devices connected to this pin must be able to tolerate signal levels up to the BYP voltage or use a resistor divider to reduce the voltage at the receiving end.                                                                                                                                                                                        |  |  |  |  |
| FB1                                                                                                                                                                                                                                                                                                                                                                                                       | 17                                                                                       | <b>Buck1 output voltage sensing input.</b> Connect FB1 to the output of Buck1 to provide the feedback sense voltage for the Buck1 regulator. The Buck1 output voltage is factory-programmable from 2.8V to 5.05V. The Buck1 UV/OV thresholds are factory-programmable also. Route the FB1 trace away from noisy or high-dV/dt signals.<br>Note: Buck1 UV/OV is sensed through the LDOIN4 input, not through the FB1 input.                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| LDOIN4                                                                                                                                                                                                                                                                                                                                                                                                    | 18                                                                                       | <b>Input to LDO4.</b> LDOIN4 is the input of the low-dropout linear regulator LDO4. LDO4IN must be connected to the output of Buck1. (The Buck1 output voltage is sensed at FB1, the pin adjacent to LDO4IN.) <b>Note:</b> LDOIN4 also functions as the UV/OV sense point for Buck1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| LDOOUT4                                                                                                                                                                                                                                                                                                                                                                                                   | 19                                                                                       | <b>Output of LDO4.</b> LDOOUT4 is the output of the low-dropout linear regulator LDO4. The output voltage is factory-programmable from 2.7V to 3.4V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |

RENESAS

#### RAA271082 Datasheet

| Pin<br>Name | Pin # | Description                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FB2         | 20    | <b>Buck2 output voltage sensing input.</b> Connect FB2 to the output of Buck2 to provide the feedback sense voltage for the Buck2 regulator. The FB2 pin is also the sense point for the Buck2 UV and OV comparators. Route the FB2 trace away from noisy or high-dV/dt signals.                                                                                                                                 |
| FB3         | 21    | <b>Buck3 output voltage sensing input.</b> Connect FB3 to the output of Buck3 to provide the feedback sense voltage for the Buck3 regulator. The FB3 pin is also the sense point for the Buck3 UV and OV comparators. Route the FB3 trace away from noisy or high-dV/dt signals.                                                                                                                                 |
| PGND2/3     | 22    | <b>Shared ground return for Buck2 &amp; Buck3</b> . Return path for the low-side MOSFETs and gate drivers of Buck2 and Buck3. The decoupling capacitor between VIN2/3 and PGND2/3 should be routed using direct, short PCB traces. Any sensitive signal traces should not share traces with this PGND2/3 return path. Connect this pin to the ground copper plane and add multiple ground vias close to the pin. |
| PHASE3      | 23    | Switching node of Buck3. Connection point of the high-side and low-side MOSFET switches of Buck3.                                                                                                                                                                                                                                                                                                                |
| PHASE2      | 24    | Switching node of Buck2. Connection point of the high-side and low-side MOSFET switches of Buck2.                                                                                                                                                                                                                                                                                                                |
| PAD         | -     | <b>Package thermal pad.</b> PAD must be soldered to a large ground plane on the PCB. Use multiple vias to provide a heat path for the IC package. PAD is not connected internally.                                                                                                                                                                                                                               |



# 3. Specifications

# 3.1 Absolute Maximum Ratings

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions can adversely impact product reliability and result in failures not covered by warranty.

| Parameter                         | Minimum | Maximum      | Unit |
|-----------------------------------|---------|--------------|------|
| Buck1 Power                       |         | 1            |      |
| VIN1 to PGND1                     | -0.3    | +45          | V    |
| PHASE1 to PGND1 (DC)              | -0.3    | VIN + 0.3    | V    |
| PHASE1 to PGND1 (20ns)            | -2      | VIN + 0.3    | V    |
| BOOT1 to PHASE1                   | -0.3    | +6.0         | V    |
| Buck2, Buck3, LDO4 Power          |         | 1            |      |
| VIN2/3 to PGND2/3 (DC)            | -0.3    | 5.8          | V    |
| VIN2/3 to PGND2/3 (20ns)          | -0.3    | 7.0          | V    |
| PHASE2, PHASE3 to PGND2/3 (DC)    | -0.3    | VIN2/3 + 0.3 | V    |
| PHASE2, PHASE3 to PGND2/3 (20ns)  |         | 7.0          | V    |
| PHASE2, PHASE3 to PGND2/3 (100ns) | -2.0    |              | V    |
| LDOIN4, LDOOUT4 to PGND2/3        | -0.3    | 5.8          | V    |
| Analog and Digital I/O            |         | 1            |      |
| EN to GND                         | -0.3    | +45          | V    |
| BYP, FB1, FB2, FB3 to GND         | -0.3    | +6.5         | V    |
| SCL, SDA, GPIO to GND             | -0.3    | +6.5         | V    |
| EN_LV, CFG1, RSTB to GND          | -0.3    | BYP + 0.3    | V    |

# 3.2 ESD Ratings

| ESD Model/Test                                       | Pins                                                                                                              | Ratings | Unit |
|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|---------|------|
| Human Body Model (Tested per AEC-Q100-002)           | All Pins                                                                                                          | 2       | kV   |
| Charged Davies Medal (Tested per AFC 0100 011)       | Corner                                                                                                            | 750     | V    |
| Charged Device Model (Tested per AEC-Q100-011)       | EC-Q100-002)         All Pins         2         k           er AEC-Q100-011)         Corner         750         N | V       |      |
| Latch-Up (Tested per AEC-Q100-004; Class 2, Level A) | -                                                                                                                 | 100     | mA   |

### 3.3 Thermal Information

| Thermal Resistance (Typical) | θ <sub>JA</sub> (°C/W) <sup>[1]</sup> | θ <sub>JC</sub> (°C/W) <sup>[2]</sup> |
|------------------------------|---------------------------------------|---------------------------------------|
| 24 Ld SCQFN Package          | 35.6                                  | 1.2                                   |

1.  $\theta_{JA}$  is measured in free air with the component mounted on a high-effective thermal conductivity test board with direct attach features. See TB379.

2. For  $\theta_{JC}$ , the case temperature location is the center of the exposed metal pad on the package underside.

| Parameter                  | Minimum   | Maximum | Unit |
|----------------------------|-----------|---------|------|
| Junction Temperature Range | -55       | +150    | °C   |
| Storage Temperature Range  | -65       | +150    | °C   |
| Pb-Free Reflow Profile     | See TB493 |         |      |

# 3.4 Recommended Operation Conditions

| Parameter                               | Minimum | Maximum | Unit |
|-----------------------------------------|---------|---------|------|
| V <sub>IN1</sub> Supply Voltage         | 4[1]    | 42      | V    |
| EN to GND                               | 0       | 42      | V    |
| EN_LV to GND                            | 0       | 5.5     | V    |
| V <sub>IN2/3</sub> Supply Voltage Range | 2.8     | 5.5     | V    |
| Buck1 Output Current                    | 0       | 1.0     | A    |
| Buck2, Buck3 Output Current             | 0       | 1.0     | A    |
| LDO4 Output Current                     | 0       | 0.3     | Α    |
| Operating Junction Temperature Range    | -40     | +150    | °C   |
| Ambient Temperature Range               | -40     | +125    | °C   |
| CFG1 to GND                             | 0       | BYP     | V    |

1. Minimum VIN1 voltage for startup is 4.5V. After startup, the device can operate down to 4.0V.

# 3.5 Electrical Specifications

 $T_J$  = -40°C to +150°C, VIN1 = 4V to 42V, unless otherwise noted. Typical values are at  $T_J$  = +50 °C and VIN1 = 12V.

| Parameter                                       | Symbol               | Test Conditions                                                                           | Min  | Тур                    | Мах  | Unit |
|-------------------------------------------------|----------------------|-------------------------------------------------------------------------------------------|------|------------------------|------|------|
|                                                 |                      | VIN1 rising<br>(Factory Options)                                                          | -5%  | 4.5<br>(5.0, 6.5, 7.0) | 5%   | V    |
| VIN1 Startup Threshold Voltage                  | V <sub>IN1(UV)</sub> | VIN1 falling                                                                              | 3.45 | 3.60                   | 3.77 | V    |
|                                                 |                      | VIN1 hysteresis                                                                           |      |                        |      |      |
| VIN1 Operating Voltage Range                    | V <sub>IN1</sub>     |                                                                                           | 4    |                        | 42   | V    |
| VIN1 Supply Shutdown Current                    | I <sub>SD</sub>      | EN ≤ 0.4V, VIN1 = 12V                                                                     |      | 1.6                    | 10   | μA   |
| VIN1 Supply Standby Current                     |                      | EN = 1.5V, VIN1 = 12V, EN_LV = GND                                                        |      | 4                      |      | mA   |
| VIN1 Supply Operating<br>Current <sup>[1]</sup> |                      | Figure 1. EN = VIN1 = 12V,<br>EN_LV = BYP. No load on BYP,<br>VOUT1, VOUT2, VOUT3, VOUT4. |      | 17                     |      | mA   |
| EN Pin                                          | 1                    |                                                                                           |      | <u> </u>               |      | 1    |
| EN Shutdown Threshold<br>Voltage                | V <sub>EN(OFF)</sub> |                                                                                           |      |                        | 0.4  | V    |
|                                                 |                      | EN Rising (Standby)                                                                       | 0.71 | 1.2                    | 1.70 | V    |
| EN Enable Standby Threshold Voltage             | V <sub>EN(LDO)</sub> | EN Falling (Standby)                                                                      | 0.52 | 0.86                   | 1.23 | V    |
|                                                 |                      | Falling Hysteresis                                                                        |      | -340                   |      | mV   |



| Parameter                                               | Symbol               | Test Conditions                                                                | Min  | Тур      | Max  | Unit |
|---------------------------------------------------------|----------------------|--------------------------------------------------------------------------------|------|----------|------|------|
|                                                         |                      | EN Rising (Buck1 On)                                                           | 1.72 | 1.78     | 1.83 | V    |
| EN Enable Buck1 Threshold<br>Voltage                    | V <sub>EN(BK1)</sub> | EN Falling (Buck1 On)                                                          | 1.54 | 1.59     | 1.64 | V    |
| vollago                                                 |                      | Falling Hysteresis                                                             |      | -190     |      | mV   |
| EN Disable Off-Delay                                    |                      | Delay from EN falling edge to<br>commencing shutdown sequence.                 |      | 300      |      | μs   |
| EN Pin Input Leakage                                    |                      | EN = 4V to 42V                                                                 |      | 0.01     |      | μA   |
| EN_LV Pin                                               | 1                    | 1                                                                              | 1    | I        | 1    | 1    |
| EN_LV Input Leakage Current                             |                      |                                                                                | -1   |          | 1    | μA   |
| EN_LV Low-Level Input Voltage                           | V <sub>IL</sub>      | (Schmitt input)                                                                |      |          | 0.5  | V    |
|                                                         | V <sub>IH</sub>      |                                                                                | 1.7  |          |      | V    |
| EN_LV High-Level Input Voltage                          |                      | Falling Hysteresis                                                             |      | 315      |      | mV   |
| EN_LV Off-Delay                                         |                      | Delay from EN_LV falling edge to<br>commencing VOUT2/3/4 shutdown<br>sequence. |      | 300      |      | μs   |
| Internal LDO (BYP)                                      | 1                    |                                                                                |      | I        | 1    |      |
|                                                         |                      | VIN1 = 12V, EN = 1.6V, I <sub>BYP</sub> = 0mA                                  | 4.0  | 4.3      | 4.5  | V    |
| Internal LDO Voltage (BYP Pin)                          | V <sub>DD(INT)</sub> | VIN1 = 12V, EN = 1.6V, I <sub>BYP</sub> = 20mA                                 | 4.0  | 4.3      | 4.5  | V    |
| Internal LDO Dropout Voltage<br>(VDROPOUT = VIN1 – BYP) |                      | VIN1 = 4V, EN = 1.6V, I <sub>BYP</sub> = 20mA                                  |      | 71       | 145  | mV   |
|                                                         |                      | BYP Falling                                                                    | 2.80 | 3.15     | 3.50 | V    |
| Power-On Reset Threshold<br>Voltage (BYP Pin)           | V <sub>POR</sub>     | BYP Rising                                                                     | 3.42 | 3.60     | 3.85 | V    |
|                                                         |                      | Rising Hysteresis                                                              |      | 450      |      | mV   |
| TI 101 (1 [1]                                           | T <sub>SD</sub>      | Temperature Rising                                                             | 151  | 160      | 170  | °C   |
| Thermal Shutdown <sup>[1]</sup>                         | T <sub>SD(HYS)</sub> | Falling Hysteresis                                                             |      | 15       |      | °C   |
| Switching Frequency                                     | f <sub>SW</sub>      | Spread Spectrum Disabled                                                       | 1.98 | 2.20     | 2.42 | MHz  |
| Fault Protection Hiccup Mode<br>Interval                | t <sub>HICCUP</sub>  | Hiccup Timeout Period                                                          | 180  | 200      | 220  | ms   |
| Buck2 On-Edge to Buck1<br>On-Edge Phase Relationship    |                      |                                                                                |      | 0        |      | o    |
| Buck3 On-Edge to Buck1<br>On-Edge Phase Relationship    |                      | Factory default, (0° option available)                                         |      | 180, (0) |      | 0    |

 $T_J$  = -40°C to +150°C, VIN1 = 4V to 42V, unless otherwise noted. Typical values are at  $T_J$  = +50 °C and VIN1 = 12V. (Cont.)

1. Assured by design.



### 3.5.1 Buck1 Electrical Specifications

 $T_J$  = -40°C to +150°C, VIN1 = 4V to 42V, unless otherwise noted. Typical values are at  $T_J$  = +50 °C and VIN1 = 12V.

| Parameter                                                     | Symbol               | Test Conditions                                                                                              | Min              | Тур                 | Max              | Unit   |
|---------------------------------------------------------------|----------------------|--------------------------------------------------------------------------------------------------------------|------------------|---------------------|------------------|--------|
| Configure Pin                                                 | 1                    | 1                                                                                                            | 1                | 1                   | 1                |        |
| CFG1 Input Low Voltage                                        |                      |                                                                                                              | 1.283            | 1.498               | 1.685            | V      |
| CFG1 Input Open Voltage                                       |                      | DC voltage measured at open pin                                                                              | 2.119            | 2.187               | 2.255            | V      |
| CFG1 Input High Voltage                                       |                      |                                                                                                              | 2.615            | 2.854               | 3.026            | V      |
| CFG1 Leakage                                                  |                      | CFG1 driven by DC source, 0V to BYP.                                                                         | -29.3            |                     | +31              | μA     |
| FB1 Pin Input Impedance                                       | R <sub>FB1</sub>     |                                                                                                              |                  | 89                  |                  | kΩ     |
| FB1 Pin Voltage Accuracy<br>at VOUT1 = 3.8V <sup>[1][2]</sup> | V <sub>FB1</sub>     | $T_J = -40^{\circ}C$ to +150°C, $I_{VOUT1} = 0mA$<br>Factory Programmed.<br>Other voltage options available. | 3.743<br>[-1.5%] | 3.8                 | 3.857<br>[+1.5%] | v      |
| Buck1 Soft-Start Ramp Time                                    |                      | VOUT1 = from 0% to 95%,<br>(factory options, see Output Soft-Start<br>Ramp)                                  |                  | 1.2                 |                  | ms     |
| Upper Pulse-Skipping                                          |                      | VIN1 rising                                                                                                  | 18.99            | 19.55               | 20.14            | V      |
| Threshold                                                     |                      | VIN1 falling Hysteresis                                                                                      |                  | 1.0                 |                  | V      |
| Undervoltage Threshold                                        | V <sub>FB1(UV)</sub> | VFB1 falling<br>(Factory options)                                                                            | -1.5             | -8<br>(-4, -6, -12) | +1.5             | %      |
|                                                               |                      | VFB1 rising hysteresis                                                                                       | +0.4%            | +0.8%               | +1.2%            | %      |
| Severe Undervoltage Threshold                                 |                      | VFB1 Falling                                                                                                 | -24              | -20                 | -16              | %      |
| Undervoltage Fault Delay                                      |                      | FB1 < V <sub>FB1(UV)</sub><br>(Factory options additional delay)                                             |                  | 2<br>(10, 25, 45)   |                  | μs     |
| Overvoltage Threshold                                         | V <sub>FB1(OV)</sub> | VFB1 rising<br>(Factory options)                                                                             | -1.5             | +8<br>(+4, +6, +12) | +1.5             | %      |
|                                                               |                      | VFB1 falling hysteresis                                                                                      | -0.4             | -0.8                | -1.2             | %      |
| Overvoltage Fault Delay                                       |                      |                                                                                                              |                  | 2                   |                  | μs     |
| Severe Undervoltage Threshold                                 |                      | VFB1 falling                                                                                                 | -24              | -20                 | -16              | %      |
| Severe Overvoltage Threshold                                  |                      | VFB1 rising                                                                                                  | -16              | +20                 | 24               | %      |
| Buck1 Output Current Protection                               | on                   |                                                                                                              |                  |                     |                  |        |
| OC1 Overcurrent Limit,<br>Cycle-by-Cycle                      | I <sub>1(OC1)</sub>  | Factory programmed.<br>(Factory options)                                                                     | 1.2              | 1.5<br>(1.2, 1.75)  | 1.8              | А      |
| Overcurrent Limit Blanking Time                               |                      |                                                                                                              |                  | 75                  | 105              | ns     |
| OC2 Overcurrent Limit,<br>Hiccup/Latch-Off                    | I <sub>1(OC2)</sub>  |                                                                                                              | 1.61             | 2.00                | 2.42             | A      |
| Overcurrent Hiccup Delay                                      |                      | Consecutive cycles on I <sub>1(OC2)</sub>                                                                    |                  | 7                   |                  | cycles |
| Negative Current Limit<br>Detection                           | I <sub>1(NLIM)</sub> | Factory programmed.<br>(Factory options)                                                                     |                  | -0.80<br>(-1.0)     |                  | А      |
| High-side Switch<br>On-Resistance                             | R <sub>HDS</sub>     | I <sub>PHASE1</sub> = 100mA, VIN1 = 12V,<br>BYP = 3.8V, BOOT = 3.8V                                          |                  | 430                 |                  | mΩ     |
| Low-side Switch On-Resistance                                 | R <sub>LDS</sub>     | I <sub>PHASE1</sub> = 100mA, VIN1 = 12V,<br>BYP = 3.8V                                                       |                  | 336                 |                  | mΩ     |



| Parameter                       | Symbol             | ymbol Test Conditions                      |    | Тур | Мах | Unit |
|---------------------------------|--------------------|--------------------------------------------|----|-----|-----|------|
| Minimum On-Time <sup>[3]</sup>  | t <sub>ON</sub>    | VIN1 = 5.5V                                | 20 | 35  | 49  | ns   |
| Minimum Off-Time <sup>[3]</sup> | t <sub>OFF</sub>   |                                            | 24 | 36  | 49  | ns   |
| PHASE1 Rise Time <sup>[1]</sup> | t <sub>RISE1</sub> | Figure 1. VIN1 = 12V, V <sub>OUT1</sub> at |    | 4   |     | ns   |
| PHASE1 Fall Time <sup>[1]</sup> | t <sub>FALL1</sub> | 200mA load.                                |    | 4   |     | ns   |
| PHASE1 Leakage Current          |                    | VOUT1 not switching                        |    |     | 460 | nA   |

 $T_J = -40^{\circ}C$  to +150°C, VIN1 = 4V to 42V, unless otherwise noted. Typical values are at  $T_J = +50^{\circ}C$  and VIN1 = 12V. (Cont.)

1. Buck1 not in Pulse Skipping Mode and Buck1 On-time is greater than the minimum on-time.

2. Electrical Specification limits apply only for the factory-programmed settings.

3. Minimum on-time and minimum off-time required to maintain loop stability and output regulation.

### 3.5.2 Buck2 and Buck3 Electrical Specifications

 $T_J$  = -40°C to +150°C, VIN1 = 4V to 42V, unless otherwise noted. Typical values are at  $T_J$  = +50 °C VIN1 = 12V.

| Parameter                                         | Symbol                 | Test Conditions                                                                                                     | Min              | Тур                   | Max              | Unit |
|---------------------------------------------------|------------------------|---------------------------------------------------------------------------------------------------------------------|------------------|-----------------------|------------------|------|
| Input Supply                                      | I                      | 1                                                                                                                   | 1                | I                     | I                |      |
| VIN2/3 Voltage Range                              |                        | Internal compensation                                                                                               | 2.8              |                       | 5.5              | V    |
| VIN2/3 Undervoltage                               |                        | Rising. No output load.                                                                                             |                  | 2.42                  | 2.60             | V    |
| Threshold                                         | V <sub>IN2/3_UV</sub>  | Falling. No output load.                                                                                            | 2.10             | 2.30                  |                  | V    |
| VIN2/3 Quiescent Supply<br>Current <sup>[1]</sup> |                        | Figure 1 VIN1 = 12V, $f_{SW}$ = 2.2MHz.<br>VIN2/3 = 3.8V. VOUT2 = 1.8V,<br>VOUT3 = 1.2V. No load on all<br>outputs. |                  | 10                    |                  | mA   |
| VIN2/3 Shutdown Supply<br>Current                 | I <sub>SD_VIN2/3</sub> | EN_LV = 0V, VIN2/3 = 5.5V                                                                                           |                  | 11                    | 18.3             | μA   |
| Output Regulation                                 | 1                      |                                                                                                                     | 1                | I                     | L                |      |
| FB2 Pin Voltage Accuracy<br>at VOUT2 = 1.8V       | V <sub>FB2</sub>       | $T_J$ = -40°C to +150°C, $I_{VOUT2}$ = 0mA (Factory options)                                                        | 1.773<br>[-1.5%] | 1.8<br>(0.85V – 3.3V) | 1.827<br>[-1.5%] | V    |
| FB3 Pin Voltage Accuracy<br>at VOUT3 = 1.8V       | V <sub>FB3</sub>       | $T_J$ = -40°C to +150°C, I <sub>VOUT3</sub> = 0mA<br>(Factory options)                                              | 1.182<br>[+1.5%] | 1.2<br>(0.85V – 3.3V) | 1.218<br>[+1.5%] | V    |
| Buck2 Soft-Start Ramp Time                        |                        | V <sub>OUT2</sub> = 1.8V, from 0% to 95%<br>(factory options, see Output Soft-<br>Start Ramp)                       |                  | 1.2                   |                  | ms   |
| Buck3 Soft-Start Ramp Time                        |                        | V <sub>OUT3</sub> = 1.2V, from 0% to 95%<br>(factory options, see Output Soft-<br>Start Ramp)                       |                  | 0.82                  |                  | ms   |
| Output Voltage Protection                         | I                      |                                                                                                                     | 1                |                       | 1                |      |
|                                                   |                        | V <sub>FB2</sub> falling<br>(Factory options)                                                                       | -1.5             | -8<br>(-4, -6, -12)   | +1.5             | %    |
| Undervoltage Threshold <sup>[1]</sup>             | V <sub>FB2(UV)</sub>   | V <sub>FB2</sub> Undervoltage tolerance<br>With respect to Programmed UV<br>target                                  | -1.5             |                       | +1.5             | %    |
|                                                   |                        | V <sub>FB2</sub> Undervoltage Hysteresis                                                                            | +0.4             | +0.8                  | +1.2             | %    |



| Parameter                              | Symbol                                         | Test Conditions                                                                             | Min   | Тур                 | Max   | Unit   |
|----------------------------------------|------------------------------------------------|---------------------------------------------------------------------------------------------|-------|---------------------|-------|--------|
|                                        |                                                | V <sub>FB2</sub> rising<br>(Factory options)                                                | -1.5  | +8<br>(+4, +6, +12) | +1.5  | %      |
| Overvoltage Threshold <sup>[1]</sup>   | V <sub>FB2(OV)</sub>                           | V <sub>FB2</sub> Overvoltage tolerance<br>With respect to Programmed OV<br>target           | -1.5  |                     | +1.5  | %      |
|                                        |                                                | V <sub>FB2</sub> Overvoltage Hysteresis                                                     | -0.4% | -0.8%               | -1.2% | %      |
|                                        |                                                | V <sub>FB3</sub> falling<br>(Factory options)                                               | -1.5  | -8<br>(-4, -6, -12) | +1.5  | %      |
| Undervoltage Threshold <sup>[1]</sup>  | V <sub>FB3(UV)</sub>                           | V <sub>FB3</sub> Undervoltage tolerance<br>With respect to Programmed UV<br>target          | -1.5  |                     | +1.5  | %      |
|                                        |                                                | V <sub>FB3</sub> Undervoltage Hysteresis                                                    | +0.4  | +0.8                | +1.2  | %      |
| Overvoltage Threshold <sup>[1]</sup>   |                                                | V <sub>FB3</sub> rising<br>(Factory options)                                                | -1.5  | +8<br>(+4, +6, +12) | +1.5  | %      |
|                                        | V <sub>FB3(OV)</sub>                           | V <sub>FB3</sub> Overvoltage tolerance<br>With respect to Programmed OV<br>target           | -1.5  |                     | +1.5  | %      |
|                                        |                                                | V <sub>FB3</sub> Overvoltage Hysteresis                                                     | -0.4% | -0.8%               | -1.2% | %      |
| Linderveltage Foult Delay              |                                                | FB2 < V <sub>FB2</sub> (UV)<br>(Factory options)                                            |       | 2<br>(10, 25, 45)   |       | μs     |
| Undervoltage Fault Delay               |                                                | FB3 < V <sub>FB3</sub> (UV)<br>(Factory options)                                            |       | 2<br>(10, 25, 45)   |       | μs     |
| Output Current Protection              |                                                |                                                                                             | 1     |                     |       | 1      |
| Overcurrent Limit,<br>Cycle-by-cycle   | I <sub>2(LIM)</sub> ,<br>I <sub>3(LIM)</sub>   | Buck2 and Buck3<br>(Factory options: Buck2 and Buck3<br>overcurrent limits are independent) |       | 1.2<br>(0.96, 1.56) |       | A      |
| Overcurrent Fault Delay                |                                                |                                                                                             |       | 100                 |       | cycles |
| Negative Current Limit                 | I <sub>2(NLIM)</sub> ,<br>I <sub>3(NLIM)</sub> |                                                                                             | -1.30 | -0.88               | -0.49 | A      |
| Feedback Pin                           |                                                |                                                                                             |       |                     |       |        |
| FB2, FB3 Pin Input<br>Impedance        | $R_{FB2,}R_{FB3}$                              |                                                                                             |       | 64                  |       | kΩ     |
| Power MOSFETs                          |                                                |                                                                                             |       |                     |       |        |
| High-side PMOS Switch<br>On-Resistance |                                                | I <sub>PHASE2,3</sub> = 100mA, VIN2/3 = 3.8V                                                |       | 372                 |       | mΩ     |
| Low-side NMOS Switch<br>On-Resistance  |                                                | I <sub>PHASE2,3</sub> = 100mA, VIN2/3 = 3.8V                                                |       | 161                 |       | mΩ     |
| PHASE2, PHASE3<br>Maximum Duty         |                                                |                                                                                             |       | 90                  |       | %      |
| PHASE2, PHASE3 Minimum<br>On-Time      |                                                |                                                                                             |       |                     | 100   | ns     |

 $T_J$  = -40°C to +150°C, VIN1 = 4V to 42V, unless otherwise noted. Typical values are at  $T_J$  = +50 °C VIN1 = 12V. (Cont.)

1. Undervoltage and Overvoltage factory programmed selections for VOUT1, VOUT2, VOUT3, and LDO4 are independent.

### 3.5.3 LDO4 Electrical Specifications

 $T_J$  = -40°C to +150°C, VIN1 = 4V to 42V, unless otherwise noted. Typical values are at  $T_J$  = +50 °C and VIN1 = 12V.

| Parameter                                   | Symbol                | Test Conditions                                                                                                                               | Min              | Тур                  | Max              | Unit     |
|---------------------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------------|------------------|----------|
| Input Supply                                |                       | 1                                                                                                                                             |                  | 1                    | I                | L        |
| Input Voltage Range                         | V <sub>IN4</sub>      | Connected to VOUT1, VIN2/3                                                                                                                    | 2.6              |                      | 5.5              | V        |
| Output Regulation                           |                       |                                                                                                                                               |                  |                      | I                | <u>I</u> |
| Output Voltage V <sub>LDOOUT4</sub>         |                       | VIN2/3 = 3.8V, V <sub>LDOOUT4</sub> = 3.3V<br>(Factory options)                                                                               | 3.251<br>[-1.5%] | 3.300<br>(2.7V-3.4V) | 3.350<br>[+1.5%] | v        |
| Dropout Voltage                             |                       | $V_{LDOOUT4} = 3.3V,$<br>$I_{LDOOUT4} = 300mA, 2\%$ drop at<br>$V_{LDOOUT4}$                                                                  |                  | 112                  | 240              | mV       |
| Power Supply Rejection Ratio <sup>[1]</sup> |                       | At 1kHz, $T_A = 25^{\circ}$ C, VIN2/3 = 3.8V,<br>Typical Application Schematic on<br>page 3, $V_{LDOOUT4} = 3.3$ V,<br>$I_{LDOOUT4} = 300$ mA |                  | 55                   |                  | dB       |
| LDOOUT4 Soft-Start Ramp Time                |                       | V <sub>OUT4</sub> = 3.3V, from 0% to 95%                                                                                                      |                  | 1.55                 |                  | ms       |
| Output Voltage Protection                   |                       |                                                                                                                                               |                  | 1                    |                  |          |
|                                             |                       | V <sub>LDOOUT4</sub> falling<br>(Factory options)                                                                                             |                  | -8<br>(-4, -6, -12)  |                  | %        |
| Undervoltage Threshold <sup>[2]</sup>       | V <sub>LDO4(UV)</sub> | V <sub>LDOOUT4</sub> Undervoltage tolerance<br>With respect to Programmed UV<br>target                                                        | -1.5%            |                      | +1.5%            |          |
|                                             |                       | V <sub>LDOOUT4</sub> rising Hysteresis                                                                                                        | +0.4%            | +0.8                 | +1.2%?           | %        |
|                                             |                       | V <sub>LDOOUT4</sub> rising<br>(Factory options)                                                                                              |                  | +8<br>(+4, +6, +12)  |                  | %        |
| Overvoltage Threshold <sup>[2]</sup>        | V <sub>LDO4(OV)</sub> | V <sub>LDOOUT4</sub> Overvoltage tolerance<br>With respect to Programmed OV<br>target                                                         | -1.5%            |                      | +1.5%            |          |
|                                             |                       | V <sub>LDOOUT4</sub> falling Hysteresis                                                                                                       | -0.4%            | -0.8%                | -1.2%            | %        |
| Undervoltage Fault Delay                    |                       | V <sub>LDOOUT4</sub> < V <sub>LDO4(UV)</sub><br>(Factory options)                                                                             |                  | 2<br>(10, 25, 45)    |                  | μs       |
| Output Current Protection                   | 1                     | ,                                                                                                                                             |                  | 1                    | ı                |          |
| Overcurrent Limit                           | I <sub>4(LIM)</sub>   |                                                                                                                                               | 322              | 422                  | 526              | mA       |

1. Assured by design.

2. Undervoltage and Overvoltage factory programmed selections for FB1, FB2, FB3, and LDO4 are independent.



### 3.5.4 Digital I/O Specifications

 $T_J$  = -40°C to +150°C, VIN1 = 4V to 42V, unless otherwise noted. Typical values are at  $T_J$  = +50 °C and VIN1 = 12V.

| Parameter                                 | Symbol                | bol Test Conditions                                                     |      | Тур | Max  | Unit |
|-------------------------------------------|-----------------------|-------------------------------------------------------------------------|------|-----|------|------|
| RSTB Output High r <sub>DS(ON)</sub>      |                       | BYP = 4.0V RSTB source current 2mA                                      |      | 60  |      | mΩ   |
| RSTB Output Low r <sub>DS(ON)</sub>       |                       | BYP = 4.6V RSTB sink current 2mA                                        |      | 97  |      | mΩ   |
| GPIO Input High Threshold                 | VIH <sub>(GPIO)</sub> | BYP = 4.3V, GPIO configured as input                                    | 2.24 |     |      | V    |
| GPIO Input Low Threshold                  | VIL <sub>(GPIO)</sub> | BYP = 4.3V, GPIO configured as input                                    |      |     | 1.60 | V    |
| GPIO Output Open-Drain Leakage<br>Current | I <sub>(GPIOLK)</sub> | GPIO configured as output, GPIO pull-<br>up voltage 3.8V.               |      |     | 1    | μA   |
| GPIO Output Low Voltage                   | VOL <sub>(GPIO)</sub> | GPIO configured as output,<br>BYP = 4.0V<br>GPIO pin sink current = 5mA |      |     | 0.4  | V    |

### 3.5.5 I<sup>2</sup>C Interface Specifications

 $T_J$  = -40°C to +150°C, VIN1 = 4V to 42V, unless otherwise noted. Typical values are at  $T_J$  = +50 °C and VIN1 = 12V.

| Parameter                                     | Symbol               | Test Conditions        | Min  | Тур | Max | Unit |
|-----------------------------------------------|----------------------|------------------------|------|-----|-----|------|
| SCL, SDA Input High Threshold                 |                      |                        | 1.14 |     |     | V    |
| SCL, SDA Input Low Threshold                  |                      |                        |      |     | 0.8 | V    |
| SCL, SDA Input Hysteresis                     |                      |                        |      | 134 |     | mV   |
| SCL Clock Frequency                           |                      |                        |      |     | 400 | kHz  |
| SCL Falling Edge to SDA Valid<br>Time         |                      |                        |      | 1   |     | μs   |
| SCL, SDA Output Open-Drain<br>Leakage Current |                      | V <sub>SCL</sub> = 5V  |      |     | 1   | μA   |
| SCL, SDA Pin Capacitance                      |                      |                        |      | 5   |     | pF   |
| SDA Output Low Voltage                        | VOL <sub>(SDA)</sub> | SDA sink current = 3mA |      |     | 0.5 | V    |



### 4. Typical Performance Curves

### 4.1 Efficiency, Input Current



Figure 3. V<sub>IN</sub> to V<sub>OUT1</sub> = 3.8V, Efficiency vs Load



Figure 5. V<sub>OUT1</sub> to V<sub>OUT2</sub> = 1.8V, Efficiency vs Load



Figure 7. V<sub>OUT1</sub> to LDO4 = 3.3V, Efficiency vs Load



Figure 4. V<sub>IN</sub> = 12V to V<sub>OUT1</sub>, Efficiency vs Load



Figure 6. V<sub>OUT1</sub> to V<sub>OUT3</sub> = 1.2V, Efficiency vs Load



Figure 8. VIN Operating Current, No Load

### 4.2 Load Regulation























Figure 14. Frequency vs Temperature

#### 4.3 Line Regulation, Switching Waveforms

| VOUT1 50mV  | /Div           | $\sim$                                              |  |
|-------------|----------------|-----------------------------------------------------|--|
| PHASE1      | PHASE1 10V/Div | landa ya anga kata kata kata kata kata kata kata ka |  |
|             |                |                                                     |  |
|             |                |                                                     |  |
| LOAD (A)    | Load 500mA/Div |                                                     |  |
| GPIO 5V/Div |                |                                                     |  |
| RSTB 5V/Div |                |                                                     |  |









Figure 17. V<sub>OUT3</sub> Load Transient, 0A to 0.375A













Figure 20. Switching Operation

### 4.4 Load and Line Transient Response





Figure 21. Startup using EN toggle, V<sub>IN</sub> = 12V

Figure 22. Startup using  $V_{\rm IN}$  Ramp, EN Connected to VIN







10ms/Div





# 5. Functional Descriptions

### 5.1 I<sup>2</sup>C Programming Options

The RAA271082 multi-rail regulator has numerous options which are factory-set through one-time-programming (OTP). Additionally, the device contains an  $I^2C$  interface that allows the user to select other options, enabling the device to be tested in different configurations. Most of the OTP options cannot be changed unless the device is first placed in Standby mode, in which the required options can be selected using  $I^2C$  commands, and then re-enable the outputs. The following are the options that can be changed using the  $I^2C$  interface.

An OTP creation tool is available to aid in the selection of programming options.

#### 5.1.1 Voltage Options

• Output voltage options for Buck1, Buck2, Buck3, LDO4. All options are independently selectable.

#### 5.1.2 Sequence and Switching Options

- Output Sequencing, Startup delay, and Shutdown delay. All options are independently selectable.
- Direct startup and shutdown control of each output (disable the internal output sequencing).
- Enable/disable output discharge for Buck2, Buck3, LDO4. All options are independently selectable.
- Spread Spectrum (Off or seven options for spread spectrum).
- Phase shift between Buck1 and Buck3 (0° or 180°).

### 5.1.3 Fault Detection Options

All Fault Detection options can be disabled except for over-temperature. Disabling detection masks the fault from affecting the RSTB or GPIO pins but does not disable the response to the fault. Some fault responses can be changed or disabled, as listed in Table 1.

| Fault                                                                     | Options                                                                                  | Register(s)                                                                      |
|---------------------------------------------------------------------------|------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|
| Output Overvoltage<br>All OV thresholds are independently<br>selectable.  | +4%, +6%, +8% (default), +12%                                                            | 0x72 (Buck1) 0x74 (Buck2)<br>0x76 (Buck3) 0x78 (LDO4)<br>Bits 1:0, all registers |
| Output Undervoltage<br>All UV thresholds are independently<br>selectable. | -4%, -6%, -8% (default), -12%                                                            | 0x72 (Buck1) 0x74 (Buck2)<br>0x76 (Buck3) 0x78 (LDO4)<br>Bits 5:4, all registers |
| Buck1 Severe OV, Buck1 Severe UV                                          | Fixed +20% (OV) and -20% (UV). Fault detection and shutdown response cannot be disabled. | N/A                                                                              |
| UV detection delay                                                        | 0 (default), 10, 25, 45 μs<br>(all are added to fixed 2 μs delay)                        | 0x7B Bits 5:4                                                                    |
| Negative Overcurrent, Buck1                                               | -0.8A (default), -1.0A                                                                   | 0x7C Bit 2                                                                       |
| Buck1 Overcurrent                                                         | 1.2A, 1.5A (default), 1.75A                                                              | 0x7C Bits 1:0                                                                    |
| Buck2 Overcurrent                                                         | 0.96A, 1.20A (default), 1.56A                                                            | 0x7D Bits 5:4                                                                    |
| Buck3 Overcurrent                                                         | 0.96A, 1.20A (default), 1.56A                                                            | 0x7C Bits 7:6                                                                    |
| VIN1 Undervoltage                                                         | Rising edge 4.5V (default), 5.0V, 6.5V,<br>7.0V                                          | 0x70                                                                             |
| Over-Temperature                                                          | Fault detection and shutdown response cannot be disabled.                                | N/A                                                                              |

#### Table 1. Fault Detection Options



| Fault                            | Options                                                    | Register(s)       |
|----------------------------------|------------------------------------------------------------|-------------------|
| Sequence Fault                   | Fault detection and shutdown response cannot be disabled.  | N/A               |
| Watchdog Timer Fault             | Too-slow, Restart (2x too-slow), too-fast                  | 0xA0 through 0xA4 |
| Built-In Self Test (BIST) Faults | Fault detection and shutdown response cannot be disabled.  | N/A               |
| CRC recheck                      | Fault detection and shutdown response cannot be disabled.  | N/A               |
| I <sup>2</sup> C CRC check       | I <sup>2</sup> C transactions with or without CRC checking | 0x7C Bit 4        |

#### Table 1. Fault Detection Options (Cont.)

**Note:** Fault detection for an output is locked if the detected fault causes the output to shut down. For example, it is possible to program VOUT1 to shut down on normal overcurrent (OC1). If a slight overload is applied to VOUT1, such that VOUT1 detects the OC1 condition but VOUT1 remains above the Undervoltage threshold, the output shuts down and VOUT1 falls to zero. The device reflects an OC1 fault through register 0x80 Bit 2. The device does not report an Undervoltage or Severe Undervoltage error, because fault detection stops as soon as the output shuts down. Fault detections are all re-enabled when the output attempts the next start-up cycle.

#### 5.1.4 Fault Response Options

- Shutdown enable/disable for faults: UV, OV, Negative OC, Buck1 Severe UV/OV, Watchdog Timer
- Fault response (restart, latch-off, fixed count restart with latch-off)
- 200ms or 20ms RSTB pulse width on faults for the Windowed Watchdog Timer and the output Sequence controller.
- **30ms delay on RSTB assertion for OV or UV faults.** (Note: If a shutdown fault response is also enabled for the same OV or UV fault, the RSTB pin drives low immediately on the fault. This is because the fault response acts immediately and RSTB drives low because one or more outputs are being shut down.)
- **RSTB pin options:** Can be configured as an indicator for one or more faults.
- GPIO pin options: Can be configured as indicator for one or more faults, or as a kick input for Watchdog timer.
- Latch-off disable: Clears a latch-off event and allows the regulators to restart.

#### 5.1.5 Status Indicators

- Fault status on outputs: Overvoltage, Undervoltage, Overcurrent, Negative Overcurrent
- Fault status on device: Over-temperature, Sequence controller, Built-In Self Test, CRC recheck, DAC Reference comparison
- Fault status on external devices: Watchdog Timer, I<sup>2</sup>C CRC check
- Restart lockout: Notifies if the device is in the 200ms timeout, which delays the output restart.
- Buck1/2/3 and LDO4 regulator status: Disabled (off), in soft-start, in hiccup or latch-off, enabled (on)

### 5.2 Programmable Output Voltages

The RAA271082 is comprised of a primary high voltage buck converter (Buck1), two secondary low voltage buck converters (Buck2 and Buck3), and one low dropout linear regulator (LDO4).

All voltage options for Buck1, Buck2, Buck3, and LDO4 are programmed at the factory. The I<sup>2</sup>C interface allows users to change the output voltage settings for any of these outputs. This is done by placing the device into Standby mode using the Enable (EN) pin, making the required register changes, then fully enabling the device through the EN pin. This feature allows users to test different configurations.



In typical camera power applications, the primary buck typically takes its input (VIN1) from a filtered 12V car battery, and produces an intermediate voltage typically between 2.8V and 5V. The output voltage of Buck1 is selectable when the part is ordered, and is programmed at the factory. See Table 2 for the list of possible Buck1 output voltages.

The secondary bucks share a common input pin (VIN2/3) that is supplied by Buck1. They produce low voltage supply rails, for example 1.8V and 1.2V. The output voltages of Buck2 and Buck3 are independently selectable and are programmed at the factory. See Table 2 for the list of Buck2 and Buck3 output voltages.

**Note:** For VOUT1 voltages below 3.2V, Renesas recommends selecting Buck2 and Buck3 voltages with a value of less than 40% of VOUT1.

The linear regulator LDO4 uses the Buck1 output as an input through the LDOIN4 pin. The output voltage of LDO4 is selectable and is programmed at the factory. See Table 2 for the list of LDO4 output voltages.

**Note:** The voltage level for each output is independently selectable. VOUT2, VOUT3, and LDO4 are derived from VOUT1, and therefore VOUT1 must be set to a higher voltage, with some margin for duty cycle and I\*R losses.

Output voltage settings can be changed by the user using the I<sup>2</sup>C interface. This is done by placing the device in Standby mode using the Enable (EN) pin, making the required register changes, and then re-enabling the device, see Option Programming for the procedure.

**Note:** VOUT1 can be set to a value higher than the VIN Undervoltage Lockout (default 4.5V), which can result in repeated unsuccessful startup attempts until VIN1 is high enough to sustain VOUT1. In this case, Renesas recommends selecting a higher VIN UVLO threshold such as 6.5V or 7V, to ensure successful startup of VOUT1. See VIN Undervoltage Lockout. Also, the falling edge of VIN UVLO is a fixed 3.5V. As VIN1 drops, if VOUT1 falls to the Severe UV threshold, all outputs shut down and the RSTB indicator drives low, even if VIN1 is still above the lower VIN UVLO threshold.

| Regist               | er 0x71             | Registe              | er 0x73             | Regist               | er 0x75             | Regist               | er 0x77            |
|----------------------|---------------------|----------------------|---------------------|----------------------|---------------------|----------------------|--------------------|
| Option<br>Code (hex) | Buck1<br>Output (V) | Option<br>Code (hex) | Buck2<br>Output (V) | Option<br>Code (hex) | Buck3<br>Output (V) | Option<br>Code (hex) | LDO4<br>Output (V) |
| 00                   | 3.60                | 00                   | 1.80                | 00                   | 1.20                | 00                   | 3.30               |
| 01                   | 2.80                | 01                   | 0.85                | 01                   | 0.85                | 01                   | 2.70               |
| 02                   | 2.85                | 02                   | 0.90                | 02                   | 0.90                | 02                   | 2.75               |
| 03                   | 2.90                | 03                   | 0.95                | 03                   | 0.95                | 03                   | 2.80               |
| 04                   | 2.95                | 04                   | 1.00                | 04                   | 1.00                | 04                   | 2.85               |
| 05                   | 3.00                | 05                   | 1.05                | 05                   | 1.05                | 05                   | 2.90               |
| 06                   | 3.05                | 06                   | 1.10                | 06                   | 1.10                | 06                   | 2.95               |
| 07                   | 3.10                | 07                   | 1.15                | 07                   | 1.15                | 07                   | 3.00               |
| 08                   | 3.15                | 08                   | 1.20                | 08                   | 1.20                | 08                   | 3.10               |
| 09                   | 3.20                | 09                   | 1.25                | 09                   | 1.25                | 09                   | 3.20               |
| 0A                   | 3.25                | 0A                   | 1.30                | 0A                   | 1.30                | 0A                   | 3.25               |
| 0B                   | 3.30                | 0B                   | 1.35                | 0B                   | 1.35                | 0B                   | 3.30               |
| 0C                   | 3.35                | 0C                   | 1.40                | 0C                   | 1.40                | 0C                   | 3.35               |
| 0D                   | 3.40                | 0D                   | 1.45                | 0D                   | 1.45                | 0D                   | 3.40               |
| 0E                   | 3.50                | 0E                   | 1.50                | 0E                   | 1.50                | L                    | 1                  |
| 0F                   | 3.60                | 0F                   | 1.55                | 0F                   | 1.55                |                      |                    |
| 10                   | 3.70                | 10                   | 1.60                | 10                   | 1.60                |                      |                    |

#### Table 2. Output Voltage Options



| Register 0x71                         |      |  |  |  |
|---------------------------------------|------|--|--|--|
| Option Buck1<br>Code (hex) Output (V) |      |  |  |  |
| 11                                    | 3.80 |  |  |  |
| 12                                    | 5.00 |  |  |  |
| 13                                    | 5.05 |  |  |  |

| Table 2  | Output | Voltago | Ontiona   | (Cont) |
|----------|--------|---------|-----------|--------|
| Table 2. | Output | voitage | Options ( | Cont.) |

| Register 0x73        |                     | Regist              | er 0x75             |
|----------------------|---------------------|---------------------|---------------------|
| Option<br>Code (hex) | Buck2<br>Output (V) | Option<br>ode (hex) | Buck3<br>Output (V) |
| 11                   | 1.65                | 11                  | 1.65                |
| 12                   | 1.70                | 12                  | 1.70                |
| 13                   | 1.75                | 13                  | 1.75                |
| 14                   | 1.80                | 14                  | 1.80                |
| 15                   | 1.85                | 15                  | 1.85                |
| 16                   | 1.90                | 16                  | 1.90                |
| 17                   | 1.95                | 17                  | 1.95                |
| 18                   | 2.00                | 18                  | 2.00                |
| 19                   | 2.05                | 19                  | 2.05                |
| 1A                   | 2.10                | 1A                  | 2.10                |
| 1B                   | 2.20                | 1B                  | 2.20                |
| 1C                   | 2.30                | 1C                  | 2.30                |
| 1D                   | 2.40                | 1D                  | 2.40                |
| 1E                   | 2.45                | 1E                  | 2.45                |
| 1F                   | 2.50                | 1F                  | 2.50                |
| 20                   | 2.55                | 20                  | 2.55                |
| 21                   | 2.80                | 21                  | 2.80                |
| 22                   | 3.30                | 22                  | 3.30                |

| Register 0x77         |  |  |  |  |
|-----------------------|--|--|--|--|
| Option LDO4           |  |  |  |  |
| Code (hex) Output (V) |  |  |  |  |

### 5.3 Undervoltage and Overvoltage Protection Thresholds

The RAA271082 offers factory-programmable undervoltage (UV) and overvoltage (OV) threshold levels for Bucks1, 2, 3, and LDO4. Buck2 and Buck3 output voltages are sensed at the FB2 and FB3 pins respectively, while LDO4 is sensed at the LDOOUT4 pin. Buck1 UV and OV sensing uses the LDOIN4 input pin; Buck1 output regulation uses the FB1 input pin. This separation on Buck1 provides protection against cases where the feedback path is interrupted because of events such as an opened solder joint. See Tables 2A and 2B for UV and OV threshold options. **Note:** UV and OV thresholds for each output may be chosen independently.

An undervoltage fault is detected when a Buck or LDO4 output voltage falls below the preset threshold. The delay time for detection and response to undervoltage is typically 2µs, with options of additional delay of 10µs, 25µs, and 45µs. The same delay applies to all outputs. See Table 3 for the UV delay filter options. **Note:** Undervoltage detection is disabled until the soft-start cycle is complete and the RSTB pin drives high.

An overvoltage fault is detected when a Buck or LDO4 output voltage exceeds the preset threshold. The delay time for detection and response to overvoltage is typically 2µs.

For both undervoltage and overvoltage faults, there is an optional persistence filter of 30ms, see register 0x7C Bit 5. This filter delays RSTB response for 30ms from the onset of fault. When enabled, this 30ms delay applies to all outputs and to both undervoltage and overvoltage faults. However, if the fault also causes an output shutdown, RSTB drives low immediately and ignores the 30ms delay.

For the Bucks, detection of an overvoltage immediately tri-states the corresponding output switches.

UV and OV faults on Bucks 1, 2, and 3, and LDO4 set the corresponding fault register bits, see registers 0x80, 0x81, 0x82.

If a UV or OF fault occurs on one output, the other outputs continue to regulate normally. For protection on Buck1, there is also Severe UV and Severe OV detection, fixed at -20% and +20%, either of which cause immediate shutdown of Buck1 and the other outputs.

| Option<br>Code (hex) | Buck1 UV Threshold<br>Register 0x72, Bits 0-3 | Buck2 UV Threshold<br>Register 0x74, Bits 0-3 | Buck3 UV Threshold<br>Register 0x76, Bits 0-3 | LDO4 UV Threshold<br>Register 0x78, Bits 0-3 |
|----------------------|-----------------------------------------------|-----------------------------------------------|-----------------------------------------------|----------------------------------------------|
| 0                    | -4%                                           | -4%                                           | -4%                                           | -4%                                          |
| 1                    | -6%                                           | -6%                                           | -6%                                           | -6%                                          |
| 2                    | -8%                                           | -8%                                           | -8%                                           | -8%                                          |
| 3                    | -12%                                          | -12%                                          | -12%                                          | -12%                                         |

Table 3. Undervoltage Options for Bucks 1, 2, and 3, and LDO4

#### Table 4. Overvoltage Options for Bucks 1, 2, and 3, and LDO4

| Option<br>Code (hex) | Buck1 OV Threshold<br>Register 0x72, Bits 4-7 | Buck2 OV Threshold<br>Register 0x74, Bits 4-7 | Buck3 OV Threshold<br>Register 0x76, Bits 4-7 | LDO4 OV Threshold<br>Register 0x78, Bits 4-7 |
|----------------------|-----------------------------------------------|-----------------------------------------------|-----------------------------------------------|----------------------------------------------|
| 0                    | +4%                                           | +4%                                           | +4%                                           | +4%                                          |
| 1                    | +6%                                           | +6%                                           | +6%                                           | +6%                                          |
| 2                    | +8%                                           | +8%                                           | +8%                                           | +8%                                          |
| 3                    | +12%                                          | +12%                                          | +12%                                          | +12%                                         |

#### Table 5. Undervoltage Filter Delay Options (All Outputs)

| Option Code (hex) | UV Filter Delay (µs)<br>Register 0x7B, Bits 4-5 <sup>[1]</sup> |
|-------------------|----------------------------------------------------------------|
| 0                 | 0                                                              |
| 1                 | +10                                                            |
| 2                 | +25                                                            |
| 3                 | +45                                                            |

1. There is a fixed ~2µs delay in addition to the selected delay.

### 5.4 **Protection Features**

For enhanced protection the RAA271082 provides one reference for the output regulation of Bucks 1, 2, 3, and LDO4, and a separate reference for UV/OV fault detection. For Buck1, output UV/OV is sensed at the LDOIN4 input, whereas output regulation is sensed at the FB1. This separation prevents a single-point failure in the Buck1 feedback path from causing a severe overvoltage at the output of Buck1. **Note:** FB1, LDOIN4, and the output of Buck1 must all be tied together on the PCB.

The RAA271082 also provides continuous CRC checking of internal registers and can optionally apply CRC checking to I<sup>2</sup>C communications.

### 5.5 Built-In Self Test (BIST) and CRC Recheck

The RAA271082 contains Built-in Self Test features for increased reliability. On power-up, the UV and OV comparators for VOUT1-4 are all BIST tested to detect stuck-low or stuck-high status. Any fault sets the bist\_fail bit high (register 0x82, Bit 3) and all outputs are prevented from starting up.

Additionally, the device contains two separate voltage references to prevent single-point reference failures from causing severe overvoltage. The first reference (DAC1) is the reference for output regulation. The second reference (DAC2) is used by the OV and UV comparators. The device continually compares these two references. If these references drift apart more than 10%, a fault bit is set (0x83 Bit 6 or Bit 7) and the outputs latch off. If the references drift back to normal alignment, the fault bit remains set high until the bit is cleared using I<sup>2</sup>C and the outputs remain off until the EN pin or the VIN supply is cycled.

To validate register data at power-up, the device performs a CRC recheck on all registers that are factoryprogrammable (that is registers containing fused bits). If the CRC recheck succeeds, initialization continues, and when complete, the outputs power up. This CRC recheck is repeated every 5ms thereafter. If register data gets corrupted, the fault is detected within 5ms; the crc\_recheck\_fault bit is set high (register 0x83 Bit 4) and all outputs shut down. The device continues to perform a CRC recheck every 5ms. The outputs remain off indefinitely while the CRC recheck fault exists. If the CRC recheck fault is removed, the device goes through a 200ms fault timeout, and then the outputs power up normally.

### 5.6 VIN Undervoltage Lockout

The VIN1 Undervoltage Lockout has four options for the rising edge threshold, see Table 6. The falling threshold for all options is fixed at 3.5V. **Note:** VIN1 must exceed the rising UVLO Threshold before the IC can power up. The default setting is code 0, which is 4.5V. **Note:** Although the device is capable of operating with VIN1 as low as 4V, the device cannot startup until VIN1 reaches 4.5V.

| Option Code (hex)<br>Register 0x70 | VIN1 UVLO Rising Threshold (V) | VIN1 UVLO Falling Threshold (V) |
|------------------------------------|--------------------------------|---------------------------------|
| 0                                  | 4.5                            |                                 |
| 1                                  | 5.0                            | 3.5                             |
| 2                                  | 6.5                            | - 3.5                           |
| 3                                  | 7.0                            |                                 |

### 5.7 Output Sequencing at Startup and Shutdown

The RAA271082 provides staggered startup and shutdown sequencing for the outputs. Startup and shutdown are initiated using the EN and EN\_LV pins. If EN is driven high while EN\_LV is held low, only Buck1 starts. If EN\_LV is driven high after Buck1 has started, the low voltage outputs (Buck2, Buck3, LDO4) start up using the sequence and startup delay options described below.

Options for the startup delay and shutdown delay are shown in Table 7. At startup, the outputs are started in sequence, with the same startup delay between the different outputs. **Note:** The delay only controls the starting time of for each output, not the actual rise time of each output, which depends on the voltage setting and the internal soft-start ramp.

| Table 7 | Startup | and | Shutdown | Delay | y Options |
|---------|---------|-----|----------|-------|-----------|
|---------|---------|-----|----------|-------|-----------|

| Option Code (hex)<br>Register 0x79<br>Bits 0:2 | Startup Delay Typical<br>[ms] | Option Code (hex)<br>Register 0x79<br>Bits 3:5 | Shutdown Delay Typical<br>[ms] |
|------------------------------------------------|-------------------------------|------------------------------------------------|--------------------------------|
| 0                                              | 0                             | 0                                              | 0                              |
| 1                                              | 0.5                           | 1                                              | 0.5                            |
| 2                                              | 1                             | 2                                              | 1                              |
| 3                                              | 2                             | 3                                              | 2                              |
| 4                                              | 4                             | 4                                              | 4                              |



| Option Code (hex)<br>Register 0x79<br>Bits 0:2 | Startup Delay Typical<br>[ms] | Option Code (hex)<br>Register 0x79<br>Bits 3:5 | Shutdown Delay Typical<br>[ms] |
|------------------------------------------------|-------------------------------|------------------------------------------------|--------------------------------|
| 5                                              | 8                             | 5                                              | 8                              |
| 6                                              | 16                            | 6                                              | 16                             |
| 7                                              | 32                            | 7                                              | 32                             |

#### Table 7. Startup and Shutdown Delay Options (Cont.)

The shutdown delay time is also factory programmable and is independent of the startup delay time. Similar to the startup delay, all shutdown delays between outputs are identical. **Note:** The shutdown delay only controls the output disable timing, not the actual fall time of each output, which varies based on output capacitance and load. Outputs Buck2, Buck3, and LDO4 have internal pull-downs to actively discharge the output during shutdown. Each pull-down can be disabled or disabled through I<sup>2</sup>C control factory programming using the MISC1\_OPT register, Bits 1-3. The pull-downs are active for 200ms after the outputs are disabled, after which the pull-downs are disabled. **Note:** If V<sub>IN</sub> falls below 3.5V during the pull-down interval, the device shuts down from VIN UVLO and the pull-downs do not complete the 200ms time-out.

The following are the two options for startup sequencing. Table 8 shows the register options for the startup sequence.

- Buck1  $\rightarrow$  Buck2  $\rightarrow$  Buck3 $\rightarrow$  LDO4
- Buck1  $\rightarrow$  LDO4  $\rightarrow$  Buck2  $\rightarrow$  Buck3

The shutdown sequence follows the reverse order of the startup sequence. **Note:** Buck1 always powers up before the low-voltage outputs, and always powers down after the low-voltage outputs.

| Option Code (hex)<br>Register 0x79 Bit 7 | Startup Sequence<br>(EN high, EN_LV high) | Shutdown Sequence<br>(EN low)   |
|------------------------------------------|-------------------------------------------|---------------------------------|
| 0                                        | Buck1 -> Buck2 -> Buck3 -> LDO4           | LDO4 -> Buck3 -> Buck2 -> Buck1 |
| 1                                        | Buck1 -> LDO4 -> Buck2 -> Buck3           | Buck3 -> Buck2 -> LDO4 -> Buck1 |

#### Table 8. Startup and Shutdown Sequence Options

If the EN\_LV falls while EN remains high, the low voltage outputs are shutdown in sequence while Buck1 remains enabled. If EN is driven low, the low voltage outputs are shutdown in sequence and then Buck1 shuts down.

If EN or EN\_LV fall in the middle of a startup sequence, the startup is halted and shutdown sequencing begins from the current state. The startup sequence does not need to complete before the shutdown sequence proceeds when the EN or EN\_LV signal falls. **Note:** Both EN and EN\_LV have a 300µs delay before reacting to a falling edge.

When a shutdown sequence is started and completed, the outputs remain off for 200ms and the input that initiated the shutdown (EN and/or EN\_LV input) is also ignored for 200ms. After the 200ms delay is completed the outputs can be restarted.





Figure 25 shows the startup and shutdown sequence timing (Option Code 0 for Sequencing).

Figure 25. Sequence Timing Diagram

### 5.8 Output Soft-Start Ramp

Each output features a soft-start ramp during power-up. This ramp is factory-programmable but cannot be altered by the I<sup>2</sup>C. VOUT1 and LDO4 have three independent soft-start options. Table 9 shows the soft-start ramp options for VOUT1 and LDO4.

VOUT2 and VOUT3 have three soft-start options but they share the same ramp option. Note: VOUT2 and VOUT3 have different ramp rates for VOUT2,3  $\leq$  1.95V and VOUT2,3 > 2.0V. Table 10 shows the soft-start ramp options for VOUT2 and VOUT3.

| Option<br>Code | VOUT1 Soft-Start<br>Ramp Rate (V/ms) | VOUT1 = 3.8V<br>Soft-Start<br>Ramp Time (ms)<br>(from 0% to 95%) | LDO4 Soft-Start<br>Ramp Rate (V/ms) | LDO4 = 3.3V<br>Soft-Start<br>Ramp Time (ms)<br>(from 0% to 95%) |
|----------------|--------------------------------------|------------------------------------------------------------------|-------------------------------------|-----------------------------------------------------------------|
| 0              | 3.01                                 | 1.20                                                             | 2.02                                | 1.55                                                            |
| 1              | 1.47                                 | 2.45                                                             | 1.08                                | 2.90                                                            |
| 2              | 0.58                                 | 6.19                                                             | 0.43                                | 7.25                                                            |

#### Table 9. VOUT1 and LDO4 Soft-Start Ramp Options



|                | VOUT2, VOUT3 <u>≤</u> 1.95V          |                                                                         | VOUT2, VO                            | UT3 > 1.95V                                                             |
|----------------|--------------------------------------|-------------------------------------------------------------------------|--------------------------------------|-------------------------------------------------------------------------|
| Option<br>Code | VOUT2 Soft-Start<br>Ramp Rate (V/ms) | VOUT2, VOUT3 = 1.8V<br>Soft-Start<br>Ramp Time (ms)<br>(from 0% to 95%) | VOUT2 Soft-Start<br>Ramp Rate (V/ms) | VOUT2, VOUT3 = 2.0V<br>Soft-Start<br>Ramp Time (ms)<br>(from 0% to 95%) |
| 0              | 1.43                                 | 1.2                                                                     | 2.71                                 | 2.71                                                                    |
| 1              | 0.72                                 | 2.36                                                                    | 1.37                                 | 1.37                                                                    |
| 2              | 0.29                                 | 5.91                                                                    | 0.72                                 | 0.72                                                                    |

#### Table 10. VOUT2 and VOUT3 Soft-Start Ramp Options

The soft-start ramp times shown in Table 9 and Table 10 are for specific voltages as shown. If the required output voltage is a different value from the shown value, the ramp time scales linearly with the voltage. For VOUT2, the ramp rates are different depending on whether the output voltage is 2.0V or greater.

### 5.9 Output Pull-Downs

Buck2, Buck3, and LDO4 have pull-downs using pins FB2, FB3, and LDO4 to discharge their output capacitors when the output is shut off. These pull-downs can be disabled using register 0x7B, Bits 3:0. When an output is turned off, the pull-down is active for 200ms and then the pull-down is released.

**Note:** If  $V_{IN}$  falls below the  $V_{IN}$  UVLO falling edge threshold before 200ms has elapsed, the device shuts down and the pull-downs are disabled immediately before the 200ms time-out has completed.

# 5.10 I<sup>2</sup>C Programmability

Device parameters are programmable using the I<sup>2</sup>C interface. These options are provided to allow the user flexibility during system testing and integration. **Note:** When changing settings, the Electrical Specifications are maintained only for the original factory-programmed options.

To prevent parameter changes from adversely affecting normal operation, some I<sup>2</sup>C options can be programmed only while the device is in Standby. The following options are locked out during normal operation and cannot be changed when the device has begun switching: Output Voltage setting, UV and OV thresholds, Startup and Shutdown Delay and Sequencing, Spread Spectrum, Fault Response options, and Buck3 phase selection. See Registers 0x70 through 0x7B in the Register Map and Register Descriptions. To select these options, first set the EN pin to the Standby state, make the required selections, and then raise EN to the Buck1 ON state.

Registers with an address of 0x80 or higher are accessible and controllable during switching operation.

# 5.11 I<sup>2</sup>C and GPIO Bus Connection

Because of their silicon structure, the I<sup>2</sup>C pins (SCL, SDA) and the GPIO pin have intrinsic diode connections to the BYP supply. If the device is not powered (VIN1 not present or EN tied to GND), the BYP regulator is off and the BYP voltage is zero. The diodes on the pins tend to pull the SCL, SDA, and GPIO signals low, affecting any other devices on the bus. To prevent this, one solution is to derive the pull-up voltage from one of the RAA271082 outputs, ensuring that the BYP voltage is always present before the bus pull-up voltage is used.



### 5.12 CRC Fault Detection on Registers and I<sup>2</sup>C Transactions

The RAA271082 continuously verifies register contents through CRC (Cyclic Redundancy Check) fault detection, at 5ms intervals. CRC fault detection cannot be disabled. For CRC fault detection the device performs the following steps:

- 1. Read all registers and calculate a 9-bit CRC\_result.
- 2. Compare the CRC\_result value to the trim\_CRC value stored in registers 0x7E and 0x7F.
  - a. The trim\_CRC value is programmed at the factory but can be overwritten.
- 3. Write the 9-bit CRC\_result value to registers 0xB6 (Bit 7) and 0xB7.
- 4. If the CRC\_result and trim\_CRC values are not identical, a CRC fault is detected which causes:
  - a. Immediate shut down of all outputs.
  - b. RSTB asserts low indicating a fault condition.
  - c. The CRC fault status bit is flagged (register 0x83, Bit 4)
  - d. All outputs are latched off, regardless of whether a hiccup/restart option has been selected.
  - e. The device remains off until a full power-on reset occurs by either cycling the EN pin or decreasing the VIN1 supply until the BYP voltage falls below the Power-On Reset Threshold.

The RAA271082 has the option to perform CRC fault detection on  $I^2C$  communications. To enable  $I^2C$  CRC fault detection, set Bit 4 of register 0x7C to 1. When enabled, the device performs CRC fault detection on every  $I^2C$  transaction. A detected  $I^2C$  CRC fault does not affect IC operation but flags the  $I^2C$  CRC fault status bit (register 0x83, Bit 5). The  $I^2C$  CRC fault indication can also be routed to the GPIO pin by setting Bit 7 of register 0x83 to 1.

**Note:** If one of the factory-programmed options is changed, the change in register contents causes a CRC fault within 5ms, resulting in all outputs shutting down. The outputs remain off until one of the following occurs: the CRC fault is corrected, the EN pin is cycled low then high, or the VIN supply is removed and restored. **Note:** If the CRC fault is corrected, there is a 200ms delay before the outputs power on.

### 5.13 Option Programming

All RAA271082 options are selected by changing register contents, which causes a CRC fault for factoryprogrammed devices. The following steps prevent a CRC fault and allow options to be selected as required.

**Note:** If the device is shut down and restarted using the EN input, the device begins a new power-up cycle and reverts to the original factory settings for all options and registers. All previous changes made through the I<sup>2</sup>C interface are removed. The same occurs if the device shuts down and restarts because of VIN1 undervoltage, power-on reset (BYP undervoltage), or over-temperature.

- 1. Set the device in Standby mode (EN = 1.2V)
  - a. All outputs are turned off but  $I^2C$  transactions are enabled.
- 2. Select required options by writing values into the designated registers.
- 3. Write 0 to trim\_CRC registers 0x7D (Bit 7 only) and register 0x7E.
- 4. Wait 10ms. The device calculates a new CRC\_result based on current register contents and:
  - a. Compares the CRC\_result value to the trim\_CRC values which are set to zero.
  - b. Detects a CRC fault (CRC\_result does not match trim\_CRC).
  - c. Sets the CRC\_fault bit high in register 0x83, Bit 4.
  - d. Writes the CRC\_result value to the CRC\_result registers 0xB6 (Bit 7 only) and 0xB7.
    - i. The CRC\_result registers now contain the value needed to prevent a CRC fault.
  - e. Read the new CRC\_result from registers 0xB6 (Bit 7 only) and 0xB7.
  - f. Write the CRC\_result value into trim\_CRC registers 0x7D (Bit 7 only) and register 0x7E.

- g. Clear the CRC fault flag by writing 0 to register 0x83, Bit 4.
- h. Wait 10ms. The device calculates a new CRC\_result based on current register contents.
- i. Verify that a CRC fault has not been detected, the CRC\_fault flag bit (register 0x83 Bit 4) should remain 0.
  - i. If the CRC\_fault flag is non-zero, return to step 3 and repeat until the CRC\_fault flag reads 0.
- j. Re-enable the outputs (EN = 1.84V). The device starts up with the selected options.

### 5.14 EN Input

EN is a high-voltage input that can tolerate voltages up to 42V DC. The EN input can be in one of 3 states as shown.

- Shutdown state: EN is logic low (EN at ground). The device is fully shut down and current draws from VIN1 is typically 1µA.
- Standby state: When EN is set to 1.2V (typical) the device enters the Standby state. If this is an initial power up, the BYP regulator ramps to provide bias for the device. When the BYP pin exceeds the Power-On Reset threshold (3.6V), the device performs initialization and Built-in Self Test (BIST). After BIST is successfully completed, if the EN pin remains at 1.2V, the device remains in Standby and all switching is disabled. In the Standby state it is possible to change the various options for output voltage, UV and OV thresholds, and other parameters. On initial power-up, the time required to complete initialization and BIST is approximately 1ms.
- Buck1 On state: When EN exceeds 1.8V (typical) and the BYP voltage is above the Power-On Reset threshold, the device begins the Startup cycle for Buck1. If the EN\_LV input is logic low, Buck1 powers up and remains on while the low-voltage outputs (Buck2/3, LDO4) are off. If EN\_LV is logic high and VIN2/3 is above the VIN2/3 Undervoltage Threshold (2.42V typical), the device begins startup for Buck2/3 and LDO4, using the startup sequence and delay options selected as in Table 7 and Table 8.

**Note:** It is not required to use the Standby state during operation. If the EN input is switched from ground (Shutdown) to the Buck1 On state, the device initially goes through the same steps as in the Standby State. When initialization and BIST are completed, typically 1ms, the device powers up the outputs according to the EN and EN\_LV inputs.

Falling edges on EN are filtered to prevent spurious shutdowns. When the EN input moves from a higher threshold to a lower threshold, the EN signal must remain at the lower threshold for 300µs before the device responds. Falling edges on EN are handled differently depending on the threshold (state) and the state of the EN\_LV pin.

- EN falling edge, from Buck1 ON state to Standby state: After the EN pin falls to the Standby state threshold for 300µs, the device shuts down Buck1/2/3/LDO4, using the shutdown sequence and delay options selected. If the low-voltage outputs (Buck2/3/LDO4) are already off because of EN\_LV at logic low, the Buck1 regulator shuts down after the shutdown delay has elapsed. In both cases, when Buck1 has shut down, the EN input is ignored for 200ms and all outputs remain off.
- EN falling edge, from Buck1 ON state to Shutdown state: After the EN pin falls to the Shutdown threshold for 300µs, the device shuts down all outputs in the same sequence as described in the previous case (Buck1 ON state to Standby state). After Buck1 has shut down, if V<sub>IN</sub> remains above the V<sub>IN</sub> UVLO threshold (3.5V typical), the BYP regulator remains on for 200ms and the EN input is ignored during this time. After 200ms, if the EN pin remains low (Shutdown state), the BYP regulator and all internal circuits shut off, and the device goes into full shutdown with input (VIN1) current typically 1µA. If V<sub>IN</sub> falls below the V<sub>IN</sub> UVLO threshold before the 200ms time-out is completed, the 200ms timer is stopped and BYP turns off immediately.

**Note:** Many of the I<sup>2</sup>C-programmable options cannot be changed when EN1 is above 1.8V (Buck1 ON); I<sup>2</sup>C commands for these options must be performed while the device is in Standby with the BYP LDO enabled and all outputs off.

### 5.15 EN\_LV Input

EN\_LV is a logic level input that controls the low-voltage outputs (Buck2/3/LDO4). When EN\_LV is set to logic high, the low-voltage outputs start up using the sequence and startup delay selected, if the EN input is in the Buck1 ON state and the VIN2/3 input is above its Undervoltage Lock-out threshold of 2.42V. If the EN input is in the Standby or Shutdown state, Buck1 is shut down and the low-voltage outputs do not start.

To prevent spurious shutdowns, falling edges on EN\_LV must be low for 300µs before the device responds. After EN\_LV is at logic low for 300µs, the low-voltage outputs shut down using the sequence and shutdown delay is selected. After the last output is shut off, the EN\_LV pin is ignored for 200ms and the outputs remain off.

Table 11 summarizes the behavior associated with the EN and EN\_LV pins.

| EN State | EN voltage | EN_LV state       | BYP LDO | Buck1 | Buck2/3/LDO4 |
|----------|------------|-------------------|---------|-------|--------------|
| Shutdown | VEN ≤ 0.4V | Logic high or low | Off     | Off   | Off          |
| Standby  | VEN = 1.5V | Logic high or low | On      | Off   | Off          |
| Buck1 On | VEN ≥ 1.8V | Logic low         | On      | On    | Off          |
| Buck1 On | VEN ≥ 1.8V | Logic high        | On      | On    | On           |

Table 11. EN and EN\_LV Control

### 5.16 Buck1

The primary synchronous buck regulator, Buck1, has a minimum start up voltage of 4.5V. When started, the operating input range is 4V to 42V, with a programmable output voltage range from 2.8V to 5.05V. Output voltage is connected to the FB1 pin for voltage feedback sensing. Column 2 of Table 2 details the available output voltage settings. Buck1 is an internally-compensated PWM current mode converter that always operates in forced continuous current mode (FCCM). It shares a fixed 2.2MHz switching frequency with Buck2 and Buck3. The regulator's output voltage is sense at the FB1 pin, which incorporates an internal resistive voltage divider.

Reliability features for this converter include glitch-filtered undervoltage and overvoltage threshold (see Undervoltage and Overvoltage Protection Thresholds), tri-stating switches on OV, cycle-by-cycle overcurrent protection (two-levels), cycle-by-cycle negative current limiting, and Hiccup mode protection. UV and OV fault sensing on Buck1 is done using the LDOIN4 input pin.

The Buck1 component selection and configuration bit settings are summarized in Table 12.

#### Table 12. CFG1 Buck1 Configurations

| CFG1 Connection | VOUT1 (V)     | Lout1 (µH) | Cout1 Minimum (µF) |
|-----------------|---------------|------------|--------------------|
| Float           | 2.8V to 5.05V | 4.7        | 10µF               |

### 5.17 Buck2 and Buck3

The secondary buck regulators Buck2 and Buck3 have a factory-programmable output voltage range from 0.85V to 3.3V. Table 2 lists the available output voltage settings. Both are internally-compensated PWM current mode converters that operate in forced continuous current mode (FCCM). They share a fixed 2.2MHz switching frequency with Buck1. Buck2 is clocked in-phase with Buck1, while Buck3 can be programmed for either in-phase or 180°out of phase with Buck1. The output voltages of Buck2 and Buck3 are sensed at the FB2 and FB3 pins respectively; both incorporate internal resistive voltage dividers. Protection features for both Buck2 and Buck3 include undervoltage and overvoltage thresholds (see Undervoltage and Overvoltage Protection Thresholds), tri-stating switches on OV, cycle-by-cycle overcurrent protection, cycle-by-cycle negative current limiting, and Hiccup mode protection.



### 5.18 LDO4

The LDO4 linear regulator has a programmable output voltage range from 2.7V to 3.4V. Table 2 shows the available output voltage settings. The LDO4 input (LDOIN4) must be connected to the Buck1 output. The LDOIN4 input also functions as the Undervoltage and Overvoltage sense point for Buck1. LDO4 can provide up to 300mA. Reliability features for this linear regulator include undervoltage and overvoltage thresholds (see Undervoltage and Overvoltage Protection Thresholds) and overcurrent limiting. LDO4 typically does not shut down during overcurrent; if shutdown and attempt to restart (hiccup) is required, this can be factory-programmed or selected using I<sup>2</sup>C using register 0x87, Bit 2.

### 5.19 Oscillator and Spread Spectrum

The three buck regulators share a fixed 2.2MHz oscillator. The phase shift between Buck1 and Buck2 is zero degrees. The phase shift between Buck1 and Buck3 can be programmed to either zero or 180 degrees. The device has seven algorithm options for spread spectrum operation as shown in Table 13. The options are selected using register 0x7A, Bits 2:0. When spread spectrum is enabled, the clock selects one of 32 different frequencies, with a maximum variation of approximately ±4% centered at 2.2MHz. The frequency selection can be pseudo-random or can follow a specific modulation.

| Option Code (hex)<br>Register 0x7A Bits 2:0 | Frequency Modulation | Dwell Cycles                              |
|---------------------------------------------|----------------------|-------------------------------------------|
| 0                                           | Off                  | Off                                       |
| 1                                           | 9.13kHz 2-slope      | 3 or 6 cycle                              |
| 2                                           | pseudo-random        | pseudo-random 1 to 8 cycles               |
| 3                                           | pseudo-random        | pseudo-random 4 to 32, 4-cycle increments |
| 4                                           | 8.85kHz triangular   | 4                                         |
| 5                                           | pseudo-random        | 4                                         |
| 6                                           | pseudo-random        | 8                                         |
| 7                                           | pseudo-random        | 24                                        |

#### **Table 13. Spread Spectrum Options**

### 5.20 RSTB

The RSTB output is an active-high/active-low fault indicator which can be activated by various faults. Under normal operation, the RSTB output is high; a fault condition is indicated when the RSTB output is connected to ground. Table 14 lists the fault conditions which can trigger a RSTB fault indication, along with the default (yes/no) setting for each fault. Each fault can be factory-programmed or programmed using I<sup>2</sup>C to have the RSTB output either assert or ignore a fault condition. Control of faults, which can trigger the RSTB output is in registers 0x7D Bits 1:0, and register 0x8D.

| Fault                   | Default enabled | Note               |  |
|-------------------------|-----------------|--------------------|--|
| Buck1 Over/Undervoltage | Yes             | cannot be disabled |  |
| Buck2 Over/Undervoltage | Yes             |                    |  |
| Buck3 Over/Undervoltage | Yes             | can be disabled    |  |
| LDO4 Over/Undervoltage  | Yes             |                    |  |
| Sequence Fault          | No              | can be enabled     |  |



| Fault                    | Default enabled | Note               |  |
|--------------------------|-----------------|--------------------|--|
| Watchdog Timer Too slow  | no              |                    |  |
| Watchdog Timer Too fast  | no              | can be enabled     |  |
| Watchdog Timer Restart   | no              |                    |  |
| CRC (internal registers) | Yes             | cannot be disabled |  |
| Over-temperature         | Yes             | cannot be disabled |  |

#### Table 14. RSTB Fault Indications and Default Settings (Cont.)

**Note:** If an Over-temperature fault or a CRC error-checking fault occurs, the RSTB pin is asserted low and the outputs are immediately shut down. These faults cannot be disabled and their fault responses cannot be disabled.

When the RSTB output is high, the RSTB pin is connected internally to the BYP voltage, typically 4.3V. Circuits or logic signals connected to RSTB must be capable of withstanding 4.3V. Alternatively, a resistor divider can be placed on the RSTB output to reduce the voltage seen at the receiver end. Because RSTB is high during normal operation, the resistor divider dissipates a small amount of power.

Note: The RAA271082 detects and responds to a fault even if RSTB notification for that fault is disabled.

RSTB Block Diargram is shown in Figure 26.







### 5.21 GPIO

The RAA271082 provides a configurable open-drain general purpose I/O (GPIO) pin. A pull-up voltage and pull-up resistor are required if the GPIO pin connects to a logic device. On power-up, the GPIO pin is asserted high (open drain) during device initialization, and then asserts low when the device has successfully completed initialization and switching can begin. The GPIO functions can factory-programmed or programmed using I<sup>2</sup>C to perform one of the following functions, refer to register 0xA4 in the Register Descriptions.

- GPIO is high (open drain) during initialization and then drives low when all register operations are finished and initialization is completed). This is the default state of the device, register 0xA4 Bits 2:0 set to 0,0,0.
- General fault indicator. The pin can be programmed to show fault status for any selection of bits in the FLT\_GPIO\_EN registers (Registers 0x8A, 0x8B, and 0x8C). This requires register 0xA4 Bits 2:0 set to 0,0,1. The selected fault bits are OR'd, a fault on any selected bit triggers a GPIO fault indication. The registers may be polled using I<sup>2</sup>C to determine which faults have occurred.
- GPIO is a logic output which reflects the bit value in register 0xA4 Bit 4. This requires register 0xA4 Bits 2:0 set to 1,1,0.
- Clock output. The 2.2MHz internal clock can be sent to the GPIO pin. The GPIO clock signal is in phase with the Buck1 clock. This requires register 0xA4 Bits 2:0 set to 0,1,1.
- General input. The GPIO output drive can be disabled to configure the pin as an input kick to the Windowed Watchdog Timer, or for sampling the pin using register 0xA4. Configuring the GPIO pin as an input requires register 0xA4 Bits 2:0 set to 1,0,0. Bit 7 of the register then reflects the input logic state of the pin.

**Note:** The GPIO pin has an intrinsic diode connected from the GPIO pin to the BYP supply. See I<sup>2</sup>C and GPIO Bus Connections for more information.

 Table 15 shows the GPIO default settings for fault indication. Note: Register 0xA4 must first be written with value 0x04 to configure GPIO as a fault indicator.

| Fault                              |       | Default enabled? |  |
|------------------------------------|-------|------------------|--|
|                                    | Buck1 | No               |  |
|                                    | Buck2 | No               |  |
| Undervoltage (UV)                  | Buck3 | No               |  |
|                                    | LDO4  | No               |  |
|                                    | Buck1 | No               |  |
| $\Omega_{\rm Vertreltage}(\Omega)$ | Buck2 | No               |  |
| Overvoltage (OV)                   | Buck3 | No               |  |
|                                    | LDO4  | No               |  |
|                                    | Buck1 | No               |  |
| Overeurrent (OC)                   | Buck2 | No               |  |
| Overcurrent (OC)                   | Buck3 | No               |  |
|                                    | LDO4  | No               |  |
|                                    | Buck1 | No               |  |
| Negative Overcurrent (NOC)         | Buck2 | No               |  |
|                                    | Buck3 | No               |  |
| Overcurrent2 (OC2)                 | Buck1 | No               |  |
| Severe Undervoltage (Sev UV)       | Buck1 | Yes              |  |

| Table 15. GPI | O Fault Indicato | or Default Settings |
|---------------|------------------|---------------------|
|               |                  |                     |



| Fault                       |       | Default enabled? |  |  |
|-----------------------------|-------|------------------|--|--|
| Severe Overvoltage (Sev OV) | Buck1 | Yes              |  |  |
| Sequence Fault              |       | No               |  |  |
| Watchdog Too Fast Fault     |       | No               |  |  |
| Watchdog Too Slow Fault     |       | No               |  |  |
| Watchdog Restart Fault      |       | No               |  |  |
| CRC Recheck Fault           |       | No               |  |  |
| I <sup>2</sup> C CRC Fault  |       | No               |  |  |
| Over-Temperature            |       | No               |  |  |

#### Table 15. GPIO Fault Indicator Default Settings (Cont.)





Figure 27. GPIO Block Diagram

#### 5.22 Windowed Watchdog Timer

The RAA271082 provides a Windowed Watchdog Timer (WWDT) to aid in detection and warning of system faults. The WWDT timing and response can be factory-programmed or configured using I<sup>2</sup>C (RAA271082) to as explained below.

The input (kick) signal to the WWDT is always available using I<sup>2</sup>C, by periodically writing the correct kick value (hex 2A) into the KICK\_REG register 0xA4. Additionally, the GPIO pin can be used as the WWDT input (kick), as set by the kick\_select bits in register WWDT\_CFG 0xA0. **Note:** If the GPIO input provides the WWDT kick signal, the GPIO must be configured as an input and cannot be used as a fault indicator. To configure the GPIO input as the WWDT kick, write register 0xA4 with value 0x04.

The WWDT provides programmability for both the upper limit (too slow) and lower limit (too fast) time periods which trigger a WWDT fault. The upper and lower limits are programmed through the registers WWDT\_ULW (too slow, 0xA1) and WWDT\_LLW (too fast, 0xA2). The WWDT can also be configured to trigger a fault on a restart fault, which is a too slow fault which triggers at twice the timing period defined by the upper limit (too slow) register 0xA1.



Figure 28 shows the WWDT configured to use the GPIO input as the input (kick) signal.

Figure 28. WWDT Operation using GPIO as WWDT Input

Figure 29 shows the WWDT configured to use only the kick register (0xA3) through the I<sup>2</sup>C interface as the WWDT input (kick) signal. This allows the GPIO pin to be used for other system functions.

**Note:** Loading a non-zero value into either the upper or lower window counter enables the WWDT fault detection. If the kick timing is outside the limits set by the window counter, a fault bit is set high in register 0x83. Renesas recommends keeping the window counter value at zero until all other WWDT options have been enabled, and then load the non-zero value into the counter.



Figure 29. WWDT Operation using the Kick Register as WWDT Input

The following steps explain how to program the watchdog timer. **Note:** The WWDT cannot be factory-programmed and must be programmed using  $I^2C$  each time the device powers up.

- 1. At power-up, GPIO drives low during initialization.
- 2. When initialization is done, GPIO remains low and the outputs start switching. It is possible to write to the WWDT registers at this point, but RSTB remains low until after the outputs are in regulation.
- 3. RSTB drives high about 5ms after all outputs are in regulation.
- 4. Before programming any WWDT parameters, set Bit 7 of register 0x0A to zero: this disables the WWDT until all parameters are set.
- Select the kick to use for the WWDT. The kick can be supplied through the GPIO pin or using periodic I<sup>2</sup>C register writes.
  - a. Bits 1:0 of register 0xA0 determine the kick selection:
  - b. Bits 1,0 = 0,0: this selects GPIO pin as kick, on falling edge. It also allows kicks using the  $l^2C$  kick register.
  - c. Bits 1,0 = 0,1: this selects GPIO pin as kick, on rising edge. It also allows kicks using the  $I^2C$  kick register.
  - d. Bits 1,0 = 1,0: identical to Bits 1:0 = 0,1.

RENESAS

- e. Bits 1,0 = 1,1: selects  $I^2C$  kick register and the GPIO pin is ignored.
- f. To kick the WWDT using  $I^2C$  kick register, write value 0x2A to register 0xA3.
- g. If GPIO is to be used as an I<sup>2</sup>C kick input, the GPIO pin must be configured as an input. On power-up, the pin is high while the device initializes. After initialization the pin drives low, switching begins, and the GPIO pin can be configured as an input. To configure the pin as an input, write value 0x04 to register 0xA4. Note: When the register write occurs, GPIO reads high because it is now an input and cannot actively pull the pin low.
- 6. Select the WWDT timing parameters. Note, all these WWDT registers are set to value 0x00 at power-up.
  - a. Too-fast setting: write to register 0xA2 (WWDT\_LLW 0xA2). Bits 3:0 set the tick count. Bits 6:4 set the timebase per tick.
  - b. Too-slow setting: write to register 0xA1 (WWDT\_ULW 0xA1). Bits 3:0 set the tick count. Bits 6:4 set the timebase per tick.
  - c. Restart setting: the restart timing is twice the too-slow period. Example: if the too-slow setting is 10ms, restart is 20ms.
- 7. Select which WWDT faults create a shutdown, using register WWDT\_CFG 0xA0 Bits 6:4. Each shutdown below can be enabled or disabled separately.
  - a. Bit 6 = 1: Enables shutdown on restart fault.
  - b. Bit 5 = 1: Enables shutdown on too-slow fault.
  - c. Bit 4 = 1: Enables shutdown on too-fast fault
  - d. Set each bit to 1 to create a fault. Each fault can be disabled or enabled independently.
- 8. Select which outputs to shut down upon WWDT fault, using register WWDT\_CFG 0xA0 Bit 3.
  - a. Bit 3 = 0: causes all outputs to shut down.
  - b. Bit 3 = 1: shuts down only the LV outputs while VOUT1 remains on.
- Select whether the WWDT timing specs are locked out when the WWDT is enabled, using WWDT\_CFG 0xA0 Bit 2.
  - a. Bit 2 = 0: WWDT parameters can be altered at any time.
  - b. Bit 2 = 1: WWDT parameters are locked and cannot be changed unless the IC is reset by EN or VIN recycling.
- 10. Enable the WWDT by changing WWDT\_CFG 0xA0 Bit 7 from 0 to 1. The WWDT does not activate until the first kick is received.

When the WWDT is enabled, the WWDT detects WWDT faults and responds according to the options selected. If one or more WWDT faults are configured to cause output shutdown, the outputs shutdown and try to restart according to the hiccup/latch-off selection.

## 6. Layout Guidelines

As with all switching regulators, the Printed Circuit Board (PCB) layout requires careful attention to achieve good performance. Proper PCB layout as detailed below minimizes the effects of voltage and current spikes present in fast-switching MOSFET circuits.

- The PCB should have a minimum of four copper layers. Use a full ground plane in the internal layer directly below the top layer. For all components that connect to ground, make sure that each component has one or more vias nearby, to provide a low-impedance path to the ground plane.
- VIN1 input capacitance: Place the input filter capacitor (CIN1) between VIN1 and PGND, as close to the IC pins as possible. Place the high-frequency decoupling capacitor closest to the IC. The loop formed by the input capacitors, VIN1, and PGND must be small to minimize high frequency noise. The copper traces between the capacitors and the IC should be as short and direct as possible.

- Place the Buck1 inductor L1 near the PHASE1 pin of the IC and connect directly to the pin with short, wide copper.
- Place the boot capacitor (CBOOT) next to Pins 5 and 6 and use short, direct copper connections.
- Place the VIN2/3 input capacitor (CIN2/3) near the VIN2/3 pin of the IC. Place the high-frequency decoupling
  capacitor closest to the IC. Connect the capacitors to the VIN2/3 pin using short, wide copper. Place multiple
  ground vias at the ground connection of each capacitor, to provide a low-impedance ground path to the ground
  of the IC (PGND2/3, pin 22).
- Place Buck2 and Buck3 inductors (L2 and L3) next to their respective pins, PHASE2 and PHASE3. Route to the
  inductors using short, wide copper.
- Place the Buck2 and Buck3 output capacitors (COUT2 and COUT3) near the inductor and connect using short, wide traces. Use multiple vias and copper on other layers if needed to connect from COUT2 or COUT3 to their load circuit.
- Place multiple ground vias at the ground connection of COUT2 and COUT3, to provide a low-impedance ground path to the Buck2/3 ground return at the IC (PGND2/3, pin 22).
- Route the feedback for Buck3 directly from COUT3 to the FB3 pin (Pin 21), as seen in the layout in light blue color. Provide some space clearance between the FB3 trace (which is noise-sensitive) and the high-noise PHASE3 trace.
- Route the feedback for Buck2 on an inner layer, connecting from COUT2 to FB2 (Pin 22). FB2 is a noisesensitive input. Route the trace so that it avoids passing underneath the inductors L2, L3, or L1, and also avoids passing underneath under the PHASE signals or pins. Renesas recommends routing the trace on an inner layer, going around COUT3, and then routing to Pin 22. VOUT2 (Buck2 output) and the FB2 pin are shown in yellow in Figure 30.
- LDOIN4 and FB1 (Pins 18 and 17) must be connected to VOUT1, which is the output of Buck1 and is connected to the VIN2/3 pin (Pin 1). Use wide copper to route from VOUT1 to LDOIN4. The LDOIN4 pin is the input for the LDOOUT4 output, which dictates that the LDOIN4 trace must carry all the LDO load current. When routing the connection from VOUT1 to LDOIN4, avoid routing underneath any of the inductors and also any PHASE nodes. Renesas recommends using inner layer copper, connecting from VOUT1 to LDOIN4 (all shown in white), routing directly underneath the IC, while avoiding the PHASE and BOOT pins of the IC (Pins 5, 6, 23, 24). Note: The LDOIN4 pin also functions as the overvoltage and undervoltage sense point for Buck1. To minimize I•R voltage drop because of copper resistance, use a wide trace to route to LDOIN4.
- FB1 (Pin 17) is the feedback input for Buck1. This pin ultimately connects to the same net as LDOIN4. It is
  possible to combine the path for FB1 and LDOIN4 into a single trace, however the trace needs to be wide to
  minimize I•R voltage drop because of the LDOIN4 loading. Alternatively, a separate trace on an inner layer can
  route from the VOUT1 output to the FB1 pin. Route this trace away from all high-noise nodes and components,
  including the inductors, capacitors CIN1 and CIN2/3, and the PHASE and BOOT nodes.
- Place input and output capacitors for the LDO (100nF and CLDOOUT4) near the IC and routed directly with short wide traces. Place multiple ground vias at the ground connection of the capacitors to provide a low-impedance ground path to the ground return at the IC.
- Connect all the grounds pins (Pins 10, 11, and 22) and the thermal PAD (Pin 25) together using a single wide copper pad under the IC. Connect this copper pad to the ground plane using multiple vias, to provide a low-impedance path to the ground plane and also to provide heatsinking through the PCB copper.
- Place the BYP capacitor (CBYP) near the BYP pin (Pin 12). Route to the capacitor using a short, wide PCB trace, for both the BYP and the ground paths. If needed, place multiple ground vias at the ground connection of CBYP, to provide a low-impedance ground path to the ground of the IC (PGND2/3, Pin 22).

An example PCB layout is shown in Figure 30.



Figure 30. PCB Layout



# 7. I<sup>2</sup>C Bus Operation

The chip supports 7-bit addressing. The RAA271082 I<sup>2</sup>C device address is reconfigurable through factory programming as either 0x4d (default) or 0x4e. The address selection is done using register 0x7C, Bit 7.

All communication over the I<sup>2</sup>C interface is conducted by sending the MSB of each byte of data first. Data states on the SDA line can change only during SCL LOW periods. SDA state changes during SCL HIGH are Reserved for indicating START and STOP conditions, see Figure 31.

All I<sup>2</sup>C interface operations must begin with a START condition, which is a HIGH to LOW transition of SDA while SCL is HIGH. The RAA271082 continuously monitors the SDA and SCL lines for the START condition and does not respond to any command until this condition is met. All I<sup>2</sup>C interface operations must be terminated by a STOP condition, which is a LOW to HIGH transition of SDA while SCL is HIGH.

An Acknowledge (or ACK) indicates a successful data transfer. The transmitting device, either master or slave, releases the SDA bus after transmitting eight bits. During the ninth clock cycle, the receiver pulls the SDA line LOW to acknowledge the reception of the eight bits of data (Figure 31). The RAA271082 responds with an ACK after recognition of a START condition, followed by a valid Identification (also known as I<sup>2</sup>C Address) Byte. The RAA271082 also responds with an ACK after receiving a Data Byte of a write operation. The master must respond with an ACK after receiving a Data Byte of a read operation.



Figure 31. I<sup>2</sup>C Timing

### 7.1 Write Operation

A Write operation requires a START condition, followed by an RAA271082 I2C Address byte with the R/W bit set to 0, a Register Address Byte, Data Bytes, and a STOP condition. After each byte, the RAA271082 responds with an ACK. A STOP condition that terminates the write operation must be sent by the master after sending at least one full data byte and its associated ACK signal. If a STOP byte is issued in the middle of a data byte, the write is not performed.



Figure 32. 1-Byte Write to Register M

### 7.2 Read Operation

A Read operation consists of a dummy write instruction to send the register address to begin reading from, followed by a Current Address Read operation. The master initiates the operation, issuing the following sequence: a START condition, followed by an RAA271082 I<sup>2</sup>C Address byte with the R/W bit set to 0, a Register Address Byte, a second START, and a second RAA271082 I<sup>2</sup>C Address byte with the R/W bit set to 1. After each of the three bytes, the RAA271082 responds with an ACK. The RAA271082 then transmits Data Bytes. The master

terminates the Read operation from the RAA271082 by issuing a STOP condition following the last bit of the last data byte.

| E    | - 1                              | 1 | 2 |      |  | 7 | 8 | 9   | 1 | 2           |  | 7   | 8      | 9 | a d     | 1 2 |   | 7   | 8  | 9 | 1            | 2         |   | 7   | 8    | 9 | ~ |
|------|----------------------------------|---|---|------|--|---|---|-----|---|-------------|--|-----|--------|---|---------|-----|---|-----|----|---|--------------|-----------|---|-----|------|---|---|
| STAR | ≰                                |   |   | VICE |  |   | 0 | ACK |   | neg Address |  | ACK | RESTAI |   | ICE 120 | -   | 1 | ACK | Re |   | Data<br>eg N | from<br>1 | ו | ACK | STOF |   |   |
|      | 1 Byte Data Read from Register M |   |   |      |  |   |   |     |   |             |  |     |        |   |         |     |   |     |    |   |              |           |   |     |      |   |   |

Figure 33. 1-Byte Read from Register M

## 7.3 I<sup>2</sup>C Timing

The timing specifications of the  $I^2C$  I/O from the  $I^2C$  specification are shown in Table 16. The  $I^2C$  controller provides a slave  $I^2C$  transceiver capable of interpreting  $I^2C$  protocol in Standard and Fast modes.

| Parameter                                                                                            | Symbol               | Standa | rd Mode | Fast Mode                                   |     | Unit |
|------------------------------------------------------------------------------------------------------|----------------------|--------|---------|---------------------------------------------|-----|------|
| Farameter                                                                                            | Symbol               | Min    | Max     | Min                                         | Max | Unit |
| Clock Frequency                                                                                      | f <sub>SCL</sub>     | 0      | 100     | 0                                           | 400 | kHz  |
| Hold Time (repeated) START Condition.<br>(After this period, the first clock pulse is<br>generated.) | t <sub>HD</sub> ;STA | 4000   | -       | 600                                         | -   | ns   |
| LOW Period of the SCL Clock                                                                          | t <sub>LOW</sub>     | 4700   | -       | 1300                                        | -   | ns   |
| HIGH Period of the SCL Clock                                                                         | t <sub>HIGH</sub>    | 4000   | -       | 600                                         | -   | ns   |
| Setup Time for a Repeated START Condition                                                            | t <sub>SU;STA</sub>  | 4700   | -       | 600                                         | -   | ns   |
| Data Hold Time                                                                                       | t <sub>HD;DAT</sub>  | 15     | -       | 15                                          | -   | ns   |
| Data Setup Time                                                                                      | t <sub>SU;DAT</sub>  | 250    | -       | 100                                         | -   | ns   |
| Rise Time of SCL                                                                                     | t <sub>rCL</sub>     | -      | 1000    | 20                                          | 300 | ns   |
| Fall Time of SCL                                                                                     | t <sub>fCL</sub>     | -      | 300     | 20 × (V <sub>DD</sub> /5.5V)                | 300 | ns   |
| Rise Time of SDA                                                                                     | t <sub>rDA</sub>     | -      | 1000    | 20                                          | 300 | ns   |
| Fall Time of SDA                                                                                     | t <sub>fDA</sub>     | -      | 300     | 20 × (V <sub>DD</sub> /5.5V) <sup>[1]</sup> | 300 | ns   |
| Setup Time for STOP Condition                                                                        | t <sub>SU;STO</sub>  | 4000   | -       | 600                                         | -   | ns   |
| Bus Free Time between a STOP and START Condition                                                     | t <sub>BUF</sub>     | 4700   | -       | 1300                                        | -   | ns   |
| Capacitive Load for each Bus Line                                                                    | Cb                   | -      | 400     | -                                           | 400 | pF   |
| Output Fall Time from $V_{IHmin}$ to $V_{ILmax}$                                                     | t <sub>of</sub>      | -      | 250     | 20 × (V <sub>DD</sub> /5.5V)                | 250 | ns   |
| Pulse Width of Spikes Suppressed by the Input Filter                                                 | t <sub>SP</sub>      | -      | -       | 0                                           | 50  | ns   |

**Table 16. Timing Specifications** 

1. Only valid for  $V_{DD}$  < 4V.



# 8. Register Information

The following is the TYPE definition for each address bit in the Register Descriptions.

| Туре | Description                                                                                                                                     |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| R    | Readable                                                                                                                                        |
| W    | Writable                                                                                                                                        |
| F    | Default value selectable by fuse. Default column lists value prior to fuse programming. These bits are included in the CRC Recheck calculation. |
| Р    | Programmable by factory only.                                                                                                                   |
| E    | Writable and readable only when EN sets the device in Standby mode. Read-only when the EN pin enables the output regulators.                    |
| W1S  | Writing a 1 sets bit and prevents future clearing of this bit. Writing a 0 has no effect.                                                       |
| W0C  | Writing a 0 clears fault status bit. Bit remains cleared if fault was removed. Writing a 1 has no effect.                                       |

### 8.1 Register Address Map

Below is the address map for the I<sup>2</sup>C-accessible registers

| Offset | Name               | Description                                                                                                                                                                           |
|--------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x60   | DEV_ID_LO_BYTE     | RAA271082 ID low byte.                                                                                                                                                                |
| 0x61   | DEV_ID_HI_BYTE     | RAA271082 ID high byte (0 is omitted)                                                                                                                                                 |
| 0x62   | DEV_REV_LO_BYTE    | Device revision low byte                                                                                                                                                              |
| 0x63   | DEV_REV_HI_BYTE    | Device revision high byte                                                                                                                                                             |
| 0x64   | BUCK_LDO_STATUS1   | PGOOD status and $t_{ON}/t_{OFF}$ sequencer status for each regulator                                                                                                                 |
| 0x65   | BUCK_LDO_STATUS2   | Restart lockout status                                                                                                                                                                |
| 0x66   | BUCK_LDO_REG_STATE | Regulator states (off, soft start, normal, hiccup/latch-off) for each regulator                                                                                                       |
| 0x67   | BUCK_LDO_EN        | Regulator sequencer override (requires factory programming to access this option).<br>Used to individually enable/disable regulators, and enable/disable all LV output<br>pull-downs. |
| 0x70   | VIN1_UV_THRESH_OPT | VIN1 under voltage threshold option                                                                                                                                                   |
| 0x71   | VOUT1_VOLTAGE_OPT  | VOUT1 output voltage option                                                                                                                                                           |
| 0x72   | VOUT1_THRESH_OPT   | VOUT1 UV and OV threshold options                                                                                                                                                     |
| 0x73   | VOUT2_VOLTAGE_OPT  | VOUT2 output voltage option                                                                                                                                                           |
| 0x74   | VOUT2_THRESH_OPT   | VOUT2 UV and OV threshold options                                                                                                                                                     |
| 0x75   | VOUT3_VOLTAGE_OPT  | VOUT3 output voltage register                                                                                                                                                         |
| 0x76   | VOUT3_THRESH_OPT   | VOUT3 UV and OV threshold options                                                                                                                                                     |
| 0x77   | VOUT4_VOLTAGE_OPT  | VOUT4 output voltage option                                                                                                                                                           |
| 0x78   | VOUT4_THRESH_OPT   | VOUT4 UV and OV threshold options                                                                                                                                                     |
| 0x79   | SEQUENCE_OPT       | Sequence and Timing Delay on/off options                                                                                                                                              |
| 0x7A   | SS_OPT             | Spread spectrum modulator options                                                                                                                                                     |
| 0x7B   | MISC1_OPT          | Hiccup algorithm, UV pre-filter, LV output pull-downs, Buck3 phase options                                                                                                            |
| 0x7C   | MISC2_OPT          | I2C address, manual enable control, 30ms UV/OV assertion filter, I <sup>2</sup> C CRC checking, RSTB low time, and Buck1 NOC/OC1 options                                              |



| Offset | Name                 | Description                                                                       |
|--------|----------------------|-----------------------------------------------------------------------------------|
| 0x7D   | MISC3_OPT            | Buck2/3 OC, NOC usage, and PGOODx configure of RSTB options                       |
| 0x7E   | TRIM_CRC_LOW         | CRC low byte                                                                      |
| 0x7F   | TRIM_CRC_HIGH        | CRC high byte                                                                     |
| 0x80   | FLT_STATUS_1         | Buck 1 and Over-temperature fault status                                          |
| 0x81   | FLT_STATUS_2         | Buck 2 and Buck 3 fault status                                                    |
| 0x82   | FLT_STATUS_3         | LDO 4 fault status                                                                |
| 0x83   | FLT_STATUS_4         | Watchdog timer, Sequencer, CRC Recheck, I2C CRC, and VDAC Compare fault status    |
| 0x84   | FLT_LATCHOFF_RESTART | Latch-off Restart Control                                                         |
| 0x85   | FLT_RESP_MASK1       | Buck 1 fault response mask                                                        |
| 0x86   | FLT_RESP_MASK2       | Buck 2 and Buck 3 fault response mask                                             |
| 0x87   | FLT_RESP_MASK3       | LDO 4 fault response mask                                                         |
| 0x8A   | FLT_GPIO_EN1         | Over-temperature and Buck1 fault GPIO enable control                              |
| 0x8B   | FLT_GPIO_EN2         | Buck2 and Buck 3 fault GPIO enable control                                        |
| 0x8C   | FLT_GPIO_EN3         | LDO4, CRC Recheck, Watchdog timer, I <sup>2</sup> C CRC fault GPIO enable control |
| 0x8D   | FLT_RSTB_EN          | RSTB control for Sequence and Watchdog timer faults                               |
| 0xA0   | WWDT_CFG             | Windowed watchdog timer (WWDT) configuration register                             |
| 0xA1   | WWDT_ULW             | WWDT upper limit (too slow) counter control                                       |
| 0xA2   | WWDT_LLW             | WWDT lower limit (too fast) counter control                                       |
| 0xA3   | KICK_REG             | WWDT timer kick register                                                          |
| 0xA4   | GPIO_CTRL            | GPIO Pin Control. Sets pin direction and usage of GPIO pin.                       |
| 0xA5   | RSTB_CTRL            | RSTB Pin Control                                                                  |
| 0xB6   | CRC_RESULT_LO_BIT    | LSB of CRC result                                                                 |
| 0xB7   | CRC_RESULT_HI_BITS   | MSB of CRC result                                                                 |



#### 8.2 Register Descriptions

The following are the address, bit descriptions, options, and default settings for the I<sup>2</sup>C -accessible registers.

#### 8.2.1 DEV\_ID\_LO\_BYTE - 0x60

| Name           | Bit | Туре | Default | Description           |
|----------------|-----|------|---------|-----------------------|
| dev_id_lo_byte | 7:0 | R    | 0x82    | RAA271082 ID low byte |

#### 8.2.2 DEV\_ID\_HI\_BYTE - 0x61

| Name           | Bit | Туре | Default | Description                            |
|----------------|-----|------|---------|----------------------------------------|
| dev_id_hi_byte | 7:0 | R    | 0x10    | RAA271082 ID high byte (27 is omitted) |

#### 8.2.3 DEV\_REV\_LO\_BYTE - 0x62

| Name            | Bit | Туре | Default | Description              |
|-----------------|-----|------|---------|--------------------------|
| dev_rev_lo_byte | 7:0 | R    | 0x01    | Device revision low byte |

#### 8.2.4 DEV\_REV\_HI\_BYTE - 0x63

| Name            | Bit | Туре | Default | Description               |
|-----------------|-----|------|---------|---------------------------|
| dev_rev_hi_byte | 7:0 | R    | 0xCC    | Device revision high byte |

#### 8.2.5 BUCK\_LDO\_STATUS1 - 0x64

| Name          | Bit | Туре | Default | Description                                                               |
|---------------|-----|------|---------|---------------------------------------------------------------------------|
| ldo4_pgood    | 7   | R    | 0x0     | LDO4 PGOOD status; 0 = Not good; 1 = Good                                 |
| buck3_pgood   | 6   | R    | 0x0     | Buck3 PGOOD status; 0 = Not good; 1 = Good                                |
| buck2_pgood   | 5   | R    | 0x0     | Buck2 PGOOD status; 0 = Not good; 1 = Good                                |
| buck1_pgood   | 4   | R    | 0x0     | Buck1 PGOOD status; 0 = Not good; 1 = Good                                |
| ldo4_enabled  | 3   | R    | 0x0     | LDO4 t <sub>ON</sub> /t <sub>OFF</sub> status; 0 = Disabled; 1 = Enabled  |
| buck3_enabled | 2   | R    | 0x0     | Buck3 t <sub>ON</sub> /t <sub>OFF</sub> status; 0 = Disabled; 1 = Enabled |
| buck2_enabled | 1   | R    | 0x0     | Buck2 t <sub>ON</sub> /t <sub>OFF</sub> status; 0 = Disabled; 1 = Enabled |
| buck1_enabled | 0   | R    | 0x0     | Buck1 t <sub>ON</sub> /t <sub>OFF</sub> status; 0 = Disabled; 1 = Enabled |



### 8.2.6 BUCK\_LDO\_STATUS2 - 0x65

| Name            | Bit | Туре | Default | Description                                                                                                                                                                                                                                                                                                                                                                           |
|-----------------|-----|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved        | 7:1 | R    | 0x0     |                                                                                                                                                                                                                                                                                                                                                                                       |
| restart_lockout | 0   | R    | 0x0     | <ul> <li>Restart lockout status when EN and/or EN_LV are manually taken low.</li> <li>(Does NOT apply to faults that may cause restart.)</li> <li>0 = HV and LV regulators are past the 200ms Restart Lockout Period (200ms), and therefore restart can or does happen.</li> <li>1 = HV and regulators are in Restart Lockout Period (200ms), therefore restart must wait.</li> </ul> |

### 8.2.7 BUCK\_LDO\_REG\_STATE - 0x66

| Name        | Bit | Туре | Default | Description                                                                                   |
|-------------|-----|------|---------|-----------------------------------------------------------------------------------------------|
| ldo4_state  | 7:6 | R    | 0x0     | LDO4 state<br>00 = disabled; 01 = soft starting<br>11 = enabled; 10 = in hiccup or latch-off  |
| buck3_state | 5:4 | R    | 0x0     | Buck3 state<br>00 = disabled; 01 = soft starting<br>11 = enabled; 10 = in hiccup or latch-off |
| buck2_state | 3:2 | R    | 0x0     | Buck2 state<br>00 = disabled; 01 = soft starting<br>11 = enabled; 10 = in hiccup or latch-off |
| buck1_state | 1:0 | R    | 0x0     | Buck1 state<br>00 = disabled; 01 = soft starting<br>11 = enabled; 10 = in hiccup or latch-off |



### 8.2.8 BUCK\_LDO\_EN - 0x67

| Name          | Bit | Туре | Default | Description                                                                                                                                                                                                                                                                                                     |
|---------------|-----|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| reg_direct_en | 7   | RW   | 0x0     | Direct regulator enable control<br>This is available only when opt_EN_manual bit is set to 1,<br>in register MISC2_OPT (reg 0x7C, Bit 6).<br>0 = Use the programmed TON_DLY/TOFF_DLY<br>sequence.<br>1 = Direct output control using Bits [4:0] of this register.<br>(Disables the TON DLY/TOFF DLY sequencer.) |
| Reserved      | 6:5 | R    | 0x0     |                                                                                                                                                                                                                                                                                                                 |
| reg_lv_pden   | 4   | RW   | 0x0     | Control output pull-downs for Buck2/3 and LDO4.<br>This is valid only when reg_direct_en (Bit 7) is 1;<br>otherwise, the pull-downs are controlled by the output<br>sequencer.<br>0 = Disable the pull-downs for Buck2/3 and LDO4.<br>1 = Enable the pull-downs for Buck2/3 and LDO4.                           |
| reg_ldo4_en   | 3   | RW   | 0x0     | Enable LDO4. Requires EN pin high and EN_LV pin high.<br>Only valid when reg_direct_en (Bit 7) is 1; otherwise the<br>output sequencer controls LDO4.<br>0 = Disabled; 1 = Enabled                                                                                                                              |
| reg_buck3_en  | 2   | RW   | 0x0     | Enable BUCK3. Requires EN pin high and EN_LV pin<br>high.<br>Only valid when reg_direct_en (Bit 7) is 1; otherwise the<br>output sequencer controls Buck3.<br>0 = Disabled; 1 = Enabled                                                                                                                         |
| reg_buck2_en  | 1   | RW   | 0x0     | Enable BUCK2. Requires EN pin high and EN_LV pin<br>high.<br>Only valid when reg_direct_en (Bit 7) is 1; otherwise the<br>output sequencer controls Buck2.<br>0 = Disabled; 1 = Enabled                                                                                                                         |
| reg_buck1_en  | 0   | RW   | 0x0     | Enable BUCK1. Requires EN pin high.<br>Only valid when reg_direct_en (Bit 7) is 1; otherwise the<br>output sequencer controls Buck1.<br>0 = Disabled; 1 = Enabled                                                                                                                                               |

### 8.2.9 VIN1\_UV\_THRESH\_OPT - 0x70

| Name              | Bit | Туре | Default | Description                                                                   |
|-------------------|-----|------|---------|-------------------------------------------------------------------------------|
| Reserved          | 7:2 | R    | 0x0     |                                                                               |
| opt_vin1_uv_thres | 1:0 | FERW | 0x00    | VIN1 Undervoltage Threshold Voltage<br>0 = 4.5V; 1 = 5.0V; 2 = 6.5V; 3 = 7.0V |



### 8.2.10 VOUT1\_VOLTAGE\_OPT - 0x71

| Name                     | Bit | Туре | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|--------------------------|-----|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved                 | 7:5 | R    | 0x0     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| opt_vout1_output_voltage | 4:0 | FERW | 0x00    | VOUT1 Voltage Option Select         Decimal (Hex) Voltage         0       (0x00): 3.60V         1       (0x01): 2.80V         2       (0x02): 2.85V         3       (0x03): 2.90V         4       (0x04): 2.95V         5       (0x05): 3.00V         6       (0x06): 3.05V         7       (0x07): 3.10V         8       (0x08): 3.15V         9       (0x08): 3.20V         10       (0x0A): 3.25V         11       (0x0B): 3.30V         12       (0x0C): 3.35V         13       (0x0D): 3.40V         14       (0x0E): 3.50V         15       (0x0F): 3.60V         16       (0x10): 3.70V         17       (0x11): 3.80V         18       (0x12): 5.00V         19       (0x13): 5.05V         others:       3.60V |

#### 8.2.11 VOUT1\_THRESH\_OPT - 0x72

| Name               | Bit | Туре | Default | Description                                                             |
|--------------------|-----|------|---------|-------------------------------------------------------------------------|
| Reserved           | 7:6 | R    | 0x0     |                                                                         |
| opt_vout1_uv_thres | 5:4 | FERW | 0x00    | VOUT1 Undervoltage Threshold select<br>0 = -4% 1 = -6% 2 = -8% 3 = -12% |
| Reserved           | 3:2 | R    | 0x0     |                                                                         |
| opt_vout1_ov_thres | 1:0 | FERW | 0x00    | VOUT1 Overvoltage Threshold select<br>0 = +4% 1 = +6% 2 = +8% 3 = +12%  |



## 8.2.12 VOUT2\_VOLTAGE\_OPT - 0x73

| Name                     | Bit | Туре | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|--------------------------|-----|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved                 | 7:6 | R    | 0x0     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| opt_vout2_output_voltage | 5:0 | FERW | 0x00    | VOUT2 Voltage Option SelectDecimal (Hex) Voltage0 $(0x00)$ : 1.80V1 $(0x01)$ : 0.85V2 $(0x02)$ : 0.90V3 $(0x03)$ : 0.95V4 $(0x04)$ : 1.00V5 $(0x05)$ : 1.05V6 $(0x06)$ : 1.10V7 $(0x07)$ : 1.15V8 $(0x08)$ : 1.20V9 $(0x09)$ : 1.25V10 $(0x0A)$ : 1.30V11 $(0x0B)$ : 1.35V12 $(0x0C)$ : 1.40V13 $(0x0E)$ : 1.50V14 $(0x0E)$ : 1.50V15 $(0x0F)$ : 1.55V16 $(0x10)$ : 1.60V17 $(0x11)$ : 1.65V18 $(0x12)$ : 1.70V19 $(0x13)$ : 1.75V20 $(0x14)$ : 1.80V21 $(0x15)$ : 1.85V22 $(0x16)$ : 1.90V23 $(0x17)$ : 1.95V24 $(0x18)$ : 2.00V25 $(0x14)$ : 2.10V27 $(0x18)$ : 2.20V28 $(0x1C)$ : 2.30V29 $(0x11)$ : 2.40V30 $(0x1E)$ : 2.45V31 $(0x21)$ : 3.30Vothers:1.80V |



## 8.2.13 VOUT2\_THRESH\_OPT - 0x74

| Name               | Bit | Туре | Default | Description                                                             |
|--------------------|-----|------|---------|-------------------------------------------------------------------------|
| Reserved           | 7:6 | R    | 0x0     |                                                                         |
| opt_vout2_uv_thres | 5:4 | FERW | 0x00    | VOUT2 Undervoltage Threshold select<br>0 = -4% 1 = -6% 2 = -8% 3 = -12% |
| Reserved           | 3:2 | R    | 0x0     |                                                                         |
| opt_vout2_ov_thres | 1:0 | FERW | 0x00    | VOUT2 Overvoltage Threshold select<br>0 = +4% 1 = +6% 2 = +8% 3 = +12%  |



## 8.2.14 VOUT3\_VOLTAGE\_OPT - 0x75

| Name                     | Bit | Туре | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|--------------------------|-----|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved                 | 7:6 | R    | 0x0     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| opt_vout3_output_voltage | 5:0 | FERW | 0x00    | VOUT3 Voltage Option Select         Decimal (Hex)       Voltage         0       (0x00):       1.20V         1       (0x01):       0.85V         2       (0x02):       0.90V         3       (0x03):       0.95V         4       (0x04):       1.00V         5       (0x05):       1.05V         6       (0x06):       1.10V         7       (0x07):       1.15V         8       (0x08):       1.20V         9       (0x09):       1.25V         10       (0x0A):       1.30V         11       (0x0B):       1.35V         12       (0x0C):       1.40V         13       (0x0F):       1.50V         15       (0x0F):       1.50V         15       (0x0F):       1.55V         16       (0x10):       1.60V         17       (0x11):       1.65V         18       (0x12):       1.70V         19       (0x13):       1.75V         20       (0x14):       1.80V         21       (0x15):       1.85V         22       (0x16):       2.00V         25       (0x12): |



#### 8.2.15 VOUT3\_THRESH\_OPT - 0x76

| Name               | Bit | Туре | Default | Description                                                             |
|--------------------|-----|------|---------|-------------------------------------------------------------------------|
| Reserved           | 7:6 | R    | 0x0     |                                                                         |
| opt_vout3_uv_thres | 5:4 | FERW | 0x00    | VOUT3 Undervoltage Threshold select<br>0 = -4% 1 = -6% 2 = -8% 3 = -12% |
| Reserved           | 3:2 | R    | 0x0     |                                                                         |
| opt_vout3_ov_thres | 1:0 | FERW | 0x00    | VOUT3 Overvoltage Threshold select<br>0 = +4% 1 = +6% 2 = +8% 3 = +12%  |

# 8.2.16 VOUT4\_VOLTAGE\_OPT - 0x77

| Name                     | Bit | Туре | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|--------------------------|-----|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved                 | 7:4 | R    | 0x0     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| opt_vout4_output_voltage | 3:0 | FERW | 0x00    | VOUT4 Voltage Option Select         Decimal (Hex)       Voltage         0       (0x0):       3.30V         1       (0x1):       2.70V         2       (0x2):       2.75V         3       (0x3):       2.80V         4       (0x4):       2.85V         5       (0x5):       2.90V         6       (0x6):       2.95V         7       (0x7):       3.00V         8       (0x8):       3.10V         9       (0xA):       3.25V         10       (0xA):       3.25V         11       (0xB):       3.30V         12       (0xC):       3.35V         13       (0xD):       3.40V         others:       3.30V |

### 8.2.17 VOUT4\_THRESH\_OPT - 0x78

| Name               | Bit | Туре | Default | Description                                                             |
|--------------------|-----|------|---------|-------------------------------------------------------------------------|
| Reserved           | 7:6 | R    | 0x00    |                                                                         |
| opt_vout4_uv_thres | 5:4 | FERW | 0x00    | VOUT4 Undervoltage Threshold select<br>0 = -4% 1 = -6% 2 = -8% 3 = -12% |
| Reserved           | 3:2 | R    | 0x00    |                                                                         |
| opt_vout4_ov_thres | 1:0 | FERW | 0x00    | VOUT4 Overvoltage Threshold select<br>0 = +4% 1 = +6% 2 = +8% 3 = +12%  |



### 8.2.18 SEQUENCE\_OPT - 0x79

| Name           | Bit | Туре | Default | Description                                                                                                                                                                                                                                                                                                                                        |
|----------------|-----|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| opt_seq        | 7   | FERW | 0x00    | <ul> <li>Sequence Option Select for LV regulators - Selects startup and shutdown order for the low voltage regulators</li> <li>0 = Startup order is BUCK2, BUCK3, and LDO4.</li> <li>Shutdown order is LDO4, BUCK3, and BUCK2.</li> <li>1 = Startup order is LDO4, BUCK2, and BUCK3.</li> <li>Shutdown order is BUCK3, BUCK2, and LDO4.</li> </ul> |
| Reserved       | 6   | R    | 0x0     |                                                                                                                                                                                                                                                                                                                                                    |
| opt_toff_delay | 5:3 | FERW | 0x00    | <ul> <li>t<sub>OFF</sub> delay select for regulator sequence. This is the delay between outputs shutting off in sequence.</li> <li>0 = 0ms 1 = 0.5ms 2 = 1ms 3 = 2ms</li> <li>4 = 4ms 5 = 8ms 6 = 16ms 7 = 32ms</li> </ul>                                                                                                                         |
| opt_ton_delay  | 2:0 | FERW | 0x00    | $t_{ON}$ delay select for regulator sequence. This is the delay<br>between outputs turning on in sequence.<br>0 = 0ms 1 = 0.5ms 2 = 1ms 3 = 2ms<br>4 = 4ms 5 = 8ms 6 = 16ms 7 = 32ms                                                                                                                                                               |

### 8.2.19 SS\_OPT - 0x7A

| Name             | Bit | Туре | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|------------------|-----|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved         | 7:3 | R    | 0x00    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| opt_ss_algorithm | 2:0 | FERW | 0x00    | Selects spread spectrum algorithm<br>0 = Spread spectrum disabled<br>1 = Two slope modulation, 9.13kHz<br>2 = Pseudo-random dwell between 1 and 8 cycles, with<br>pseudo-random frequency<br>3 = Pseudo-random dwell periods 4 and 32 cycles in<br>steps of 4 cycles, with pseudo-random frequency<br>4 = Triangular modulation, 8.85kHz<br>5 = Fixed dwell for 4 cycles with pseudo-random<br>frequency<br>6 = Fixed dwell for 8 cycles with pseudo-random<br>frequency<br>7 = Fixed dwell for 24 cycles with pseudo-random<br>frequency |



## 8.2.20 MISC1\_OPT - 0x7B

| Name               | Bit | Туре | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|--------------------|-----|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| opt_hicn_lat       | 7:6 | FERW | 0x00    | <ul> <li>Fault Response Option for Hiccup and Latch-off.</li> <li>Hiccup response shuts down regulator(s) for 200ms then attempts to restart.</li> <li>Note: For all latched shutdowns, if outputs have gone into a latched shutdown, they can be restarted by setting Bit 4 and/or Bit 0 of register 0x84 to zero. See register 0x84.</li> <li>0 = Hiccup on fault: repeat startup/shutdown indefinitely until fault is cleared.</li> <li>1 = Hiccup on fault: repeat startup/shutdown 5 times maximum then latch-off if fault remains.</li> <li>2 = Hiccup on fault: repeat startup/shutdown 10 times maximum then latch-off if fault remains.</li> <li>3 = Latch-off on fault: shuts down regulator(s) on fault. Do not attempt restart.</li> </ul> |
| opt_enUV_preFilt   | 5:4 | FERW | 0x00    | <ul> <li>Filter for UV detection. This applies only to undervoltage faults. The filter selected applies to VOUT1/2/3 and LDO4.</li> <li>0 = No additional filter</li> <li>1 = Enable additional 10µs filter</li> <li>2 = Enable additional 25µs filter</li> <li>3 = Enable additional 45µs filter</li> <li>Note: For all options, there is also a fixed delay of approximately 2µs.</li> </ul>                                                                                                                                                                                                                                                                                                                                                         |
| opt_disPD_LDO4     | 3   | FERW | 0x00    | LDO 4 pull-down control (at LDO4 shutoff)<br>0 = Output pull-down is enabled for 200ms<br>1 = Output pull-down is disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| opt_disPD_buck3    | 2   | FERW | 0x00    | Buck 3 pull-down control (at Buck3 shutoff)<br>0 = Output pull-down is enabled for 200ms<br>1 = Output pull-down is disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| opt_disPD_buck2    | 1   | FERW | 0x00    | Buck 2 pull-down control (at Buck2 shutoff)<br>0 = Output pull-down is enabled for 200ms<br>1 = Output pull-down is disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| opt_phase180_buck3 | 0   | FERW | 0x00    | Buck 3 switching phase option<br>0 = 180 degrees phase shifted with Buck1<br>1 = In phase with Buck1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |



## 8.2.21 MISC2\_OPT - 0x7C

| Name                 | Bit | Туре | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------------------|-----|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| opt_i2c_addr         | 7   | FPRW | 0x00    | Sets two LSBs of the 7-bit I <sup>2</sup> C slave address<br>The five MSBs of the RAA271082 I <sup>2</sup> C address bits are<br>always 10011.<br>0 = Set 01 for LSBs. Slave address is 1001101 (0x4D)<br>1 = Set 10 for LSBs. Slave address is 1001110 (0x4E)                                                                                                                                                                                                                                                        |
| opt_EN_manual        | 6   | FPRW | 0x00    | Set to 1 allows manual I <sup>2</sup> C control of regulators using<br>register 0x67 Bits 3:0. This bit can be set to 1 only by<br>factory programming.<br>If set to 1, register BUCK_LDO_EN (reg 0x67) can be<br>used for manual on/off control of the regulators.<br>0 = Prohibit I <sup>2</sup> C direct control of regulators. EN/EN_LV<br>sequencer is enabled.<br>1 = Allow I <sup>2</sup> C direct control of regulators using register<br>0x67. EN/EN_LV sequencer is disabled.                               |
| opt_enUVOV_pgFilt    | 5   | FERW | 0x00    | 30ms UV/OV low assertion persistence filter. This filter<br>applies to both OV and UV faults, and inserts a 30ms<br>delay on the RSTB response to a fault.<br><b>Note:</b> This 30ms delay does not apply to fault response.<br>If the device is configured to shut down an output on a UV<br>or OV fault, the fault triggers an immediately shut down of<br>the output, which may also drive the RSTB pin low<br>immediately before the 30ms timer has elapsed.<br>0 = Disable 30ms filter<br>1 = Enable 30ms filter |
| opt_use_I2C_CRC      | 4   | FERW | 0x00    | Transactional I <sup>2</sup> C CRC checking<br>0 = Disabled. No additional CRC bytes are inserted in<br>I <sup>2</sup> C transactions<br>1 = Enabled. Additional CRC bytes are inserted in I <sup>2</sup> C<br>transactions                                                                                                                                                                                                                                                                                           |
| opt_short_fault_wait | 3   | FERW | 0x00    | RSTB low period and Hiccup wait time. This applies only<br>to WWDT faults and a Sequence fault. All other faults<br>result in a 200ms RSTB low pulse.<br><b>Note:</b> The EN, EN_LV restart lockout time also follows<br>the below selection.<br>0 = 200ms; 1 = 20ms                                                                                                                                                                                                                                                  |
| opt_NOCLimHigh       | 2   | FERW | 0x00    | Select NOC threshold.<br>0 = NOC = -0.8A, LSFLT = +1.8A<br>1 = NOC = -1.0A, LSFLT = +1.8A<br><b>Note:</b> LSFLT is an OC2 (overcurrent 2) detector for<br>Buck1 that detects a severe overcurrent fault in the<br>Buck1 low-side MOSFET. This is separate from the OC2<br>detector for Buck1 that detects severe overcurrent in the<br>high-side MOSFET.                                                                                                                                                              |
| opt_OC1LimHigh       | 1   | FERW | 0x00    | Select among three OC1 levels for HV Buck 1<br>(OC1LimHigh,OC1LimLow = 1:0)<br>00 = 1.50A (default) x1 = 1.20A 10 = 1.75A                                                                                                                                                                                                                                                                                                                                                                                             |
|                      |     |      |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

### 8.2.22 MISC3\_OPT - 0x7D

| Name            | Bit | Туре | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----------------|-----|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| opt_LVBOC_buck3 | 7:6 | FERW | 0x00    | Options for LV Buck 3 Overcurrent limit<br>0x = 1.20A 10 = 0.96A 11 = 1.56A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| opt_LVBOC_buck2 | 5:4 | FERW | 0x00    | Options for LV Buck 2 Overcurrent limit<br>0x = 1.20A 10 = 0.96A 11 = 1.56A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Reserved        | 3:2 | R    | 0x0     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| opt_pg_rstb     | 1:0 | FERW | 0x00    | Each output has an internal Power-Good signal that<br>reflects if the output is in regulation. Bits 1:0 determine<br>which outputs are ignored by the RSTB indicator if an<br>output moves outside its PGOOD (OV/UV) window.<br>When opt_seq = 0 (register 0x79 Bit 7 = 0):<br>• 00 = no PGOOD signal is ignored<br>• 01 = LDO4 PGOOD is ignored<br>• 10 = LDO4 and Buck3 PGOODs are ignored<br>• 11 = LDO4, Buck3, and Buck2 PGOODs are ignored<br>When opt_seq = 1 (register 0x79 Bit 7 = 1):<br>• 00 = no PGOOD signal is ignored<br>• 01 = Buck3 PGOOD is ignored<br>• 10 = Buck3 and Buck2 PGOODs are ignored<br>• 11 = Buck3, Buck2, and LDO4 PGOODs are ignored |



### 8.2.23 TRIM\_CRC\_LOW - 0x7E

| Name             | Bit | Туре | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|------------------|-----|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| trim_CRC_low_bit | 7   | FERW | 0x00    | <ul> <li>Bit 0 of CRC</li> <li>Because the CRC-rechecker is actively checking all OPT and TRIM bit values, any alteration of the OPT bits triggers a CRC-recheck error within 5ms and shutdown regulation. It also sets the CRC recheck fault bit, register 0x83 Bit 4.</li> <li>Note: The CRC recheck fault bit, unlike other fault bits, automatically clears if the cause of the fault is removed. To modify factory-programmed options, use the following procedure:</li> <li>1. Set EN to Standby (EN = 1.5V). This places the device in standby with no switching.</li> <li>2. Alter all OPT bits as needed.</li> <li>3. Write 0 to trim_CRC_low_bit (register 0x7E, Bit 7) and 0x00 to trim_CRC_high_bits (register 0x7F).</li> <li>4. Wait 5ms. PMIC auto-calculates a new CRC value.</li> <li>5. Read the auto-calculated crc_result_lo_bit (register 0x87).</li> <li>6. Write those values into the trim_CRC_low_bit (register 0x7F).</li> <li>7. Wait 5ms. The CRC recheck fault should clear (0x83 Bit 4 should now be zero) and the device can be started with the new selected options, by setting EN above 1.8V.</li> </ul> |
| Reserved         | 6:0 | R    | 0x0     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

### 8.2.24 TRIM\_CRC\_HIGH - 0x7F

| Name               | Bit | Туре | Default | Description                                            |
|--------------------|-----|------|---------|--------------------------------------------------------|
| trim_CRC_high_bits | 7:0 | FERW | 0x00    | Bits 8:1 of CRC<br>See description of trim_CRC_low_bit |



## 8.2.25 FLT\_STATUS\_1 - 0x80

| Name                  | Bit | Туре | Default | Description                                                                                                                                                             |
|-----------------------|-----|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved              | 7   | WOC  | 0x0     |                                                                                                                                                                         |
| buck1_severe_UV_fault | 6   | W0C  | 0x0     | Buck1 severe UV fault<br>0 = No fault detected 1 = Fault detected<br>Write 0 to clear the fault_status bit. Bit remains cleared if<br>the fault was removed.            |
| buck1_severe_OV_fault | 5   | W0C  | 0x0     | Buck1 severe OV fault<br>0 = No fault detected 1 = Fault detected<br>Write 0 to clear the fault_status bit. Bit remains cleared if<br>the fault was removed.            |
| buck1_NOC_fault       | 4   | W0C  | 0x0     | Buck1 negative overcurrent fault<br>0 = No fault detected 1 = Fault detected<br>Write 0 to clear the fault_status bit. Bit remains cleared if<br>the fault was removed. |
| buck1_OC2_fault       | 3   | W0C  | 0x0     | Buck1 overcurrent fault 2<br>0 = No fault detected 1 = Fault detected<br>Write 0 to clear the fault_status bit. Bit remains cleared if<br>the fault was removed.        |
| buck1_OC1_fault       | 2   | W0C  | 0x0     | Buck1 overcurrent fault 1<br>0 = No fault detected 1 = Fault detected<br>Write 0 to clear the fault_status bit. Bit remains cleared if<br>the fault was removed.        |
| buck1_OV_fault        | 1   | W0C  | 0x0     | Buck1 overvoltage fault<br>0 = No fault detected 1 = Fault detected<br>Write 0 to clear the fault_status bit. Bit remains cleared if<br>the fault was removed.          |
| buck1_UV_fault        | 0   | W0C  | 0x0     | Buck1 undervoltage fault<br>0 = No fault detected 1 = Fault detected<br>Write 0 to clear the fault_status bit. Bit remains cleared if<br>the fault was removed.         |



## 8.2.26 FLT\_STATUS\_2 - 0x81

| Name            | Bit | Туре | Default | Description                                                                                                                                                         |
|-----------------|-----|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| buck3_NOC_fault | 7   | W0C  | 0x0     | Buck3 negative overcurrent fault<br>0 = No fault detected 1 = Fault detected<br>Write 0 to clear the fault_status bit. Bit remains cleared if<br>fault was removed. |
| buck3_OC_fault  | 6   | W0C  | 0x0     | Buck3 overcurrent fault<br>0 = No fault detected 1 = Fault detected<br>Write 0 to clear the fault_status bit. Bit remains cleared if<br>fault was removed.          |
| buck3_OV_fault  | 5   | W0C  | 0x0     | Buck3 overvoltage fault<br>0 = No fault detected 1 = Fault detected<br>Write 0 to clear the fault_status bit. Bit remains cleared if<br>fault was removed.          |
| buck3_UV_fault  | 4   | W0C  | 0x0     | Buck3 undervoltage fault<br>0 = No fault detected 1 = Fault detected<br>Write 0 to clear the fault_status bit. Bit remains cleared if<br>fault was removed.         |
| buck2_NOC_fault | 3   | W0C  | 0x0     | Buck2 negative overcurrent fault<br>0 = No fault detected 1 = Fault detected<br>Write 0 to clear the fault_status bit. Bit remains cleared if<br>fault was removed. |
| buck2_OC_fault  | 2   | W0C  | 0x0     | Buck2 overcurrent fault<br>0 = No fault detected 1 = Fault detected<br>Write 0 to clear the fault_status bit. Bit remains cleared if<br>fault was removed.          |
| buck2_OV_fault  | 1   | W0C  | 0x0     | Buck2 overvoltage fault<br>0 = No fault detected 1 = Fault detected<br>Write 0 to clear the fault_status bit. Bit remains cleared if<br>fault was removed.          |
| buck2_UV_fault  | 0   | W0C  | 0x0     | Buck2 undervoltage fault<br>0 = No fault detected 1 = Fault detected<br>Write 0 to clear the fault_status bit. Bit remains cleared if<br>fault was removed.         |



## 8.2.27 FLT\_STATUS\_3 - 0x82

| Name          | Bit | Туре | Default | Description                                                                                                                                                |
|---------------|-----|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved      | 7:4 | R    | 0x0     |                                                                                                                                                            |
| bist_fail     | 3   | R    | 0x0     | Built-in Self Test diagnostic status<br>0 = Pass; 1 = Fail                                                                                                 |
| ldo4_OC_fault | 2   | W0C  | 0x0     | LDO4 overcurrent fault<br>0 = No fault detected 1 = Fault detected<br>Write 0 to clear the fault_status bit. Bit remains cleared if<br>fault was removed.  |
| ldo4_OV_fault | 1   | W0C  | 0x0     | LDO4 overvoltage fault<br>0 = No fault detected 1 = Fault detected<br>Write 0 to clear the fault_status bit. Bit remains cleared if<br>fault was removed.  |
| ldo4_UV_fault | 0   | W0C  | 0x0     | LDO4 undervoltage fault<br>0 = No fault detected 1 = Fault detected<br>Write 0 to clear the fault_status bit. Bit remains cleared if<br>fault was removed. |



### 8.2.28 FLT\_STATUS\_4 - 0x83

| Name              | Bit | Туре | Default | Description                                                                                                                                                                                                        |
|-------------------|-----|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| vdac21_gt90_fault | 7   | WOC  | 0x0     | DAC2 to DAC1 Compare fault<br>VDAC21 > 90% fault error<br>0 = No fault detected 1 = Fault detected<br>DAC1 is the regulation DAC. DAC2 is the OV/UV monitor<br>DAC.                                                |
| vdac12_gt90_fault | 6   | WOC  | 0x0     | DAC1 to DAC2 Compare fault<br>VDAC12 > 90% fault error<br>0 = No fault detected 1 = Fault detected<br>DAC1 is the regulation DAC. DAC2 is the OV/UV monitor<br>DAC.                                                |
| i2c_crc_fault     | 5   | W0C  | 0x0     | I <sup>2</sup> C transactional CRC fault<br>0 = No fault detected 1 = Fault detected                                                                                                                               |
| crc_recheck_fault | 4   | W0C  | 0x0     | CRC recheck Fault<br>0 = No fault detected 1 = Fault detected<br>This bit is continually updated at approximately 5ms<br>intervals.                                                                                |
| seq_fault         | 3   | W0C  | 0x0     | Enable/Disable Sequencer Fault<br>Set high in the unlikely event of incorrect output<br>sequencing.<br>0 = No fault detected 1 = Fault detected                                                                    |
| wdt_restart_fault | 2   | W0C  | 0x0     | <ul><li>WWDT restart_fault. Activated when the WWDT reaches</li><li>2 times the upper (too-slow) window counter period</li><li>before receiving a kick.</li><li>0 = No fault detected 1 = Fault detected</li></ul> |
| wdt_slow_fault    | 1   | W0C  | 0x0     | <ul><li>WWDT slow_fault. Activated when the WWDT reaches the upper (too-slow) window counter period before receiving a kick.</li><li>0 = No fault detected 1 = Fault detected</li></ul>                            |
| wdt_fast_fault    | 0   | W0C  | 0x0     | <ul><li>WWDT fast_fault. Activated when the WWDT detects kicking is faster than the lower (too-fast) window counter period.</li><li>0 = No fault detected 1 = Fault detected</li></ul>                             |

### 8.2.29 FLT\_LATCHOFF\_RESTART - 0x84

| Name      | Bit | Туре | Default | Description                                                                                                                                                                                                                                  |
|-----------|-----|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved  | 7:5 | R    | 0x0     |                                                                                                                                                                                                                                              |
| lo_flt_LV | 4   | WOC  | 0       | Latch-off LV regulator restart control<br>Read back of 1 indicates that a latch-off fault has<br>occurred on a LV regulator (Buck2, Buck3, or LDO4).<br>Writing a 0 to this bit allows a LV regulators to restart from<br>a latch-off fault. |



| Name      | Bit | Туре | Default | Description                                                                                                                                                                                                               |
|-----------|-----|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved  | 3:1 | R    | 0x0     |                                                                                                                                                                                                                           |
| lo_flt_HV | 0   | W0C  | 0       | Latch-off HV buck restart control<br>Read back of 1 indicates that a latch-off fault has<br>occurred on the Buck1 regulator. Writing a 0 to this bit<br>allows the Buck 1 regulator to restart from a latch-off<br>fault. |

## 8.2.30 FLT\_RESP\_MASK1 - 0x85

| Name                            | Bit | Туре | Default | Description                                                                                                                          |
|---------------------------------|-----|------|---------|--------------------------------------------------------------------------------------------------------------------------------------|
| Reserved                        | 7   | PRW  | 0x00    |                                                                                                                                      |
| buck1_severe_uv_fault_resp_mask | 6   | RW   | 0x00    | Buck 1 severe UV fault response mask<br>0 = Respond to fault per opt_hicn_lat, register 0x7B<br>Bits 7:6<br>1 = No response to fault |
| buck1_severe_ov_fault_resp_mask | 5   | RW   | 0x00    | Buck 1 severe OV fault response mask<br>0 = Respond to fault per opt_hicn_lat, register 0x7B<br>Bits 7:6<br>1 = No response to fault |
| buck1_noc_fault_resp_mask       | 4   | RW   | 0x01    | Buck 1 NOC fault response mask<br>0 = Respond to fault per opt_hicn_lat, register 0x7B<br>Bits 7:6<br>1 = No response to fault       |
| buck1_oc2_fault_resp_mask       | 3   | RW   | 0x00    | Buck 1 OC2 fault response mask<br>0 = Respond to fault per opt_hicn_lat, register 0x7B<br>Bits 7:6<br>1 = No response to fault       |
| buck1_oc1_fault_resp_mask       | 2   | RW   | 0x01    | Buck 1 OC1 fault response mask<br>0 = Respond to fault per opt_hicn_lat, register 0x7B<br>Bits 7:6<br>1 = No response to fault       |
| buck1_ov_fault_resp_mask        | 1   | RW   | 0x01    | Buck 1 OV fault response mask<br>0 = Respond to fault per opt_hicn_lat, register 0x7B<br>Bits 7:6<br>1 = No response to fault        |
| buck1_uv_fault_resp_mask        | 0   | RW   | 0x01    | Buck 1 UV fault response mask<br>0 = Respond to fault per opt_hicn_lat, register 0x7B<br>Bits 7:6<br>1 = No response to fault        |



## 8.2.31 FLT\_RESP\_MASK2 - 0x86

| Name                      | Bit | Туре | Default | Description                                                                                                                    |
|---------------------------|-----|------|---------|--------------------------------------------------------------------------------------------------------------------------------|
| buck3_noc_fault_resp_mask | 7   | RW   | 0x01    | Buck 2 NOC fault response mask<br>0 = Respond to fault per opt_hicn_lat, register 0x7B<br>Bits 7:6                             |
|                           |     |      |         | 1 = No response to fault                                                                                                       |
| buck3_oc_fault_resp_mask  | 6   | RW   | 0x00    | Buck 2 OC fault response mask<br>0 = Respond to fault per opt_hicn_lat, register 0x7B<br>Bits 7:6<br>1 = No response to fault  |
| buck3_ov_fault_resp_mask  | 5   | RW   | 0x01    | Buck 2 OV fault response mask<br>0 = Respond to fault per opt_hicn_lat, register 0x7B<br>Bits 7:6<br>1 = No response to fault  |
| buck3_uv_fault_resp_mask  | 4   | RW   | 0x01    | Buck 2 UV fault response mask<br>0 = Respond to fault per opt_hicn_lat, register 0x7B<br>Bits 7:6<br>1 = No response to fault  |
| buck2_noc_fault_resp_mask | 3   | RW   | 0x01    | Buck 2 NOC fault response mask<br>0 = Respond to fault per opt_hicn_lat, register 0x7B<br>Bits 7:6<br>1 = No response to fault |
| buck2_oc_fault_resp_mask  | 2   | RW   | 0x00    | Buck 2 OC fault response mask<br>0 = Respond to fault per opt_hicn_lat, register 0x7B<br>Bits 7:6<br>1 = No response to fault  |
| buck2_ov_fault_resp_mask  | 1   | RW   | 0x01    | Buck 2 OV fault response mask<br>0 = Respond to fault per opt_hicn_lat, register 0x7B<br>Bits 7:6<br>1 = No response to fault  |
| buck2_uv_fault_resp_mask  | 0   | RW   | 0x01    | Buck 2 UV fault response mask<br>0 = Respond to fault per opt_hicn_lat, register 0x7B<br>Bits 7:6<br>1 = No response to fault  |



### 8.2.32 FLT\_RESP\_MASK3 - 0x87

| Name                    | Bit | Туре | Default | Description                                                                                                                 |
|-------------------------|-----|------|---------|-----------------------------------------------------------------------------------------------------------------------------|
| Reserved                | 7:3 | R    | 0x0     |                                                                                                                             |
| ldo4_oc_fault_resp_mask | 2   | RW   | 0x01    | LDO4 OC fault response mask<br>0 = Respond to fault per opt_hicn_lat, register 0x7B<br>Bits 7:6<br>1 = No response to fault |
| ldo4_ov_fault_resp_mask | 1   | RW   | 0x01    | LDO4 OV fault response mask<br>0 = Respond to fault per opt_hicn_lat, register 0x7B<br>Bits 7:6<br>1 = No response to fault |
| ldo4_uv_fault_resp_mask | 0   | RW   | 0x01    | LDO4 UV fault response mask<br>0 = Respond to fault per opt_hicn_lat, register 0x7B<br>Bits 7:6<br>1 = No response to fault |

### 8.2.33 FLT\_GPIO\_EN1 - 0x8A

| Name                              | Bit | Туре | Default | Description                                                                                                       |
|-----------------------------------|-----|------|---------|-------------------------------------------------------------------------------------------------------------------|
| ot2_fault_gpio_enable             | 7   | RW   | 0x00    | Over-temperature fault GPIO enable<br>0 = Do not assert GPIO pin on fault<br>1 = Assert GPIO pin low on fault     |
| buck1_severe_uv_fault_gpio_enable | 6   | RW   | 0x1     | Buck 1 severe UV fault GPIO enable<br>0 = Do not assert the GPIO pin on fault<br>1 = Assert GPIO pin low on fault |
| buck1_severe_ov_fault_gpio_enable | 5   | RW   | 0x1     | Buck 1 severe OV fault GPIO enable<br>0 = Do not assert the GPIO pin on fault<br>1 = Assert GPIO pin low on fault |
| buck1_noc_fault_gpio_enable       | 4   | RW   | 0x00    | Buck 1 NOC fault GPIO enable<br>0 = Do not assert the GPIO pin on fault<br>1 = Assert GPIO pin low on fault       |
| buck1_oc2_fault_gpio_enable       | 3   | RW   | 0x00    | Buck 1 OC2 fault GPIO enable<br>0 = Do not assert the GPIO pin on fault<br>1 = Assert GPIO pin low on fault       |
| buck1_oc1_fault_gpio_enable       | 2   | RW   | 0x00    | Buck 1 OC1 fault GPIO enable<br>0 = Do not assert the GPIO pin on fault<br>1 = Assert GPIO pin low on fault       |
| buck1_ov_fault_gpio_enable        | 1   | RW   | 0x00    | Buck 1 OV fault GPIO enable<br>0 = Do not assert the GPIO pin on fault<br>1 = Assert GPIO pin low on fault        |
| buck1_uv_fault_gpio_enable        | 0   | RW   | 0x00    | Buck 1 UV fault GPIO enable<br>0 = Do not assert the GPIO pin on fault<br>1 = Assert GPIO pin low on fault        |



### 8.2.34 FLT\_GPIO\_EN2 - 0x8B

| Name                        | Bit | Туре | Default | Description                                                                                                 |
|-----------------------------|-----|------|---------|-------------------------------------------------------------------------------------------------------------|
| buck3_noc_fault_gpio_enable | 7   | RW   | 0x00    | Buck 3 NOC fault GPIO enable<br>0 = Do not assert the GPIO pin on fault<br>1 = Assert GPIO pin low on fault |
| buck3_oc_fault_gpio_enable  | 6   | RW   | 0x00    | Buck 3 OC fault GPIO enable<br>0 = Do not assert the GPIO pin on fault<br>1 = Assert GPIO pin low on fault  |
| buck3_ov_fault_gpio_enable  | 5   | RW   | 0x00    | Buck 3 OV fault GPIO enable<br>0 = Do not assert the GPIO pin on fault<br>1 = Assert GPIO pin low on fault  |
| buck3_uv_fault_gpio_enable  | 4   | RW   | 0x00    | Buck 3 UV fault GPIO enable<br>0 = Do not assert the GPIO pin on fault<br>1 = Assert GPIO pin low on fault  |
| buck2_noc_fault_gpio_enable | 3   | RW   | 0x00    | Buck 2 NOC fault GPIO enable<br>0 = Do not assert the GPIO pin on fault<br>1 = Assert GPIO pin low on fault |
| buck2_oc_fault_gpio_enable  | 2   | RW   | 0x00    | Buck 2 OC fault GPIO enable<br>0 = Do not assert the GPIO pin on fault<br>1 = Assert GPIO pin low on fault  |
| buck2_ov_fault_gpio_enable  | 1   | RW   | 0x00    | Buck 2 OV fault GPIO enable<br>0 = Do not assert the GPIO pin on fault<br>1 = Assert GPIO pin low on fault  |
| buck2_uv_fault_gpio_enable  | 0   | RW   | 0x00    | Buck 2 UV fault GPIO enable<br>0 = Do not assert the GPIO pin on fault<br>1 = Assert GPIO pin low on fault  |



## 8.2.35 FLT\_GPIO\_EN3 - 0x8C

| Name                          | Bit | Туре | Default | Description                                                                                                                                     |
|-------------------------------|-----|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| i2c_crc_fault_gpio_enable     | 7   | RW   | 0x00    | <ul> <li>I<sup>2</sup>C fault GPIO enable</li> <li>0 = Do not assert the GPIO pin on fault</li> <li>1 = Assert GPIO pin low on fault</li> </ul> |
| wdt_restart_fault_gpio_enable | 6   | RW   | 0x00    | WWDT restart fault GPIO enable<br>0 = Do not assert the GPIO pin on fault<br>1 = Assert GPIO pin low on fault                                   |
| wdt_slow_fault_gpio_enable    | 5   | RW   | 0x00    | WWDT slow fault GPIO enable<br>0 = Do not assert the GPIO pin on fault<br>1 = Assert GPIO pin low on fault                                      |
| wdt_fast_fault_gpio_enable    | 4   | RW   | 0x00    | WWDT fast fault GPIO enable<br>0 = Do not assert the GPIO pin on fault<br>1 = Assert GPIO pin low on fault                                      |
| crc_recheck_fault_gpio_enable | 3   | RW   | 0x00    | CRC recheck fault GPIO enable<br>0 = Do not assert the GPIO pin on fault<br>1 = Assert GPIO pin low on fault                                    |
| ldo4_oc_fault_gpio_enable     | 2   | RW   | 0x00    | LDO4 OC fault GPIO enable<br>0 = Do not assert the GPIO pin on fault<br>1 = Assert GPIO pin low on fault                                        |
| ldo4_ov_fault_gpio_enable     | 1   | RW   | 0x00    | LDO4 OV fault GPIO enable<br>0 = Do not assert the GPIO pin on fault<br>1 = Assert GPIO pin low on fault                                        |
| ldo4_uv_fault_gpio_enable     | 0   | RW   | 0x00    | LDO4 UV fault GPIO enable<br>0 = Do not assert the GPIO pin on fault<br>1 = Assert GPIO pin low on fault                                        |



### 8.2.36 FLT\_RSTB\_EN - 0x8D

| Name                          | Bit | Туре | Default | Description                                                                                                                                                                         |
|-------------------------------|-----|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved                      | 7:4 | R    | 0x0     |                                                                                                                                                                                     |
| seq_fault_rstb_enable         | 3   | RW   | 0x00    | Sequencer fault RSTB enable<br>0 = Do not assert the RSTB pin on fault<br>1 = Assert RSTB pin low on fault, for the time defined by<br>opt_short_fault_wait register 0x7C Bit 3.    |
| wdt_restart_fault_rstb_enable | 2   | RW   | 0x00    | WWDT restart fault RSTB enable<br>0 = Do not assert the RSTB pin on fault<br>1 = Assert RSTB pin low on fault, for the time defined by<br>opt_short_fault_wait register 0x7C Bit 3. |
| wdt_slow_fault_rstb_enable    | 1   | RW   | 0x00    | WWDT slow fault RSTB enable<br>0 = Do not assert the RSTB pin on fault<br>1 = Assert RSTB pin low on fault, for the time defined by<br>opt_short_fault_wait register 0x7C Bit 3.    |
| wdt_fast_fault_rstb_enable    | 0   | RW   | 0x00    | WWDT fast fault RSTB enable<br>0 = Do not assert the RSTB pin on fault<br>1 = Assert RSTB pin low on fault, for the time defined by<br>opt_short_fault_wait register 0x7C Bit 3.    |



## 8.2.37 WWDT\_CFG - 0xA0

| Name             | Bit | Туре | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|------------------|-----|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| wwdt_enable      | 7   | RW   | 0x0     | <ul> <li>WWDT enable: windowed watchdog timer enable control.<br/>This bit should be set only after all of the WWDT control, tick, and count registers have been initialized.</li> <li>Note: This bit enables the fault response to WWDT fault, as set by Bits 6:4. This bit does not enable or disable detection of a WWDT fault. Detection of WWDT faults is automatically enabled when a non-zero value is entered for the Counter values in registers 0xA1 and 0xA2.</li> <li>WWDT detected faults are reflected in the WWDT fault status bits (register 0x83 Bits 2:0), even if fault response to a WWDT fault is disabled.</li> <li>0 = Timer disabled for fault response</li> <li>1 = Timer enabled for fault response</li> </ul> |
| wwdt_reg_dis     | 6:4 | RW   | 0x0     | <ul> <li>WWDT fault mask. These bits select the WWDT faults that trigger an output shut down. The wwdt_reg_dis_sel bit (Bit 3) selects which regulators are disabled on WWDT faults. 200ms after the shutdown completes, regulators restart depending on the EN/EN_LV pin values.</li> <li>Bit 6 = 1 restart fault creates shutdown event</li> <li>Bit 5 = 1 slow fault creates shutdown event</li> <li>Bit 4 = 1 fast fault creates shutdown event</li> </ul>                                                                                                                                                                                                                                                                           |
| wwdt_reg_dis_sel | 3   | RW   | 0x0     | <ul> <li>WWDT output shutdown select.</li> <li>0 = EN (high voltage regulator enable) and EN_LV (low voltage regulator enable) toggled. All outputs are shut down.</li> <li>1 = EN_LV (low voltage regulator) toggled. Low voltage outputs are shut down, high voltage regulator remains enabled.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                             |
| wwdt_lockout     | 2   | W1S  | 0       | WWDT Lockout bit. If set, the device locks out all future<br>attempts to change or disable the WWDT registers,<br>including this bit. This protects against erroneous<br>reprogramming of the WWDT parameters. Locked out<br>registers include WWDT_CFG (0xA0), WWDT_LLW<br>(0xA1), and WWDT_ULW (0xA2). Writes to the kick<br>register KICK_REG (0xA3) are not locked out.<br>When this bit is set, the only way to reprogram or change<br>the WWDT settings is by cycling VIN1 or the EN input.<br>0 = WWDT programmable<br>1 = WWDT reprogramming locked out.                                                                                                                                                                         |
| kick_select      | 1:0 | RW   | 0x0     | <ul> <li>WWDT Kick selection - selects actions that can kick (restart) the WWDT timer</li> <li>Minimum pulse width high or low is 25ns for positive edge GPIO kicks. The I<sup>2</sup>C kick register address is 0xA3.</li> <li>0 = Negative edge GPIO pin kick or I<sup>2</sup>C kick_reg write</li> <li>1, 2 = Positive edge GPIO pin kick or I<sup>2</sup>C kick_reg write</li> <li>3 = I<sup>2</sup>C kick_reg write only</li> </ul>                                                                                                                                                                                                                                                                                                 |



### 8.2.38 WWDT\_ULW - 0xA1

| Name       | Bit | Туре | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|------------|-----|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved   | 7   | R    | 0x0     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| wdt_ultick | 6:4 | RW   | 0x0     | Selects the timebase units for the WWDT upper window<br>(kicking is too slow) counter. This also sets the timing for<br>the WWDT Restart timer, which is twice the time for the<br>too-slow counter.<br>This register and the wdt_ulcnt bits below set the<br>threshold period for the too-slow kicking limit. Kicks less<br>frequent than this value are handled as a slow fault<br>condition.<br>This also sets the restart kicking limit, which is always 2x<br>the too-slow period.<br>0 = Upper window function disabled<br>1 = 10µs tick<br>2 = 100µs tick<br>3 = 1ms tick<br>4 = 10ms tick<br>5 = 100ms tick<br>6 = 1s tick<br>7 = Upper window function disabled |
| wdt_ulcnt  | 3:0 | RW   | 0x00    | WWDT upper limit window counter value using the timebase as selected in the wdt_ultick register.<br><b>Note:</b> When this register has a non-zero value, detection of the WWDT too-slow and restart faults is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

## 8.2.39 WWDT\_LLW - 0xA2

| Name       | Bit | Туре | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|------------|-----|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved   | 7   | R    | 0x0     |                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| wdt_lltick | 6:4 | RW   | 0x0     | Selects the timebase units for the WWDT lower window<br>(kicking is too fast) counter.<br>This register and the wdt_llcnt bits set the threshold<br>period for the too fast kicking limit. Kicks more frequent<br>than this value are handled as a fast fault condition.<br>0 = Lower window function disabled<br>1 = 10µs tick<br>2 = 100µs tick<br>3 = 1ms tick<br>4 = 10ms tick<br>5 = 100ms tick<br>Others = Lower window function disabled |
| wdt_llcnt  | 3:0 | RW   | 0x00    | WWDT lower limit window counter value using the timebase as selected in the wdt_lltick register.<br><b>Note:</b> When this register has a non-zero value, detection of the WWDT too-slow and restart faults is enabled.                                                                                                                                                                                                                         |



#### 8.2.40 KICK\_REG - 0xA3

| Name     | Bit | Туре | Default | Description                                                                                                                                                                                         |
|----------|-----|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| kick_reg | 7:0 | R    | 0x00    | WWDT kick register - when enabled using register 0xA0<br>Bits 1:0, writing valid kick data to this register kicks the<br>WWDT.<br>Writing 0x2A kicks the WWDT<br>Writing other values does not kick |

#### 8.2.41 GPIO\_CTRL - 0xA4

| Name         | Bit | Туре | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                        |
|--------------|-----|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| gpio_in      | 7   | R    | 0x0     | GPIO pin input value. Read-only.                                                                                                                                                                                                                                                                                                                                                                                                   |
| gpio_out     | 6   | R    | 0x0     | GPIO output drive feedback.                                                                                                                                                                                                                                                                                                                                                                                                        |
| Reserved     | 5   | R    | 0x0     |                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| gpio_dout    | 4   | RW   | 0x0     | GPIO pin direct data output, used when gpio_out_sel<br>below (Bits 1:0) is set to 2. This bit is used, when GPIO is<br>configured as an output, to force the GPIO pin to a logic 1<br>or 0.                                                                                                                                                                                                                                        |
| Reserved     | 3   | R    | 0x0     |                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| gpio_dir     | 2   | RW   | 0x0     | <ul> <li>GPIO pin direction setting</li> <li>0 = Open-drain output. Used when GPIO is used to indicate fault status according the FLT_GPIO registers 0x8A, 0x8B, 0x8C.</li> <li>1 = Input. Used to set the GPIO pin as an input. This can be used as a kick for the WWDT, or as a separate input which can be read using I<sup>2</sup>C. With GPIO configured as an input, the input logic state is available on Bit 7.</li> </ul> |
| gpio_out_sel | 1:0 | RW   | 0x0     | <ul> <li>GPIO pin output select</li> <li>0 = GPIO output is driven high during PMIC initialization.</li> <li>Open-drain drives low when initialization is complete.</li> <li>1 = GPIO output drives low according to</li> <li>FAULT_GPIO_ENABLE register selection.</li> <li>2 = GPIO output is controlled by the gpio_dout bit.</li> <li>3 = Output SYNC at 2.2MHz</li> </ul>                                                     |

#### 8.2.42 RSTB\_CTRL - 0xA5

| Name           | Bit | Туре | Default | Description                                                                                                                                                                                          |
|----------------|-----|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved       | 7   | R    | 0x0     |                                                                                                                                                                                                      |
| rstb_out       | 6   | R    | 0x0     | RSTB output drive feedback.                                                                                                                                                                          |
| Reserved       | 5:4 | R    | 0x0     |                                                                                                                                                                                                      |
| rstb_gen_pulse | 3   | WO   | 0x0     | RSTB pulses low when 1 is written to this bit.<br>Pulse width is controlled by opt_short_fault_wait<br>When opt_short_fault_wait = 0, pulse is 200ms<br>When opt_short_fault_wait = 1, pulse is 20ms |
| Reserved       | 2:0 | R    | 0x0     |                                                                                                                                                                                                      |



### 8.2.43 CRC\_RESULT\_LO\_BIT - 0xB6

| Name              | Bit | Туре | Default | Description                                                                                    |
|-------------------|-----|------|---------|------------------------------------------------------------------------------------------------|
| crc_result_lo_bit | 7   | R    | 0x0     | Bit 0 of the 9-bit CRC result. Under fuse non-CRC error conditions, this bit should be a zero. |
| Reserved          | 6:0 | R    | 0x0     |                                                                                                |

## 8.2.44 CRC\_RESULT\_HI\_BITS - 0xB7

| Name               | Bit | Туре | Default | Description                                                                                            |
|--------------------|-----|------|---------|--------------------------------------------------------------------------------------------------------|
| crc_result_hi_bits | 7:0 | R    | 0x0     | Bits 8 to 1 of the 9-bit CRC result. Under fuse non-CRC error conditions, these bits should be a zero. |



## 9. Package Outline Drawing

For the most recent package outline drawing, see L24.4x4K.

#### L24.4x4K

24 Lead Step Cut Quad Flat No-Lead Plastic Package (SCQFN) Rev 2, 12/18





# **10.** Ordering Information

| Part Number <sup>[1][2]</sup> | Part<br>Marking | Package Description<br>(RoHS Compliant) | Pkg.<br>Dwg. # | Carrier Type <sup>[3]</sup> | Temp. Range   |
|-------------------------------|-----------------|-----------------------------------------|----------------|-----------------------------|---------------|
| RAA271082A4HNP#AA0            | 074000          |                                         |                | Tray                        |               |
| RAA271082A4HNP#HA0            | 271082<br>A4H   | 24 Ld SCQFN                             | L24.4x4K       | Reel, 6k                    | -40 to +150°C |
| RAA271082A4HNP#MA0            |                 |                                         |                | Reel, 250                   |               |

 These Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J-STD-020.

2. For Moisture Sensitivity Level (MSL), see the RAA271082 device page. For more information about MSL, see TB363.

3. See TB347 for details about reel specifications.

## 11. Revision History

| ſ | Revision | Date         | Description      |  |  |
|---|----------|--------------|------------------|--|--|
| ſ | 1.00     | Jul 13, 2022 | Initial release. |  |  |



#### Notice

- Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall be responsible for determining what licenses are required from any third parties, and obtaining such licenses for the lawful import, export, manufacture, sales, utilization, distribution or other disposal of any products incorporating Renesas Electronics products, if required.
- 5. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 7. No semiconductor product is absolutely secure. Notwithstanding any security measures or features that may be implemented in Renesas Electronics hardware or software products, Renesas Electronics shall have absolutely no liability arising out of any vulnerability or security breach, including but not limited to any unauthorized access to or use of a Renesas Electronics product or a system that uses a Renesas Electronics product. RENESAS ELECTRONICS DOES NOT WARRANT OR GUARANTEE THAT RENESAS ELECTRONICS PRODUCTS, OR ANY SYSTEMS CREATED USING RENESAS ELECTRONICS PRODUCTS WILL BE INVULNERABLE OR FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION ("Vulnerability Issues"). RENESAS ELECTRONICS DISCLAIMS ANY AND ALL RESPONSIBILITY OR LIABILITY ARISING FROM OR RELATED TO ANY VULNERABILITY ISSUES. FURTHERMORE, TO THE EXTENT PERMITTED BY APPLICABLE LAW, RENESAS ELECTRONICS DISCLAIMS ANY AND ALL WARRANTIES, EXPRESS OR IMPLIED, WITH RESPECT TO THIS DOCUMENT AND ANY RELATED OR ACCOMPANYING SOFTWARE OR HARDWARE, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY, OR FITNESS FOR A PARTICULAR PURPOSE.
- 8. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for systems manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 12. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- 13. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 14. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
- (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.
- (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.5.0-1 October 2020)

### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <a href="http://www.renesas.com/contact/">www.renesas.com/contact/</a>

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Power Management Specialised - PMIC category:

Click to view products by Renesas manufacturer:

Other Similar products are found below :

FAN7710VNLA5657H-N-TLM-ELM10692RMYRSLG7NT4081VTRSLG7NT4192VTRAS3729B-BWLMMB39C831QN-G-EFE2RT9026GQWLV56841PVD-XHL9781TRP91E0-I5NHGIS6AE102A0DGN1B200L9916AP4306BUKTR-G1SLG7NT4198VNCP392CSFCCT1GLPTM21L-1ABG100IISL99390FRZ-TR5935ISL69234IRAZ-TISL69259IRAZISL69228IRAZISL69269IRAZAXP813FAN53870UC00XFDMF5085HPM10-W29A100GNCV97311MW50R2GWL2868C-20/TRTLE9263-3BQXTLE9263QXTEA2095T/1JTEA2017AAT/2YTPS650940A0RSKRTPS65177ARHARLTC4417IUF#TRPBFAXP313ASQ24806AQSCRK805-2RK809-2MFS2633AMBA0ADMFS2613AMDA3ADAD5522JSVUZ-RLLTC4352CMS#TRPBFLTC4359HDCB#TRPBFLT4321IUF#TRPBFTC1017-2.5VLTTRMFS5600AMMA8ESTEA1716T/2MC33FS8510D3ESR2MMPF0100NPAZESR2