# RENESAS

# **RMLV0414E Series**

4Mb Advanced LPSRAM (256-kword × 16-bit)

R10DS0216EJ0200 Rev.2.00 2016.1.12

## Description

The RMLV0414E Series is a family of 4-Mbit static RAMs organized 262,144-word  $\times$  16-bit, fabricated by Renesas's high-performance Advanced LPSRAM technologies. The RMLV0414E Series has realized higher density, higher performance and low power consumption. The RMLV0414E Series offers low power standby power dissipation; therefore, it is suitable for battery backup systems. It is offered in 44-pin TSOP (II).

## Features

- Single 3V supply: 2.7V to 3.6V
- Access time: 45ns (max.)
- Current consumption: — Standby: 0.4µA (typ.)
- Equal access and cycle times
- Common data input and output — Three state output
- Directly TTL compatible — All inputs and outputs
- Battery backup operation

## Orderable part number information

| Part name            | Access<br>time | Temperature range | Package           | Shipping container |
|----------------------|----------------|-------------------|-------------------|--------------------|
| RMLV0414EGSB-4S2#AA* | 45 ns          | -40 ~ +85°C       | 400-mil 44pin     | Tray               |
| RMLV0414EGSB-4S2#HA* | 40 115         | -40 ~ +85 C       | plastic TSOP (II) | Embossed tape      |



## **Pin Arrangement**



## **Pin Description**

| Pin name        | Function          |
|-----------------|-------------------|
| Vcc             | Power supply      |
| V <sub>SS</sub> | Ground            |
| A0 to A17       | Address input     |
| I/O0 to I/O15   | Data input/output |
| CS#             | Chip select       |
| OE#             | Output enable     |
| WE#             | Write enable      |
| LB#             | Lower byte select |
| UB#             | Upper byte select |
| NC              | No connection     |



## **Block Diagram**



## **Operation Table**

| CS# | WE# | OE# | UB# | LB# | I/O0 to I/O7         | I/O8 to I/O15     | Operation        |
|-----|-----|-----|-----|-----|----------------------|-------------------|------------------|
| Н   | Х   | Х   | Х   | Х   | High-Z               | High-Z High-Z     |                  |
| Х   | Х   | Х   | Н   | Н   | High-Z               | High-Z High-Z Sta |                  |
| L   | Н   | L   | L   | L   | Dout                 | Dout              | Read             |
| L   | Н   | L   | Н   | L   | Dout                 | High-Z            | Lower byte read  |
| L   | Н   | L   | L   | Н   | High-Z               | Dout              | Upper byte read  |
| L   | L   | Х   | L   | L   | Din                  | Din               | Write            |
| L   | L   | Х   | Н   | L   | Din                  | High-Z            | Lower byte write |
| L   | L   | Х   | L   | Н   | High-Z Din Upper     |                   | Upper byte write |
| L   | Н   | Н   | Х   | Х   | High-Z High-Z Output |                   | Output disable   |

Note 1. H: V<sub>IH</sub> L:V<sub>IL</sub> X: V<sub>IH</sub> or V<sub>IL</sub>

## Absolute Maximum Ratings

| Parameter                                        | Symbol          | Value                                                    | unit |
|--------------------------------------------------|-----------------|----------------------------------------------------------|------|
| Power supply voltage relative to V <sub>SS</sub> | V <sub>cc</sub> | -0.5 to +4.6                                             | V    |
| Terminal voltage on any pin relative to $V_{SS}$ | VT              | -0.5 <sup>*2</sup> to V <sub>CC</sub> +0.3 <sup>*3</sup> | V    |
| Power dissipation                                | PT              | 0.7                                                      | W    |
| Operation temperature                            | Topr            | -40 to +85                                               | °C   |
| Storage temperature range                        | Tstg            | -65 to +150                                              | °C   |
| Storage temperature range under bias             | Tbias           | -40 to +85                                               | °C   |

Note 2. -3.0V for pulse  $\leq$  30ns (full width at half maximum)

3. Maximum voltage is +4.6V.

### **DC Operating Conditions**

| Parameter                 | Symbol          | Min. | Тур. | Max.                 | Unit | Note |
|---------------------------|-----------------|------|------|----------------------|------|------|
| Supply voltage            | V <sub>CC</sub> | 2.7  | 3.0  | 3.6                  | V    |      |
|                           | V <sub>SS</sub> | 0    | 0    | 0                    | V    |      |
| Input high voltage        | VIH             | 2.2  | _    | V <sub>CC</sub> +0.3 | V    |      |
| Input low voltage         | VIL             | -0.3 | _    | 0.6                  | V    | 4    |
| Ambient temperature range | Та              | -40  | _    | +85                  | °C   |      |

Note 4. -3.0V for pulse  $\leq$  30ns (full width at half maximum)

## **DC Characteristics**

| Parameter                 | Symbol           | Min.                 | Тур.              | Max. | Unit | Test conditions                                                                                                                     |                                                                                      |  |  |
|---------------------------|------------------|----------------------|-------------------|------|------|-------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--|--|
| Input leakage current     | I <sub>LI</sub>  | _                    | -                 | 1    | μA   | Vin = $V_{SS}$ to $V_{CC}$                                                                                                          |                                                                                      |  |  |
| Output leakage current    | I <sub>LO</sub>  | _                    | _                 | 1    | μA   | $CS\# = V_{IH} \text{ or } OE\# = V_{IH} \text{ or } WE\# = V_{IL}$<br>or LB# = UB# = V_{IH}, V_{I/O} = V_{SS} \text{ to } V_{CC}   |                                                                                      |  |  |
| Operating current         | Icc              | _                    | -                 | 10   | mA   | CS# = V <sub>IL</sub> , 0                                                                                                           | Others = $V_{IH}/V_{IL}$ , $I_{I/O}$ = 0mA                                           |  |  |
| Average operating current |                  | _                    | _                 | 20   | mA   | Cycle = 55ns, duty =100%, $I_{I/O}$ = 0mA,<br>CS# = V <sub>IL</sub> , Others = V <sub>IH</sub> /V <sub>IL</sub>                     |                                                                                      |  |  |
|                           | I <sub>CC1</sub> | _                    | -                 | 25   | mA   |                                                                                                                                     | ns, duty =100%, I <sub>I/O</sub> = 0mA,<br>Others = V <sub>IH</sub> /V <sub>IL</sub> |  |  |
|                           | I <sub>CC2</sub> | _                    | _                 | 2.5  | mA   | Cycle =1 $\mu$ s, duty =100%, I <sub>I/O</sub> = 0mA<br>CS# ≤ 0.2V, V <sub>IH</sub> ≥ V <sub>CC</sub> -0.2V, V <sub>IL</sub> ≤ 0.2V |                                                                                      |  |  |
| Standby current           | I <sub>SB</sub>  | _                    | 0.1 <sup>*5</sup> | 0.3  | mA   | CS# = $V_{IH}$ , Others = $V_{SS}$ to $V_{CC}$                                                                                      |                                                                                      |  |  |
| Standby current           |                  | _                    | 0.4 <sup>*5</sup> | 2    | μA   | ~+25°C                                                                                                                              | - Vin = $V_{SS}$ to $V_{CC}$ ,                                                       |  |  |
|                           |                  | _                    | _                 | 3    | μA   | ~+40°C                                                                                                                              | $(1) CS# \ge V_{CC}-0.2V \text{ or}$                                                 |  |  |
|                           | I <sub>SB1</sub> | _                    | —                 | 5    | μA   | ~+70°C                                                                                                                              | (2) LB# = UB# $\geq$ V <sub>CC</sub> -0.2V,                                          |  |  |
|                           |                  | _                    | _                 | 7    | μA   | ~+85°C                                                                                                                              | CS# ≤ 0.2V                                                                           |  |  |
| Output high voltage       | V <sub>OH</sub>  | 2.4                  | _                 | _    | V    | I <sub>OH</sub> = -1mA                                                                                                              | ·                                                                                    |  |  |
|                           | V <sub>OH2</sub> | V <sub>CC</sub> -0.2 | _                 | _    | V    | I <sub>OH</sub> = -0.1m                                                                                                             | A                                                                                    |  |  |
| Output low voltage        | V <sub>OL</sub>  | _                    | —                 | 0.4  | V    | I <sub>OL</sub> = 2mA                                                                                                               |                                                                                      |  |  |
|                           | V <sub>OL2</sub> | _                    | _                 | 0.2  | V    | I <sub>OL</sub> = 0.1mA                                                                                                             | N .                                                                                  |  |  |

Note 5. Typical parameter indicates the value for the center of distribution at 3.0V (Ta=25°C), and not 100% tested.

## Capacitance

|                            |        |      | (Vcc = | 2.7V ~ 3 | 3.6V, f = | = 1MHz, Ta = -4      | 0 ~ +85°C) |
|----------------------------|--------|------|--------|----------|-----------|----------------------|------------|
| Parameter                  | Symbol | Min. | Тур.   | Max.     | Unit      | Test conditions      | Note       |
| Input capacitance          | C in   | _    | —      | 8        | pF        | Vin =0V              | 6          |
| Input / output capacitance | C I/O  | —    | —      | 10       | pF        | V <sub>I/O</sub> =0V | 6          |

Note 6. This parameter is sampled and not 100% tested.



## **AC Characteristics**

Test Conditions (Vcc =  $2.7V \sim 3.6V$ , Ta =  $-40 \sim +85^{\circ}C$ )

- Input pulse levels:  $V_{IL} = 0.4V$ ,  $V_{IH} = 2.4V$
- Input rise and fall time: 5ns
- Input and output timing reference level: 1.4V
- Output load: See figures (Including scope and jig)



## **Read Cycle**

| Parameter                          | Symbol           | Min. | Max. | Unit | Note  |
|------------------------------------|------------------|------|------|------|-------|
| Read cycle time                    | t <sub>RC</sub>  | 45   | _    | ns   |       |
| Address access time                | t <sub>AA</sub>  | —    | 45   | ns   |       |
| Chip select access time            | t <sub>ACS</sub> | —    | 45   | ns   |       |
| Output enable to output valid      | t <sub>OE</sub>  | —    | 22   | ns   |       |
| Output hold from address change    | t <sub>он</sub>  | 10   | -    | ns   |       |
| LB#, UB# access time               | t <sub>BA</sub>  | —    | 45   | ns   |       |
| Chip select to output in low-Z     | t <sub>CLZ</sub> | 10   | —    | ns   | 7,8   |
| LB#, UB# enable to low-Z           | t <sub>BLZ</sub> | 5    | _    | ns   | 7,8   |
| Output enable to output in low-Z   | t <sub>oLZ</sub> | 5    | _    | ns   | 7,8   |
| Chip deselect to output in high-Z  | t <sub>CHZ</sub> | 0    | 18   | ns   | 7,8,9 |
| LB#, UB# disable to high-Z         | t <sub>BHZ</sub> | 0    | 18   | ns   | 7,8,9 |
| Output disable to output in high-Z | t <sub>онz</sub> | 0    | 18   | ns   | 7,8,9 |

Note 7. This parameter is sampled and not 100% tested.

8. At any given temperature and voltage condition,  $t_{CHZ}$  max is less than  $t_{CLZ}$  min,  $t_{BHZ}$  max is less than  $t_{BLZ}$  min, and  $t_{OHZ}$  max is less than  $t_{OLZ}$  min, for any device.

9.  $t_{CHZ}$ ,  $t_{BHZ}$  and  $t_{OHZ}$  are defined as the time when the I/O pins enter a high-impedance state and are not referred to the I/O levels.



#### Write Cycle

| Parameter                          | Symbol           | Min. | Max. | Unit | Note  |
|------------------------------------|------------------|------|------|------|-------|
| Write cycle time                   | t <sub>wc</sub>  | 45   | —    | ns   |       |
| Address valid to write end         | t <sub>AW</sub>  | 35   | —    | ns   |       |
| Chip select to write end           | t <sub>CW</sub>  | 35   | —    | ns   |       |
| Write pulse width                  | t <sub>WP</sub>  | 35   | —    | ns   | 10    |
| LB#,UB# valid to write end         | t <sub>BW</sub>  | 35   | _    | ns   |       |
| Address setup time to write start  | t <sub>AS</sub>  | 0    | _    | ns   |       |
| Write recovery time from write end | t <sub>wr</sub>  | 0    | _    | ns   |       |
| Data to write time overlap         | t <sub>DW</sub>  | 25   | _    | ns   |       |
| Data hold from write end           | t <sub>DH</sub>  | 0    | _    | ns   |       |
| Output enable from write end       | tow              | 5    | _    | ns   | 11    |
| Output disable to output in high-Z | t <sub>онz</sub> | 0    | 18   | ns   | 11,12 |
| Write to output in high-Z          | t <sub>wнz</sub> | 0    | 18   | ns   | 11,12 |

Note 10.  $t_{WP}$  is the interval between write start and write end.

A write starts when all of (CS#), (WE#) and (one or both of LB# and UB#) become active. A write is performed during the overlap of a low CS#, a low WE# and a low LB# or a low UB#. A write ends when any of (CS#), (WE#) or (one or both of LB# and UB#) becomes inactive.

11. This parameter is sampled and not 100% tested.

12.  $t_{OHZ}$  and  $t_{WHZ}$  are defined as the time when the I/O pins enter a high-impedance state and are not referred to the I/O levels.



## **Timing Waveforms**

**Read Cycle** 



Note 13.  $t_{CHZ}$ ,  $t_{BHZ}$  and  $t_{OHZ}$  are defined as the time when the I/O pins enter a high-impedance state and are not referred to the I/O levels.

- 14. This parameter is sampled and not 100% tested.
- 15. At any given temperature and voltage condition,  $t_{CHZ}$  max is less than  $t_{CLZ}$  min,  $t_{BHZ}$  max is less than  $t_{BLZ}$  min, and  $t_{OHZ}$  max is less than  $t_{OLZ}$  min, for any device.





#### Write Cycle (1) (WE# CLOCK, OE#="H" while writing)

Note 16.  $t_{WP}$  is the interval between write start and write end.

A write starts when all of (CS#), (WE#) and (one or both of LB# and UB#) become active. A write is performed during the overlap of a low CS#, a low WE# and a low LB# or a low UB#. A write ends when any of (CS#), (WE#) or (one or both of LB# and UB#) becomes inactive.

- 17.  $t_{OHZ}$  and  $t_{WHZ}$  are defined as the time when the I/O pins enter a high-impedance state and are not referred to the I/O levels.
- 18. This parameter is sampled and not 100% tested.
- 19. During this period, I/O pins are in the output state so input signals must not be applied to the I/O pins.







Note 20.  $t_{WP}$  is the interval between write start and write end.

A write starts when all of (CS#), (WE#) and (one or both of LB# and UB#) become active.

A write is performed during the overlap of a low CS#, a low WE# and a low LB# or a low UB#.

A write ends when any of (CS#), (WE#) or (one or both of LB# and UB#) becomes inactive.

- 21. t<sub>WHZ</sub> is defined as the time when the I/O pins enter a high-impedance state and are not referred to the I/O levels.
- 22. This parameter is sampled and not 100% tested.
- 23. During this period, I/O pins are in the output state so input signals must not be applied to the I/O pins.



## Write Cycle (3) (CS# CLOCK)



Note 24.  $t_{WP}$  is the interval between write start and write end.

A write starts when all of (CS#), (WE#) and (one or both of LB# and UB#) become active. A write is performed during the overlap of a low CS#, a low WE# and a low LB# or a low UB#. A write ends when any of (CS#), (WE#) or (one or both of LB# and UB#) becomes inactive.



### Write Cycle (4) (LB#,UB# CLOCK)



Note 25.  $t_{WP}$  is the interval between write start and write end.

A write starts when all of (CS#), (WE#) and (one or both of LB# and UB#) become active. A write is performed during the overlap of a low CS#, a low WE# and a low LB# or a low UB#. A write ends when any of (CS#), (WE#) or (one or both of LB# and UB#) becomes inactive.



| Low V <sub>CC</sub> E | Data Retention | Characteristics |
|-----------------------|----------------|-----------------|
|-----------------------|----------------|-----------------|

| Parameter                            | Symbol           | Min. | Тур.               | Max. | Unit | Test conditions <sup>*27</sup>                                                                          |                                                                 |  |
|--------------------------------------|------------------|------|--------------------|------|------|---------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|--|
| V <sub>CC</sub> for data retention   | V <sub>DR</sub>  | 1.5  | _                  | _    | V    | Vin ≥ 0V,<br>(1) CS# ≥ V <sub>CC</sub> -0.2V or<br>(2) LB# = UB# ≥ V <sub>CC</sub> -0.2V,<br>CS# ≤ 0.2V |                                                                 |  |
|                                      |                  | _    | 0.4 <sup>*26</sup> | 2    | μA   | ~+25°C                                                                                                  |                                                                 |  |
| Data retention current               | ICCDR            | _    | —                  | 3    | μA   | ~+40°C                                                                                                  | $V_{CC}$ =3.0V, Vin ≥ 0V,<br>(1) CS# ≥ V <sub>CC</sub> -0.2V or |  |
|                                      |                  | _    | _                  | 5    | μA   | ~+70°C                                                                                                  | (2) LB# = UB# ≥ V <sub>CC</sub> -0.2V,<br>CS# ≤ 0.2V            |  |
|                                      |                  | —    | _                  | 7    | μA   | ~+85°C                                                                                                  | 00// = 0.21                                                     |  |
| Chip deselect time to data retention | t <sub>CDR</sub> | 0    | _                  | _    | ns   | See retention waveform.                                                                                 |                                                                 |  |
| Operation recovery time              | t <sub>R</sub>   | 5    | _                  | _    | ms   |                                                                                                         |                                                                 |  |

Note 26. Typical parameter indicates the value for the center of distribution at 3.0V (Ta=25°C), and not 100% tested.

27. CS# controls address buffer, WE# buffer, OE# buffer, LB# buffer, UB# buffer and I/O buffer. If CS# controls data retention mode, Vin levels (address, WE#, OE#, LB#,UB#, I/O) can be in the high-impedance state.

#### Low Vcc Data Retention Timing Waveforms (CS# controlled)



#### Low Vcc Data Retention Timing Waveforms (LB#,UB# controlled)





| <b>Revision History</b> |
|-------------------------|
|-------------------------|

## RMLV0414E Series Data Sheet

|      |           | Description |                                                                                        |
|------|-----------|-------------|----------------------------------------------------------------------------------------|
| Rev. | Date      | Page        | Summary                                                                                |
| 1.00 | 2014.2.27 | _           | First edition issued                                                                   |
| 2.00 | 2016.1.12 | 1           | Changed section from "Part Name Information" to "Orderable part number<br>information" |
|      |           |             |                                                                                        |
|      |           |             |                                                                                        |

#### Notice

- Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or "
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.

"Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc.

- Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics.
- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics products.
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

Refer to "http://www.renesas.com/" for the latest and detailed information.

## RENESAS

#### SALES OFFICES

## Renesas Electronics Corporation

http://www.renesas.com

Renease Electronics Canada Limited 251 Yonge Street, Suite 309 Richmond Hill, Ontario Canada L4C 9T3 Tei: +1-005-528 Foret, Suite 309 Richmond Hill, Ontario Canada L4C 9T3 Tei: +1-005-5287-2004 Renease Electronics Canada Limited 251 Yonge Street, Suite 309 Richmond Hill, Ontario Canada L4C 9T3 Tei: +1-005-237-2004 Renease Electronics Curope Limited Dukes Meadow, Milboard Road, Bourne End. Buokinghamshire, SL8 5FH, U.K Tei: +44-11628-586-100, Fax: +144-1628-585-900 Renease Electronics Curope GmbH Arcadiastrasse 10, 40472 Dusseldorf, Germany Tei: +49-211-6503-0, Fax: +49-211-6503-1327 Renease Electronics (China) Co., Ltd. Room 1709, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tei: +49-211-6503-0, Fax: +68-10-8235-7679 Renease Electronics (Shanghai) Co., Ltd. Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333 Tei: +86-21-2226-0888, Fax: +86-21-2226-0999 Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333 Tei: +86-21-2226-6888, Fax: +86-21-2226-0999 Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333 Tei: +86-21-2226-6888, Fax: +852 2886-902 Renease Electronics Chang Kong Limited Unit 1601-1611, 16/F, Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tei: +852-2155-6908, Fax: +852 2886-902 Renease Electronics Singapore Pte, Ltd. 80 Bendemeer Road, Unit 100-624 Pt/litu Innovation Centre, Singapore 339949 Tei: +868-2175-9900, Fax: +66-213-0300 Renease Electronics Malaysia Stn.Bhd. Unit 1207, Block R, Menara Amoorp, Amoorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tei: +60-37955-9300, Fax: +60-37955-9510 Renease Electronics Malaysia Stn.Bhd. Unit 1207, Block R, Menara Amoorp, Amoorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tei: +60-37955-9300, Fax: +60-37955-9510 Renease Electronics Malaysia Stn.Bhd. Unit 1207, B

## **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for SRAM category:

Click to view products by Renesas manufacturer:

Other Similar products are found below :

5962-8855206XA CY6116A-35DMB CY7C128A-45DMB CY7C1461KV33-133AXI CY7C199-45LMB CYDM128B16-55BVXIT GS8161Z36DD-200I GS88237CB-200I R1QDA7236ABB-20IB0 RMLV0408EGSB-4S2#AA0 IS64WV3216BLL-15CTLA3 IS66WVE4M16ECLL-70BLI PCF8570P K6T4008C1B-GB70 CY7C1353S-100AXC AS6C8016-55BIN 515712X IS62WV51216EBLL-45BLI IS63WV1288DBLL-10HLI IS66WVE2M16ECLL-70BLI 47L16-E/SN IS66WVE4M16EALL-70BLI IS62WV6416DBLL-45BLI IS61WV102416DBLL-10TLI CY7C1381KV33-100AXC CY7C1381KV33-100BZXI CY7C1373KV33-100AXC CY7C1381KVE33-133AXI CY7C4042KV13-933FCXC 8602501XA 5962-3829425MUA 5962-8855206YA 5962-8866201XA 5962-8866201YA 5962-8866204TA 5962-8866206MA 5962-8866207NA 5962-8866208UA 5962-8872502XA 5962-8959836MZA 5962-8959841MZA 5962-9062007MXA 5962-9161705MXA N08L63W2AB7I 7130LA100PDG GS81284Z36B-250I M38510/28902BVA IS62WV12816ALL-70BLI 5962-8971203XA 5962-8971202ZA