## Dual Digitally Controlled Potentiometer (XDCP ${ }^{\text {™ }}$ )

## FEATURES

- Two XDCPs in one package
- 2-wire serial interface
- Register oriented format, 8 registers total
-Directly write wiper position
—Read wiper position
—Store as many as four positions per pot
- Instruction format
—Quick transfer of register contents to resistor array
- Direct write cell
-Endurance-100,000 writes per bit per register
- Resistor array values
$-2 k \Omega, 10 k \Omega, 50 k \Omega$
- Resolution: 64 taps each pot
- 20 Ld plastic DIP and 20 Ld SOIC packages
- Pb-free plus anneal available (RoHS compliant)


## DESCRIPTION

The X9221A integrates two digitally controlled potentiometers (XDCP) on a monolithic CMOS integrated microcircuit.

The digitally controlled potentiometer is implemented using 63 resistive elements in a series array. Between each element are tap points connected to the wiper terminal through switches. The position of the wiper on the array is controlled by the user through the 2-wire bus interface. Each potentiometer has associated with it a volatile Wiper Counter Register (WCR) and 2 nonvolatile Data Registers (DR0:DR1) that can be directly written to and read by the user. The contents of the WCR controls the position of the wiper on the resistor array through the switches. Power up recalls the contents of DRO to the WCR.

The XDCP can be used as a three-terminal potentiometer or as a two-terminal variable resistor in a wide variety of applications including control, parameter adjustments, and signal processing.

## BLOCK DIAGRAM



## Ordering Information

| PART NUMBER | PART MARKING | $\mathrm{V}_{\mathrm{CC}}$ LIMITS <br> (V) | $\mathrm{R}_{\text {TOTAL }}(\mathbf{k})$ | TEMP RANGE ( ${ }^{\circ} \mathrm{C}$ ) | PACKAGE | PKG. DWG. \# |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| X9221AYS | X9221AYS | $5 \pm 10 \%$ | 2 | 0 to +70 | 20 Ld SOIC (300MIL) | MDP0027 |
| X9221AYSZ (Note) | X9221AYS Z |  |  | 0 to +70 | 20 Ld SOIC (300MIL) (Pb-Free) | MDP0027 |
| X9221AYSI* | X9221AYSI |  |  | -40 to +85 | 20 Ld SOIC (300MIL) | MDP0027 |
| X9221AYSIZ* (Note) | X9221AYSI Z |  |  | -40 to +85 | 20 Ld SOIC (300MIL) (Pb-Free) | MDP0027 |
| X9221AWS* | X9221AWS |  | 10 | 0 to +70 | 20 Ld SOIC (300MIL) | MDP0027 |
| X9221AWSZ* (Note) | X9221AWS Z |  |  | 0 to +70 | 20 Ld SOIC (300MIL) (Pb-Free) | MDP0027 |
| X9221AWSI* | X9221AWSI |  |  | -40 to +85 | 20 Ld SOIC (300MIL) | MDP0027 |
| X9221AWSIZ* (Note) | X9221AWSI Z |  |  | -40 to +85 | 20 Ld SOIC (300MIL) (Pb-Free) | MDP0027 |
| X9221AUP | X9221AUP |  | 50 | 0 to +70 | 20 Ld PDIP | MDP0031 |
| X9221AUPZ (Note) | X9221AUPZ |  |  | 0 to +70 | 20 Ld PDIP (Pb-Free) | MDP0031 |
| X9221AUPI | X9221AUPI |  |  | -40 to +85 | 20 Ld PDIP | MDP0031 |
| X9221AUPIZ (Note) | X9221AUPIZ |  |  | -40 to +85 | 20 Ld PDIP (Pb-Free) | MDP0031 |
| X9221AUSI* | X9221AUSI |  |  | -40 to +85 | 20 Ld SOIC (300MIL) | MDP0027 |
| X9221AUSIZ* (Note) | X9221AUSI Z |  |  | -40 to +85 | 20 Ld SOIC (300MIL) (Pb-Free) | MDP0027 |

*Add "T1" suffix for tape and reel.
NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and $100 \%$ matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb -free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

## PIN DESCRIPTIONS

## Host Interface Pins

## Serial Clock (SCL)

The SCL input is used to clock data into and out of the X9221A.

## Serial Data (SDA)

SDA is a bidirectional pin used to transfer data into and out of the device. It is an open drain output and may be wire-ORed with any number of open drain or open collector outputs. An open drain output requires the use of a pull-up resistor. For selecting typical values, refer to the guidelines for calculating typical values on the bus pull-up resistors graph.

## Address

The Address inputs are used to set the least significant 4 bits of the 8 -bit slave address. A match in the slave address serial data stream must be made with the Address input in order to initiate communication with the X9221A

## Potentiometer Pins

## $\mathrm{V}_{\mathrm{H}} / \mathrm{R}_{\mathrm{H}}\left(\mathrm{V}_{\mathrm{H} 0} / \mathrm{R}_{\mathrm{H} 0}-\mathrm{V}_{\mathrm{H} 1} / \mathrm{R}_{\mathrm{H} 1}\right), \mathrm{V}_{\mathrm{L}} / \mathrm{R}_{\mathrm{L}}\left(\mathrm{V}_{\mathrm{L} 0} / \mathrm{R}_{\mathrm{L}-}-\mathrm{V}_{\mathrm{L} 1} / \mathrm{R}_{\mathrm{L} 1}\right)$

 The $V_{H} / R_{H}$ and $V_{L} / R_{L}$ inputs are equivalent to the terminal connections on either end of a mechanical potentiometer.
## $\mathrm{V}_{\mathrm{W}} / \mathrm{R}_{\mathrm{W}}\left(\mathrm{V}_{\mathrm{W} 0} / \mathrm{R}_{\mathrm{W} 0}-\mathrm{V}_{\mathrm{W} 1} / \mathrm{R}_{\mathrm{W} 1}\right)$

The wiper outputs are equivalent to the wiper output of a mechanical potentiometer.

## PIN CONFIGURATION



## PIN NAMES

| Symbol | Description |
| :--- | :--- |
| SCL | Serial Clock |
| SDA | Serial Data |
| $\mathrm{A} 0-\mathrm{A} 3$ | Address |
| $\mathrm{V}_{\mathrm{H} 0} / R_{\mathrm{H} 0}-\mathrm{V}_{\mathrm{H} 1} / R_{\mathrm{H} 1}$, <br> $\mathrm{V}_{\mathrm{L}} / R_{\mathrm{H} 0}-\mathrm{V}_{\mathrm{L} 1} / R_{\mathrm{LO}}$ | Potentiometers <br> (terminal equivalent) |
| $\mathrm{V}_{\mathrm{W} 0} / R_{\mathrm{W} 0}-\mathrm{V}_{\mathrm{W} 1} / \mathrm{R}_{\mathrm{W} 1}$ | Potentiometers <br> (wiper equivalent) |
| RES | Reserved (Do not connect) |

## PRINCIPLES OF OPERATION

The X9221A is a highly integrated microcircuit incorporating two resistor arrays, their associated registers and counters and the serial interface logic providing direct communication between the host and the XDCP potentiometers.

## Serial Interface

The X9221A supports a bidirectional bus oriented protocol. The protocol defines any device that sends data onto the bus as a transmitter and the receiving device as the receiver. The device controlling the transfer is a master and the device being controlled is the slave. The master will always initiate data transfers and provide the clock for both transmit and receive operations. Therefore, the X9221A will be considered a slave device in all applications.

## Clock and Data Conventions

Data states on the SDA line can change only during SCL LOW periods (tLOW). SDA state changes during SCL HIGH are reserved for indicating start and stop conditions.

## Start Condition

All commands to the X9221A are preceded by the start condition, which is a HIGH to LOW transition of SDA while SCL is HIGH ( $\mathrm{t}_{\mathrm{HIGH}}$ ). The X9221A continuously monitors the SDA and SCL lines for the start condition, and will not respond to any command until this condition is met.

## Stop Condition

All communications must be terminated by a stop condition, which is a LOW to HIGH transition of SDA while SCL is HIGH.

## Acknowledge

Acknowledge is a software convention used to provide a positive handshake between the master and slave devices on the bus to indicate the successful receipt of data. The transmitting device, either the master or the slave, will release the SDA bus after transmitting eight bits. The master generates a ninth clock cycle and during this period the receiver pulls the SDA line LOW to acknowledge that it successfully received the eight bits of data. See Figure 7.

The X9221A will respond with an acknowledge after recognition of a start condition and its slave address and once again after successful receipt of the command byte. If the command is followed by a data byte the X9221A will respond with a final acknowledge.

## Array Description

The X9221A is comprised of two resistor arrays. Each array contains 63 discrete resistive segments that are connected in series. The physical ends of each array are equivalent to the fixed terminals of a mechanical potentiometer ( $\mathrm{V}_{\mathrm{H}} / \mathrm{R}_{\mathrm{H}}$ and $\mathrm{V}_{\mathrm{L}} / R_{\mathrm{L}}$ inputs).

At both ends of each array and between each resistor segment is a FET switch connected to the wiper $\left(\mathrm{V}_{\mathrm{W}} / R_{\mathrm{W}}\right)$ output. Within each individual array only one switch may be turned on at a time. These switches are controlled by the Wiper Counter Register (WCR). The six least significant bits of the WCR are decoded to select, and enable, one of sixty-four switches.

The WCR may be written directly, or it can be changed by transferring the contents of one of four associated data registers into the WCR. These data registers and the WCR can be read and written by the host system.

## Device Addressing

Following a start condition the master must output the address of the slave it is accessing. The most significant four bits of the slave address are the device type identifier (refer to Figure 1 below). For the X9221A this is fixed as 0101[B].

## Figure 1. Slave Address



The next four bits of the slave address are the device address. The physical device address is defined by the state of the A0-A3 inputs. The X9221A compares the serial data stream with the address input state; a successful compare of all four address bits is required for the X9221A to respond with an acknowledge.

## Acknowledge Polling

The disabling of the inputs, during the internal nonvolatile write operation, can be used to take advantage of the typical 5 ms EEPROM write cycle time. Once the stop condition is issued to indicate the end of the nonvolatile write command the X9221A initiates the internal write cycle. ACK polling can be initiated immediately. This involves issuing the start condition followed by the device slave address. If the X9221A is still busy with the write operation no ACK will be returned. If the X9221A has completed the write operation an ACK will be returned and the master can then proceed with the next operation.

Flow 1. ACK Polling Sequence


## Instruction Structure

The next byte sent to the X9221A contains the instruction and register pointer information. The four most significant bits are the instruction. The next four bits point to one of two pots and when applicable they point to one of four associated registers. The format is shown below in Figure 2.

Figure 2. Instruction Byte Format


The four high order bits define the instruction. The sixth bit ( PO ) selects which one of the two potentiometers is to be affected by the instruction. The last two bits ( R 1 and R 0 ) select one of the four registers that is to be acted upon when a register oriented instruction is issued.

Four of the nine instructions end with the transmission of the instruction byte. The basic sequence is illustrated in Figure 3. These two-byte instructions exchange data between the WCR and one of the data registers. A transfer from a data register to a WCR is essentially a write to a static RAM. The response of the wiper to this action will be delayed ISTPWV. A transfer from WCR's current wiper position to a data register is a write to nonvolatile memory and takes a minimum of twR to complete. The transfer can occur between either potentiometer and their associated registers or it may occur between both of the potentiometers and one of their associated registers.

Four instructions require a three-byte sequence to complete. These instructions transfer data between the host and the X9221A; either between the host and one of the data registers or directly between the host and the WCR. These instructions are: Read WCR, read the current wiper position of the selected pot; Write WCR, change current wiper position of the selected pot; Read Data Register, read the contents of the selected nonvolatile register; Write Data Register, write a new value to the selected data register. The sequence of operations is shown in Figure 4.

The Increment/Decrement command is different from the other commands. Once the command is issued and the X9221A has responded with an acknowledge, the master can clock the selected wiper up and/or down in one segment steps; thereby, providing a fine
tuning capability to the host. For each SCL clock pulse ( $\mathrm{t}_{\mathrm{HIGH}}$ ) while SDA is HIGH, the selected wiper will move one resistor segment towards the $\mathrm{V}_{\mathrm{H}} / \mathrm{R}_{\mathrm{H}}$ terminal. Similarly, for each SCL clock pulse while SDA is

LOW, the selected wiper will move one resistor segment towards the $V_{L} / R_{L}$ terminal. A detailed illustration of the sequence and timing for this operation are shown in Figures 5 and 6 respectively.

Figure 3. Two-Byte Command Sequence


Figure 4. Three-Byte Command Sequence


Figure 5. Increment/Decrement Command Sequined


Figure 6. Increment/Decrement Timing Limits


Table 1. Instruction Set

| Instruction |  |  |  |  |  |  |  | Instruction Format | Operation |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :--- |

Note: (7) N/A = Not applicable or don't care; that is, a data register is not involved in the operation and need not be addressed (typical)

Figure 7. Acknowledge Response from Receiver


## DETAILED OPERATION

Both XDCP potentiometers share the serial interface and share a common architecture. Each potentiometer is comprised of a resistor array, a wiper counter register and four data registers. A detailed discussion of the register organization and array operation follows.

## Wiper Counter Register

The X9221A contains two wiper counter registers (WCR), one for each XDCP potentiometer. The WCR can be envisioned as a 6-bit parallel and serial load counter with its outputs decoded to select one of sixtyfour switches along its resistor array. The contents of the WCR can be altered in four ways: it may be written directly by the host via the Write WCR instruction (serial load); it may be written indirectly by transferring the contents of one of four associated data registers via the XFR Data Register instruction (parallel load); it can be modified one step at a time by the Increment/ Decrement instruction; finally, it is loaded with the contents of its data register zero ( RO ) upon power-up.

The WCR is a volatile register; that is, its contents are lost when the X9221A is powered-down. Although the register is automatically loaded with the value in RO upon power-up, it should be noted this may be different from the value present at power-down.

## Data Registers

Each potentiometer has four nonvolatile data registers. These can be read or written directly by the host and data can be transferred between any of the four data registers and the WCR. It should be noted all operations changing data in one of these registers is a nonvolatile operation and will take a maximum of 10 ms .

If the application does not require storage of multiple settings for the potentiometer, these registers can be used as regular memory locations that could possibly store system parameters or user preference data.

Figure 8. Detailed Potentiometer Block Diagram


## ABSOLUTE MAXIMUM RATINGS



## RECOMMENDED OPERATING CONDITIONS

| Temp | Min. | Max. |
| :---: | :---: | :---: |
| Commercial | $0^{\circ} \mathrm{C}$ | $+70^{\circ} \mathrm{C}$ |
| Industrial | $-40^{\circ} \mathrm{C}$ | $+85^{\circ} \mathrm{C}$ |

## COMMENT

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only; functional operation of the device (at these or any other conditions above those indicated in the operational sections of this specification) is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

ANALOG CHARACTERISTICS (Over recommended operating conditions unless otherwise stated.)

| Symbol | Parameter | Limits |  |  |  | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. | Unit |  |
| $\mathrm{R}_{\text {TOTAL }}$ | End to End Resistance | -20 |  | +20 | \% |  |
|  | Power Rating |  |  | 50 | mW | $+25^{\circ} \mathrm{C}$, each pot |
| Iw | Wiper Current | -3 |  | +3 | mA |  |
| RW | Wiper Resistance |  | 40 | 130 | $\Omega$ | Wiper Current $= \pm 1 \mathrm{~mA}$ |
| $\mathrm{V}_{\text {TERM }}$ | Voltage on any $\mathrm{V}_{\mathrm{H}} / \mathrm{R}_{\mathrm{H}}, \mathrm{V}_{\mathrm{W}} / \mathrm{R}_{\mathrm{W}}$ or $V_{\mathrm{L}} / \mathrm{R}_{\mathrm{L}}$ Pin | $-3.0$ |  | +5 | V |  |
|  | Noise |  | $\leq 120$ |  | dBV | Ref: 1V |
|  | Resolution |  | 1.6 |  | \% | See Note 5 |
|  | Absolute Linearity ${ }^{(1)}$ | -1 |  | +1 | M ${ }^{(3)}$ |  |
|  | Relative Linearity ${ }^{(2)}$ | -0.2 |  | +0.2 | M ${ }^{(3)}$ | $\mathrm{V}_{\mathrm{w}(\mathrm{n}+1)}-\left[\mathrm{V}_{\mathrm{w}(\mathrm{n})+\mathrm{Ml}}\right]$ |
|  | Temperature Coefficient |  | $\pm 300$ |  | ppm $/{ }^{\circ} \mathrm{C}$ | See Note 5 |
|  | Radiometric Temperature Coefficient |  |  | $\pm 20$ | ppm $/{ }^{\circ} \mathrm{C}$ | See Note 5 |
| $\mathrm{CH} / \mathrm{C}_{\mathrm{L}} / \mathrm{C}_{\mathrm{W}}$ | Potentiometer Capacitances |  | 10/10/25 |  | pF | See circuit \#3 |

D.C. OPERATING CHARACTERISTICS (Over recommended operating conditions unless otherwise stated.)

| Symbol | Parameter | Limits |  |  |  | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. | Unit |  |
| ICC | Supply Current (Active) |  |  | 3 | mA | $\mathrm{f}_{\text {SCL }}=100 \mathrm{kHz}$, SDA $=$ Open, Other Inputs $=\mathrm{V}_{\text {SS }}$ |
| ISB | $\mathrm{V}_{\text {CC }}$ Current (Standby) |  | 200 | 500 | $\mu \mathrm{A}$ | SCL $=$ SDA $=\mathrm{V}_{\text {CC }}$, Addr. $=\mathrm{V}_{\text {SS }}$ |
| $\mathrm{ILI}^{\prime}$ | Input Leakage Current |  |  | 10 | $\mu \mathrm{A}$ | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {SS }}$ to $\mathrm{V}_{\mathrm{CC}}$ |
| lo | Output Leakage Current |  |  | 10 | $\mu \mathrm{A}$ | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {SS }}$ to $\mathrm{V}_{\text {CC }}$ |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage | 2 |  | $\mathrm{V}_{\mathrm{CC}}+1$ | V |  |
| $\mathrm{V}_{\mathrm{IL}}$ | Input LOW Voltage | -1 |  | 0.8 | V |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage |  |  | 0.4 | V | $\mathrm{I}_{\mathrm{OL}}=3 \mathrm{~mA}$ |

Notes: (1) Absolute Linearity is utilized to determine actual wiper voltage versus expected voltage as determined by wiper position when used as a potentiometer.
(2) Relative Linearity is utilized to determine the actual change in voltage between two successive tap positions when used as a potentiometer. It is a measure of the error in step size.
(3) $\mathrm{MI}=\mathrm{RTOT} / 63$ or $\left(\mathrm{V}_{\mathrm{H}} / \mathrm{R}_{\mathrm{H}}-\mathrm{V}_{\mathrm{L}} / \mathrm{R}_{\mathrm{L}}\right) / 63$, single pot

ENDURANCE AND DATA RETENTION

| Parameter | Min. | Unit |
| :---: | :---: | :---: |
| Minimum endurance | 100,000 | Data changes per bit per register |
| Data retention | 100 | years |

## CAPACITANCE

| Symbol | Parameter | Max. | Unit | Test Conditions |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{1 / \mathrm{O}^{(5)}}{ }^{(5)}$ | Input/output capacitance (SDA) | 8 | pF | $\mathrm{V}_{\text {I/O }}=0 \mathrm{~V}$ |
| $\mathrm{C}_{\text {IN }}{ }^{(5)}$ | Input capacitance (A0, A1, A2, A3 and SCL) | 6 | pF | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ |

## POWER-UP TIMING

| Symbol | Parameter | Min. | Max. | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{t}_{\text {PUR }}{ }^{(6)}$ | Power-up to initiation of read operation |  | 1 | ms |
| $\mathrm{t}_{\text {PUW }}{ }^{(6)}$ | Power-up to initiation of write operation |  | 5 | ms |
| $\mathrm{t}_{\mathrm{R}} \mathrm{V}_{\mathrm{CC}}$ | $\mathrm{V}_{\mathrm{CC}}$ Power-up ramp rate | 0.2 | 50 | $\mathrm{~V} / \mathrm{ms}$ |

Notes: (5) This parameter is periodically sampled and not $100 \%$ tested.
(6) $t_{\text {PUR }}$ and tPUW are the delays required from the time $\mathrm{V}_{\mathrm{CC}}$ is stable until the specified operation can be initiated. These parameters are periodically sampled and not $100 \%$ tested.

Power Up Requirements (Power up sequencing can affect correct recall of the wiper registers)
The preferred power-on sequence is as follows: First $\mathrm{V}_{\mathrm{CC}}$, then the potentiometer pins. It is suggested that $\mathrm{V}_{\mathrm{CC}}$ reach $90 \%$ of its final value before power is applied to the potentiometer pins. The $V_{C C}$ ramp rate specification should be met, and any glitches or slope changes in the $\mathrm{V}_{\mathrm{CC}}$ line should be held to $<100 \mathrm{mV}$ if possible. Also, $\mathrm{V}_{\mathrm{CC}}$ should not reverse polarity by more than 0.5 V .

## A.C. CONDITIONS OF TEST

| Input pulse levels | $\mathrm{V}_{\mathrm{CC}} \times 0.1$ to $\mathrm{V}_{\mathrm{CC}} \times 0.9$ |
| :--- | :--- |
| Input rise and fall times | 10 ns |
| Input and output timing levels | $\mathrm{V}_{\mathrm{CC}} \times 0.5$ |

## SYMBOL TABLE

| WAVEFORM | INPUTS | OUTPUTS |
| :---: | :---: | :---: |
|  | Must be steady | Will be steady |
| $\pi /$ | May change from LOW to HIGH | Will change from LOW to HIGH |
| $\nabla$ | May change from HIGH to LOW | Will change from HIGH to LOW |
| XX | Don't Care: <br> Changes <br> Allowed | Changing: State Not Known |
|  | N/A | Center Line is High Impedance |

Equivalent A.C. Test Circuit


## Circuit \#3 SPICE Macro Model



Guidelines for Calculating Typical Values of Bus Pull-Up Resistors

A.C. CHARACTERISTICS (Over recommended operating conditions unless otherwise stated)

| Symbol | Parameter | Limits |  | Unit | Reference Figure |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. |  |  |
| $\mathrm{f}_{\text {SCL }}$ | SCL clock frequency | 0 | 100 | kHz | 10 |
| t LOW | Clock LOW period | 4700 |  | ns | 10 |
| $\mathrm{t}_{\mathrm{HIGH}}$ | Clock HIGH period | 4000 |  | ns | 10 |
| $\mathrm{t}_{\mathrm{R}}$ | SCL and SDA rise time |  | 1000 | ns | 10 |
| $\mathrm{t}_{\mathrm{F}}$ | SCL and SDA fall time |  | 300 | ns | 10 |
| $\mathrm{T}_{\mathrm{i}}$ | Noise suppression time constant (glitch filter) |  | 100 | ns | 10 |
| tsu:STA | Start condition setup time (for a repeated start condition) | 4700 |  | ns | 10 \& 12 |
| $t_{\text {HD: }}$ STA | Start condition hold time | 4000 |  | ns | 10 \& 12 |
| tSU:DAT | Data in setup time | 250 |  | ns | 10 |
| $\mathrm{t}_{\mathrm{HD}: \text { DAT }}$ | Data in hold time | 0 |  | ns | 10 |
| $\mathrm{t}_{\mathrm{AA}}$ | SCL LOW to SDA data out valid | 300 | 3500 | ns | 11 |
| ${ }_{\text {t }}{ }^{\text {d }}$ | Data out hold time | 300 |  | ns | 11 |
| tsu:STO | Stop condition setup time | 4700 |  | ns | 10 \& 12 |
| $t_{\text {BUF }}$ | Bus free time prior to new transmission | 4700 |  | ns | 10 |
| $t_{\text {WR }}$ | Write cycle time (nonvolatile write operation) |  | 10 | ms | 13 |
| tsTPWV | Wiper response time from stop generation |  | 1000 | $\mu \mathrm{s}$ | 13 |
| ${ }^{\text {c CLWV }}$ | Wiper response from SCL LOW |  | 500 | $\mu \mathrm{s}$ | 6 |

## TIMING DIAGRAMS

Figure 10. Input Bus Timing


Figure 11. Output Bus Timing


Figure 12. Start Stop Timing


Figure 13. Write Cycle and Wiper Response Timing


## Small Outline Package Family (SO)



DETAIL X
MDP0027
SMALL OUTLINE PACKAGE FAMILY (SO)

| SYMBOL | SO-8 | SO-14 | SO16 <br> $(\mathbf{0 . 1 5 0 " )}$ | SO16 (0.300") <br> $(\mathbf{S O L - 1 6 )}$ | SO20 <br> $(\mathbf{S O L - 2 0})$ | SO24 <br> $(\mathbf{S O L - 2 4 )}$ | SO28 <br> $(\mathbf{S O L - 2 8})$ | TOLERANCE | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A | 0.068 | 0.068 | 0.068 | 0.104 | 0.104 | 0.104 | 0.104 | MAX | - |
| A1 | 0.006 | 0.006 | 0.006 | 0.007 | 0.007 | 0.007 | 0.007 | $\pm 0.003$ | - |
| A2 | 0.057 | 0.057 | 0.057 | 0.092 | 0.092 | 0.092 | 0.092 | $\pm 0.002$ | - |
| b | 0.017 | 0.017 | 0.017 | 0.017 | 0.017 | 0.017 | 0.017 | $\pm 0.003$ | - |
| c | 0.009 | 0.009 | 0.009 | 0.011 | 0.011 | 0.011 | 0.011 | $\pm 0.001$ | - |
| D | 0.193 | 0.341 | 0.390 | 0.406 | 0.504 | 0.606 | 0.704 | $\pm 0.004$ | 1,3 |
| E | 0.236 | 0.236 | 0.236 | 0.406 | 0.406 | 0.406 | 0.406 | $\pm 0.008$ | - |
| E1 | 0.154 | 0.154 | 0.154 | 0.295 | 0.295 | 0.295 | 0.295 | $\pm 0.004$ | 2,3 |
| e | 0.050 | 0.050 | 0.050 | 0.050 | 0.050 | 0.050 | 0.050 | Basic | - |
| L | 0.025 | 0.025 | 0.025 | 0.030 | 0.030 | 0.030 | 0.030 | $\pm 0.009$ | - |
| L1 | 0.041 | 0.041 | 0.041 | 0.056 | 0.056 | 0.056 | 0.056 | Basic | - |
| h | 0.013 | 0.013 | 0.013 | 0.020 | 0.020 | 0.020 | 0.020 | Reference | - |
| N | 8 | 14 | 16 | 16 | 20 | 24 | 28 | Reference | - |

NOTES:

1. Plastic or metal protrusions of $0.006^{\prime \prime}$ maximum per side are not included.
2. Plastic interlead protrusions of $0.010^{\prime \prime}$ maximum per side are not included.
3. Dimensions " $D$ " and " $E 1$ " are measured at Datum Plane " H ".
4. Dimensioning and tolerancing per ASME Y14.5M-1994

## Plastic Dual-In-Line Packages (PDIP)



## MDP0031

## PLASTIC DUAL-IN-LINE PACKAGE

| SYMBOL | PDIP8 | PDIP14 | PDIP16 | PDIP18 | PDIP20 | TOLERANCE | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A | 0.210 | 0.210 | 0.210 | 0.210 | 0.210 | MAX |  |
| A1 | 0.015 | 0.015 | 0.015 | 0.015 | 0.015 | MIN |  |
| A2 | 0.130 | 0.130 | 0.130 | 0.130 | 0.130 | $\pm 0.005$ |  |
| b | 0.018 | 0.018 | 0.018 | 0.018 | 0.018 | $\pm 0.002$ |  |
| b2 | 0.060 | 0.060 | 0.060 | 0.060 | 0.060 | $+0.010 /-0.015$ |  |
| c | 0.010 | 0.010 | 0.010 | 0.010 | 0.010 | $+0.004 /-0.002$ |  |
| D | 0.375 | 0.750 | 0.750 | 0.890 | 1.020 | $\pm 0.010$ | 1 |
| E | 0.310 | 0.310 | 0.310 | 0.310 | 0.310 | $+0.015 /-0.010$ | $\pm 0.005$ |
| E1 | 0.250 | 0.250 | 0.250 | 0.250 | 0.250 | Basic |  |
| e | 0.100 | 0.100 | 0.100 | 0.100 | 0.100 | Basic |  |
| eA | 0.300 | 0.300 | 0.300 | 0.300 | 0.300 | $\pm 0.025$ |  |
| eB | 0.345 | 0.345 | 0.345 | 0.345 | 0.345 | $\pm 0.010$ |  |
| L | 0.125 | 0.125 | 0.125 | 0.125 | 0.125 | Reference |  |
| N | 8 | 14 | 16 | 18 | 20 | Ren |  |

Rev. B 2/99
NOTES:

1. Plastic or metal protrusions of $0.010^{\prime \prime}$ maximum per side are not included.
2. Plastic interlead protrusions of $0.010^{\prime \prime}$ maximum per side are not included.
3. Dimensions E and eA are measured with the leads constrained perpendicular to the seating plane.
4. Dimension eB is measured with the lead tips unconstrained.
5. 8 and 16 lead packages have half end-leads as shown.

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems.
Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

[^0]For information regarding Intersil Corporation and its products, see www.intersil.com

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Digital Potentiometer ICs category:
Click to view products by Renesas manufacturer:
Other Similar products are found below :
604-00010 CAT5111VI-10-GT3 CAT5110TBI-10GT3 CAT5111LI-10-G CAT5112VI-50-GT3 X9C103S ISL22346WMVEP MAX5438EUB+T MAX5430BEKA+T MAX5430AEKA+T DS3930E+T\&R MAX5395NATA+T MAX5394MATA+T MAX5386NATE+T CAT5110TBI-50GT3 CAT5113ZI50 DS1801S+T\&R MAX5387NAUD+T CAT5112ZI-50-GT3 MAX5483EUD+T DS3501U+H MAX5437EUD+T CAT5137SDI-10GT3 CAT5111YI-10-GT3 MAX5434NEZT+T DS1809Z-010+C AD5144TRUZ10-EP MCP4451502E/ST MCP45HV31-503E/ST CAT5132ZI-50-GT3 MCP4251-503EML MCP4252-103EMF MCP4352-104EST MCP4452-103EST MCP4541T-104E/MS MCP4551T-103E/MS MCP4562T-103EMF MCP4562T-103EMS MCP4562T-503EMF MCP4631-502E/ST MCP4631T-103EST MCP4641-502E/ST MCP4651T-103E/ML MCP4651T-503E/ML MCP4652T-103EMF MCP4661T-503EML MCP4012T-202ECH MCP4023T-503ECH MCP4162-103E/SN MCP4331-502E/ST


[^0]:    Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

