# Low Noise, Low Power, 100 Taps, Digitally Controlled Potentiometer (XDCPTM) 

## X9317

The Intersil X9317 is a digitally controlled potentiometer (XDCP ${ }^{\text {TM }}$ ). The device consists of a resistor array, wiper switches, a control section, and nonvolatile memory. The wiper position is controlled by a 3-wire interface.
The potentiometer is implemented by a resistor array composed of 99 resistive elements and a wiper switching network. Between each element and at either end are tap points accessible to the wiper terminal. The position of the wiper element is controlled by the $\overline{\mathbf{C S}}, \mathrm{U} / \overline{\mathrm{D}}$, and $\overline{\mathrm{INC}}$ inputs. The position of the wiper can be stored in nonvolatile memory and then be recalled upon a subsequent power-up operation.

The device can be used as a three-terminal potentiometer for voltage control or as a two-terminal variable resistor for current control in a wide variety of applications.

## Applications

- LCD bias control
- DC bias adjustment
- Gain and offset trim
- Laser diode bias control
- Voltage regulator output control


## Features

- Solid-state potentiometer
- 3-wire serial up/down interface
- 100 wiper tap points
- Wiper position stored in nonvolatile memory and recalled on power-up
- 99 resistive elements
- Temperature compensated
- End-to-end resistance range $\pm 20 \%$
- Low power CMOS
- $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to 5.5 V , and $5 \mathrm{~V} \pm 10 \%$
- Standby current $<5 \mu \mathrm{~A}$
- High reliability
- Endurance, 100,000 data changes per bit
- Register data retention, 100 years
- $\mathrm{R}_{\text {TOTAL }}$ values $=10 \mathrm{k} \Omega, 50 \mathrm{k} \Omega, 100 \mathrm{k} \Omega$
- Packages
- 8 Ld SOIC, TSSOP, and MSOP
- Pb-free (RoHS compliant)


FIGURE 1. BLOCK DIAGRAM

## Ordering Information

| PART NUMBER (Notes 1, 2, 3) | PART MARKING | $\mathrm{V}_{\mathrm{CC}}$ LIMITS <br> (V) | $\mathbf{R}_{\text {TOTAL }}$ (k $\Omega$ ) | TEMPERATURE RANGE ( ${ }^{\circ} \mathrm{C}$ ) | PACKAGE (Pb-Free) | PKG. DWG. \# |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| X9317WM8Z | DCW | 5 $\pm 10 \%$ | 10 | 0 to +70 | 8 Ld MSOP | M8.118 |
| X9317WM8IZ | DCT |  |  | -40 to +85 | 8 Ld MSOP | M8.118 |
| X9317WS8Z | X9317W Z |  |  | 0 to +70 | 8 Ld SOIC | M8.15E |
| X9317WS8IZ | X9317W Z |  |  | -40 to +85 | 8 Ld SOIC | M8.15E |
| X9317WV8Z | 9317W Z |  |  | 0 to +70 | 8 Ld TSSOP | M8.173 |
| X9317WV8IZ | 9317W IZ |  |  | -40 to +85 | 8 Ld TSSOP | M8.173 |
| X9317UM8Z | DCS |  | 50 | 0 to +70 | 8 Ld MSOP | M8.118 |
| X9317UM8IZ | DCR |  |  | -40 to +85 | 8 Ld MSOP | M8.118 |
| X9317US8Z | X9317U Z |  |  | 0 to +70 | 8 Ld SOIC | M8.15E |
| X9317US8IZ | X9317U ZI |  |  | -40 to +85 | 8 Ld SOIC | M8.15E |
| X9317UV8Z | 9317U Z |  |  | 0 to +70 | 8 Ld TSSOP | M8.173 |
| X9317UV8IZ | 9317U IZ |  |  | -40 to +85 | 8 Ld TSSOP | M8.173 |
| X9317TM8Z | DCN |  | 100 | 0 to +70 | 8 Ld MSOP | M8.118 |
| X9317TM8IZ | DCL |  |  | -40 to +85 | 8 Ld MSOP | M8.118 |
| X9317TS8Z | X9317T Z |  |  | 0 to +70 | 8 Ld SOIC | M8.15E |
| X9317TS8IZ | X9317T ZI |  |  | -40 to +85 | 8 Ld SOIC | M8.15E |
| X9317TV8Z | 9317T Z |  |  | 0 to +70 | 8 Ld TSSOP | M8.173 |
| X9317TV8IZ | 9317T IZ |  |  | -40 to +85 | 8 Ld TSSOP | M8.173 |
| X9317WM8Z-2.7 | DCX | 2.7 to 5.5 | 10 | 0 to +70 | 8 Ld MSOP | M8.118 |
| X9317WM8IZ-2.7 | DCU |  |  | -40 to +85 | 8 Ld MSOP | M8.118 |
| X9317WS8Z-2.7 | X9317W ZF |  |  | 0 to +70 | 8 Ld SOIC | M8.15E |
| X9317WS8IZ-2.7 | X9317W ZG |  |  | -40 to +85 | 8 Ld SOIC | M8.15E |
| X9317WV8Z-2.7 | 9317W FZ |  |  | 0 to +70 | 8 Ld TSSOP | M8.173 |
| X9317WV8IZ-2.7 | AKZ |  |  | -40 to +85 | 8 Ld TSSOP | M8.173 |
| X9317UM8Z-2.7 | AOB |  | 50 | 0 to +70 | 8 Ld MSOP | M8.118 |
| X9317UM8IZ-2.7 | AOH |  |  | -40 to +85 | 8 Ld MSOP | M8.118 |
| X9317US8Z-2.7 | X9317U ZF |  |  | 0 to +70 | 8 Ld SOIC | M8.15E |
| X9317US8IZ-2.7 | X9317U ZG |  |  | -40 to +85 | 8 Ld SOIC | M8.15E |
| X9317UV8Z-2.7 | 9317U FZ |  |  | 0 to +70 | 8 Ld TSSOP | M8.173 |
| X9317UV8IZ-2.7 | 9317U GZ |  |  | -40 to +85 | 8 Ld TSSOP | M8.173 |
| X9317TM8Z-2.7 | DCP |  | 100 | 0 to +70 | 8 Ld MSOP | M8.118 |
| X9317TM8IZ-2.7 | DCM |  |  | -40 to +85 | 8 Ld MSOP | M8.118 |
| X9317TS8Z-2.7 | X9317T ZF |  |  | 0 to +70 | 8 Ld SOIC | M8.15E |
| X9317TS8IZ-2.7 | X9317T ZG |  |  | -40 to +85 | 8 Ld SOIC | M8.15E |
| X9317TV8Z-2.7 | 9317T FZ |  |  | 0 to +70 | 8 Ld TSSOP | M8.173 |
| X9317TV8IZ-2.7 | 9317T GZ |  |  | -40 to +85 | 8 Ld TSSOP | M8.173 |

NOTES:

1. Add "T1" suffix for tape and reel. Please refer to TB347 for details on reel specifications.
2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100\% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations). Intersil Pb free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
3. For Moisture Sensitivity Level (MSL), please see device information page for X9317. For more information on MSL please see tech brief TB363.

## Pin Configurations

X9317
(8 LD TSSOP)
TOP VIEW


X9317
(8 LD SOIC, 8 LD MSOP) TOP VIEW


## Pin Descriptions

| SOIC/MSOP | TSSOP | SYMBOL | BRIEF DESCRIPTION |
| :---: | :---: | :---: | :---: |
| 1 | 3 | $\overline{\mathrm{INC}}$ | Increment Toggling $\overline{\mathrm{NC}}$ while $\overline{\mathrm{CS}}$ is low moves the wiper either up or down. |
| 2 | 4 | U/D | Up/Down The U/D input controls the direction of the wiper movement. |
| 3 | 5 | $\mathrm{R}_{\mathrm{H}}$ | The high terminal is equivalent to one of the fixed terminals of a mechanical potentiometer. |
| 4 | 6 | $\mathrm{V}_{\text {Ss }}$ | Ground |
| 5 | 7 | $\mathrm{R}_{\mathrm{w}}$ | The wiper terminal is equivalent to the movable terminal of a mechanical potentiometer. |
| 6 | 8 | $\mathrm{R}_{\mathrm{L}}$ | The low terminal is equivalent to one of the fixed terminals of a mechanical potentiometer. |
| 7 | 1 | CS | Chip Select The device is selected when the $\overline{\mathbf{C S}}$ input is LOW, and de-selected when $\overline{\mathrm{CS}}$ is high. |
| 8 | 2 | $\mathrm{v}_{\mathrm{CC}}$ | Supply Voltage |

## Absolute Maximum Ratings

| $\mathrm{I}_{\mathrm{W}}$ (10s) | 8.8 mA |
| :---: | :---: |
| $\mathrm{R}_{\mathrm{H}}, \mathrm{R}_{\mathrm{W}}, \mathrm{R}_{\mathrm{L}}$ to Ground. | +6V |
| Voltage on $\overline{\mathrm{CS}}, \overline{\mathrm{INC}}, \mathrm{U} / \overline{\mathrm{D}}$ and $\mathrm{V}_{\mathrm{CC}}$ with Respect to $\mathrm{V}_{\mathrm{SS}}$ |  |

## Thermal Information

| Thermal Resistance (Typical) | $\theta_{\mathrm{JA}}\left({ }^{\circ} \mathbf{C} / \mathbf{W}\right)$ | $\theta_{\text {JC }}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ |
| :---: | :---: | :---: |
| SOIC Package (Notes 4, $\underline{\text { ) }}$ | 115 | 60 |
| MSOP Package (Notes 4, 5) | 145 | 55 |
| TSSOP Package (Notes 4, 5). | 155 | 49 |
| Junction Temperature Under Bias | $-65^{\circ} \mathrm{C}$ to $+135^{\circ} \mathrm{C}$ |  |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |  |
| Pb-Free Reflow Profile |  | . see TB493 |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

NOTES:
4. $\theta_{\mathrm{JA}}$ is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
5. For $\theta_{\mathrm{JC}}$, the "case temp" location is taken at the package top center.

## Potentiometer Specifications $\mathrm{V}_{\mathrm{CC}}=$ full range. Boldface limits apply across the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$

 (Industrial) and $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ (Commercial).| SYMBOL | PARAMETER | TEST CONDITIONS/NOTES | $\begin{gathered} \text { MIN } \\ \text { (Note 13) } \end{gathered}$ | $\begin{gathered} \text { TYP } \\ \text { (Note 9) } \end{gathered}$ | MAX <br> (Note 13) | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {TOTAL }}$ | End-to-end Resistance Tolerance | See "Ordering Information" on page 2 for values | -20 |  | +20 | \% |
| $\mathrm{V}_{\mathrm{RH}} / \mathrm{RL}$ | $\mathrm{R}_{\mathrm{H}} / \mathrm{R}_{\mathrm{L}}$ Terminal Voltage | $\mathrm{v}_{\mathrm{SS}}=0 \mathrm{~V}$ | $\mathrm{V}_{\text {SS }}$ |  | $\mathrm{V}_{\mathrm{Cc}}$ | v |
|  | Power Rating | $\mathrm{R}_{\text {TOTAL }} \geq 10 \mathrm{k} \Omega$ |  |  | 10 | mW |
| $\mathrm{R}_{\mathrm{W}}$ | Wiper Resistance | $\mathrm{I}_{\mathrm{W}}=\left[\mathrm{V}\left(\mathrm{R}_{\mathrm{H}}\right)-\mathrm{V}\left(\mathrm{R}_{\mathrm{L}}\right)\right] / \mathrm{R}_{\text {TOTAL }}, \mathrm{V}_{\text {CC }}=5 \mathrm{~V}$ |  | 200 | 400 | $\Omega$ |
|  |  | $\mathrm{I}_{\mathrm{W}}=\left[\mathrm{V}\left(\mathrm{R}_{\mathrm{H}}\right)-\mathrm{V}\left(\mathrm{R}_{\mathrm{L}}\right)\right] / \mathrm{R}_{\text {TOTAL }}, \mathrm{V}_{\text {CC }}=2.7 \mathrm{~V}$ |  | 400 | 1000 | $\Omega$ |
| IW | Wiper Current ( ( ote 10) | See "Test Circuit" on page 5 | -4.4 |  | +4.4 | mA |
|  | Noise (Note 12) | Ref: 1kHz |  | -120 |  | dBV |
|  | Resolution |  |  | 1 |  | \% |
|  | Absolute Linearity ( Note 6) | $\mathrm{V}\left(\mathrm{R}_{\mathrm{H}}\right)=\mathrm{V}_{\mathrm{CC}}, \mathrm{V}\left(\mathrm{R}_{\mathrm{L}}\right)=0 \mathrm{~V}$ | -1 |  | +1 | $\begin{gathered} \text { MI } \\ \text { (Note 8) } \end{gathered}$ |
|  | Relative Linearity (Note 7) | $\mathrm{V}\left(\mathrm{R}_{\mathrm{H}}\right)=\mathrm{V}_{\mathrm{CC}}, \mathrm{V}\left(\mathrm{R}_{\mathrm{L}}\right)=0 \mathrm{~V}$ | -0.2 |  | +0.2 | $\begin{gathered} \text { MI } \\ \text { (Note 8) } \end{gathered}$ |
|  | $\mathrm{R}_{\text {TOTAL }}$ Temperature Coefficient ( (Note 10) | $\mathrm{V}\left(\mathrm{R}_{\mathrm{H}}\right)=\mathrm{V}_{\mathrm{CC}}, \mathrm{V}\left(\mathrm{R}_{\mathrm{L}}\right)=0 \mathrm{~V}$ |  | $\pm 300$ |  | ppm $/{ }^{\circ} \mathrm{C}$ |
|  | Ratiometric Temperature Coefficient (Notes 10, 11) |  |  | $\pm 20$ |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| $\begin{aligned} & \mathrm{C}_{\mathrm{H}} / \mathrm{C}_{\mathrm{L}} / \mathrm{C}_{\mathrm{W}} \\ & \text { (Note 10) } \end{aligned}$ | Potentiometer Capacitances | See "Equivalent Circuit" on page 5 |  | 10/10/25 |  | pF |
| $\mathrm{v}_{\mathrm{CC}}$ | Supply Voltage | X9317 | 4.5 |  | 5.5 | V |
|  |  | X9317-2.7 | 2.7 |  | 5.5 | v |

DC Electrical Specifications $V_{C C}=5 \mathrm{~V} \pm 10 \%$. Boldface limits apply across the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
(Industrial) and $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ (Commercial).

| SYMBOL | PARAMETER | TEST CONDITIONS | $\begin{gathered} \text { MIN } \\ \text { (Note 13) } \end{gathered}$ | $\begin{gathered} \text { TYP } \\ \text { (Note 9) } \end{gathered}$ | MAX (Note 13) | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IcC1 | $\mathrm{V}_{\text {CC }}$ Active Current (Increment) | $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{IL}}, \mathrm{U} / \overline{\mathrm{D}}=\mathrm{V}_{\mathrm{IL}}$ or $\mathrm{V}_{\mathrm{IH}}$ and $\overline{\mathrm{INC}}=\mathrm{V}_{\mathrm{IL}} / \mathrm{V}_{\mathrm{IH}}$ at min. $\mathrm{t}_{\mathrm{CYC}}$ <br> $\mathrm{R}_{\mathrm{L}}, \mathrm{R}_{\mathrm{H}}, \mathrm{R}_{\mathrm{W}}$ not connected |  |  | 80 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {cc2 }}$ | $\mathrm{V}_{\mathrm{CC}}$ Active Current (Store) (non-volatile write) | $\begin{aligned} & \overline{C S}=V_{I H}, U / \bar{D}=V_{I L} \text { or } V_{I H} \text { and } \overline{\mathrm{NC}}=V_{I L} \text { or } V_{I H} . \\ & R_{L}, R_{H}, R_{W} \text { not connected } \end{aligned}$ |  |  | 400 | $\mu \mathrm{A}$ |
| $I_{\text {SB }}$ | Standby Supply Current | $\overline{\mathrm{CS}} \geq \mathrm{V}_{\mathrm{IH}}, \mathrm{U} / \overline{\mathrm{D}}$ and $\overline{\mathrm{INC}}=\mathrm{V}_{\mathrm{IL}}$ $\mathrm{R}_{\mathrm{L}}, \mathrm{R}_{\mathrm{H}}, \mathrm{R}_{\mathrm{W}}$ not connected |  |  | 5 | $\mu \mathrm{A}$ |
| $\mathrm{l}_{\mathrm{LI}}$ | $\overline{\mathrm{CS}}, \mathrm{INC}, \mathrm{U} / \overline{\mathrm{D}}$ Input Leakage Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {SS }}$ to $\mathrm{V}_{\text {CC }}$ | -10 |  | +10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{IH}}$ | $\overline{\mathrm{CS}}, \overline{\mathrm{INC}}, \mathrm{U} / \overline{\mathrm{D}}$ Input HIGH Voltage |  | $\mathrm{V}_{\mathrm{cc}} \times 0.7$ |  | $\mathrm{V}_{\mathrm{Cc}}+0.5$ | V |
| $\mathrm{V}_{\mathrm{IL}}$ | $\overline{\mathrm{CS}}$, $\overline{\mathrm{INC}}, \mathrm{U} / \overline{\mathrm{D}}$ Input LOW Voltage |  | -0.5 |  | $\mathrm{v}_{\mathrm{cc}} \times 0.1$ | V |
| $\mathrm{C}_{\text {IN }}($ Note 10) | $\overline{\mathrm{CS}}, \overline{\mathrm{INC}}, \mathrm{U} / \overline{\mathrm{D}}$ Input Capacitance | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\text {SS }}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$ |  | 10 |  | pF |

Endurance and Data Retention $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=$ Full Operating Temperature Range.

| PARAMETER | MIN | UNIT |
| :---: | :---: | :---: |
| Minimum Endurance | 100,000 | Data changes per bit |
| Data Retention | 100 | Years |

## Test Circuit



Equivalent Circuit


## AC Conditions of Test

| Input pulse levels | 0 V to 3 V |
| :--- | :--- |
| Input rise and fall times | 10 ns |
| Input reference levels | 1.5 V |

AC Electrical Specifications $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$. Boldface limits apply across the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ (Industrial) and $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ (Commercial).

| SYMBOL | PARAMETER | $\begin{gathered} \text { MIN } \\ \text { (Note 13) } \end{gathered}$ | $\begin{aligned} & \text { TYP } \\ & \text { (Note 9) } \end{aligned}$ | $\begin{gathered} \text { MAX } \\ \text { (Note 13) } \end{gathered}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {c }}$ C | $\overline{\mathrm{CS}}$ to INC Setup | 50 |  |  | ns |
| $\mathrm{t}_{\text {ID }}$ (Note 10) | $\overline{\text { INC }}$ HIGH to U/D Change | 100 |  |  | ns |
| $\mathrm{t}_{\text {DI }}$ (Note 10) | U/ $\overline{\mathrm{D}}$ to $\overline{\mathrm{NC}}$ Setup | 1 |  |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{IL}}$ | $\overline{\text { INC Low Period }}$ | 960 |  |  | ns |
| $\mathrm{t}_{\mathrm{H}}$ | INC HIGH Period | 960 |  |  | ns |
| $\mathrm{t}_{\mathrm{IC}}$ | $\overline{\text { INC }}$ Inactive to $\overline{\mathrm{CS}}$ Inactive | 1 |  |  | $\mu \mathrm{s}$ |
| ${ }^{\text {t }}$ CPHS | $\overline{\mathrm{CS}}$ Deselect Time (STORE) | 10 |  |  | ms |
| $t_{\text {CPHNS }}$ <br> (Note 10) | $\overline{\text { CS }}$ Deselect Time (NO STORE) | 100 |  |  | ns |
| $\mathrm{t}_{\text {IW }}$ | $\overline{\mathrm{NC}}$ to $\mathrm{R}_{\mathrm{W}}$ Change |  | 1 | 5 | $\mu \mathrm{s}$ |
| ${ }_{\text {t }}^{\text {crc }}$ | $\overline{\text { INC Cycle Time }}$ | 2 |  |  | $\mu \mathrm{s}$ |

AC Electrical Specifications $V_{C C}=5 \mathrm{~V} \pm 10 \%$. Boldface limits apply across the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ (Industrial) and $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ (Commercial). (Continued)

| SYMBOL | PARAMETER | MIN <br> (Note 13) | $\begin{gathered} \text { TYP } \\ \text { (Note 9) } \end{gathered}$ | MAX <br> (Note 13) | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{gathered} t_{R,}, t_{F} \\ (\text { Note } 10) \end{gathered}$ | $\overline{\text { INC }}$ Input Rise and Fall Time |  |  | 500 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {PU }}$ ( Note 10) | Power-up to Wiper Stable |  |  | 5 | $\mu \mathrm{s}$ |
| $\begin{gathered} t_{\mathrm{R}} \mathrm{~V}_{\mathrm{CC}} \\ \text { (Note 10) } \end{gathered}$ | $\mathrm{V}_{\text {CC }}$ Power-up Rate | 0.2 |  | 50 | $\mathrm{V} / \mathrm{ms}$ |
| $t_{\text {WR }}$ | Store Cycle |  | 5 | 10 | ms |

## NOTES:

6. Absolute linearity is utilized to determine actual wiper voltage versus expected voltage $=\left[\mathrm{V}\left(\mathrm{R}_{\mathrm{W}}(\mathrm{n})(\right.\right.$ actual $)-\mathrm{V}\left(\mathrm{R}_{\mathrm{W}}(\mathrm{n})(\right.$ expected $\left.)\right] / \mathrm{MI}$ $\mathrm{V}\left(\mathrm{R}_{\mathrm{W}(\mathrm{n})(\text { expected })}\right)=\mathrm{n}\left(\mathrm{V}\left(\mathrm{R}_{\mathrm{H}}\right)-\mathrm{V}\left(\mathrm{R}_{\mathrm{L}}\right)\right) / 99+\mathrm{V}\left(\mathrm{R}_{\mathrm{L}}\right)$, with n from 0 to 99.
7. Relative linearity is a measure of the error in step size between taps $=\left[V\left(R_{W(n+1)}\right)-\left(V\left(R_{W(n)}\right)-M I\right)\right] / M I$.
8. $1 \mathrm{MI}=$ Minimum Increment $=\left[\mathrm{V}\left(\mathrm{R}_{\mathrm{H}}\right)-\mathrm{V}\left(\mathrm{R}_{\mathrm{L}}\right)\right] / 99$.
9. Typical values are for $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ and nominal supply voltage.
10. This parameter is not $100 \%$ tested.
11. Ratiometric temperature coefficient $=\left(V\left(R_{W}\right)_{T 1(n)}-V\left(R_{W}\right)_{T 2}(n) /\left[V\left(R_{W}\right)_{T 1(n)}(T 1-T 2) \times 10^{6}\right]\right.$, with $T 1$ and $T 2$ being 2 temperatures, and $n$ from 0 to 99 .
12. Measured with wiper at tap position $99, R_{L}$ grounded, using test circuit.
13. Parameters with MIN and/or MAX limits are $100 \%$ tested at $+25^{\circ} \mathrm{C}$, unless otherwise specified. Temperature limits established by characterization and are not production tested.

## Power-up and Down Requirements

The recommended power-up sequence is to apply $\mathrm{V}_{\mathrm{CC}} / \mathrm{V}_{\mathrm{SS}}$ first, then the potentiometer voltages. During power-up, the data sheet parameters for the DCP do not fully apply until 1 ms after $\mathrm{V}_{\mathrm{CC}}$ reaches its final value. The $\mathrm{V}_{\mathrm{CC}}$ ramp spec is always in effect. In order to prevent unwanted tap position changes, or an inadvertent store, bring the $\overline{\mathrm{CS}}$ and $\overline{\mathrm{INC}}$ high before or concurrently with the $\mathrm{V}_{\mathrm{CC}}$ pin on power-up.

## AC Timing



## Typical Performance Characteristic



FIGURE 2. TYPICAL TOTAL RESISTANCE TEMPERATURE COEFFICIENT

## Pin Descriptions

## $\mathbf{R}_{\mathbf{H}}$ and $\mathbf{R}_{\mathbf{L}}$

The high $\left(R_{H}\right)$ and low $\left(R_{L}\right)$ terminals of the $X 9317$ are equivalent to the fixed terminals of a mechanical potentiometer. The terminology of $R_{L}$ and $R_{H}$ references the relative position of the terminal in relation to wiper movement direction selected by the $U / \overline{\mathrm{D}}$ input and not the voltage potential on the terminal.

## $\mathbf{R}_{\mathbf{W}}$

$R_{W}$ is the wiper terminal and is equivalent to the movable terminal of a mechanical potentiometer. The position of the wiper within the array is determined by the control inputs. The wiper terminal series resistance is typically $200 \Omega$.

## Up/Down (U/D)

The U/D input controls the direction of the wiper movement and whether the counter is incremented or decremented.

## Increment (INC)

The $\overline{\mathrm{INC}}$ input is negative-edge triggered. Toggling $\overline{\mathrm{INC}}$ will move the wiper and either increment or decrement the counter in the direction indicated by the logic level on the U/D input.

## Chip Select ( $\overline{\mathbf{C S}}$ )

The device is selected when the $\overline{\mathbf{C S}}$ input is LOW. The current counter value is stored in nonvolatile memory when $\overline{\mathrm{CS}}$ is returned HIGH while the $\overline{\mathrm{INC}}$ input is also HIGH. After the store operation is complete, the X9317 will be placed in the low power standby mode until the device is selected once again.

## Principles of Operation

There are three sections of the X9317: the control section, the nonvolatile memory, and the resistor array. The control section operates just like an up/down counter. The output of this counter is decoded to turn on a single electronic switch connecting a point on the resistor array to the wiper output. The contents of the counter can be stored in nonvolatile memory and retained for future use. The resistor array is comprised of 99 individual resistors connected in series. Electronic switches at either end of the array and between each resistor provide an electrical connection to the wiper pin, $\mathrm{R}_{\mathrm{W}}$.

The wiper acts like its mechanical equivalent and does not move beyond the first or last position. That is, the counter does not wrap around when clocked to either extreme.

The electronic switches on the device operate in a "make before break" mode when the wiper changes tap positions. If the wiper is moved several positions, multiple taps are connected to the wiper for $\mathrm{t}_{\mathrm{IW}}$ ( $\overline{\mathrm{INC}}$ to $\mathrm{V}_{\mathrm{W}}$ change). The $\mathrm{R}_{\mathrm{TOTAL}}$ value for the device can temporarily be reduced by a significant amount if the wiper is moved several positions.

When the device is powered-down, the last wiper position stored will be maintained in the nonvolatile memory. When power is restored, the contents of the memory are recalled and the wiper is set to the value last stored.

## Instructions and Programming

The $\overline{\mathrm{INC}}, \mathrm{U} / \overline{\mathrm{D}}$ and $\overline{\mathrm{CS}}$ inputs control the movement of the wiper along the resistor array. With $\overline{\mathbf{C S}}$ set LOW, the device is selected and enabled to respond to the U/ $\overline{\mathrm{D}}$ and $\overline{\mathrm{NC}}$ inputs. HIGH-to-LOW transitions on $\overline{\text { INC }}$ will increment or decrement (depending on the state of the U/D input) a 7-bit counter. The output of this counter is decoded to select one of one hundred wiper positions along the resistive array.

The value of the counter is stored in nonvolatile memory whenever $\overline{\mathbf{C S}}$ transitions HIGH while the INC input is also HIGH.

The system may select the X9317, move the wiper and deselect the device without having to store the latest wiper position in nonvolatile memory. After the wiper movement is performed as previously described and once the new position is reached, the system must keep $\overline{\text { INC }}$ LOW while taking $\overline{\text { CS }}$ HIGH. The new wiper position will be maintained until changed by the system or until a power-up/down cycle recalls the previously stored data.

This procedure allows the system to always power-up to a preset value stored in nonvolatile memory; then during system operation minor adjustments could be made. The adjustments might be based on user preference, system parameter changes due to temperature drift, etc.
The state of U/ $\overline{\mathrm{D}}$ may be changed while $\overline{\mathrm{CS}}$ remains LOW. This allows the host system to enable the device and then move the wiper up and down until the proper trim is attained.

## Mode Selection

| $\overline{\mathrm{CS}}$ | INC | U/D | MODE |
| :---: | :---: | :---: | :---: |
| L | - | H | Wiper up |
| L | 4 | L | Wiper down |
| $\rightarrow$ | H | X | Store wiper position to nonvolatile memory |
| H | X | X | Standby |
| - | L | X | No store, return to standby |
| - | L | H | Wiper up (not recommended) |
| 4 | L | L | Wiper down (not recommended) |

## Applications Information

Electronic digitally controlled (XDCP) potentiometers provide three powerful application advantages:

1. The variability and reliability of a solid-state potentiometer,
2. The flexibility of computer-based digital controls, and
3. The retentivity of nonvolatile memory used for the storage of multiple potentiometer settings or data.

## Basic Configurations of Electronic Potentiometers



FIGURE 3. THREE TERMINAL POTENTIOMETER; VARIABLE VOLTAGE DIVIDER

## Basic Circuits


$\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\mathrm{W}} / \mathrm{R}_{\mathrm{W}}$
FIGURE 5. BUFFERED REFERENCE VOLTAGE

$$
V_{0}(R E G)=1.25 \mathrm{~V}\left(1+R_{2} / R_{1}\right)+I_{\text {adj }} R_{2}
$$

FIGURE 8. VOLTAGE REGULATOR



FIGURE 6. CASCADING TECHNIQUES


FIGURE 7. SINGLE SUPPLY INVERTING AMPLIFIER


FIGURE 9. OFFSET VOLTAGE ADJUSTMENT

$V_{U L}=\left\{R_{1} /\left(R_{1}+R_{2}\right)\right\} V_{0}($ max $)$
$V_{L L}=\left\{R_{1} /\left(R_{1}+R_{2}\right)\right\} V_{0}(\min )$
FIGURE 10. COMPARATOR WITH HYSTERESIS

## Revision History

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to the web to make sure that you have the latest revision.

| DATE | REVISION | CHANGE |
| :---: | :--- | :--- |
| November 4, 2014 | FN8183.9 | Added Revision History <br> Converted to New Template and added new Intersil Standards. <br> Updated Ordering Information to show all U parts in column for Rtotal (k $\Omega$ ) to show 50 as the value. <br> Added thermal information (Tja and Tjc). |

## About Intersil

Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products address some of the largest markets within the industrial and infrastructure, mobile computing and high-end consumer markets.

For the most updated datasheet, application notes, related documentation and related parts, please see the respective product information page found at www.intersil.com.

You may report errors or suggestions for improving this datasheet by visiting www.intersil.com/ask.
Reliability reports are also available from our website at www.intersil.com/support

[^0]
## Package Outline Drawing

## M8.118

## 8 LEAD MINI SMALL OUTLINE PLASTIC PACKAGE

## Rev 4, 7/11




TYPICAL RECOMMENDED LAND PATTERN

NOTES:

1. Dimensions are in millimeters.
2. Dimensioning and tolerancing conform to JEDEC MO-187-AA and AMSEY14.5m-1994.
3. Plastic or metal protrusions of 0.15 mm max per side are not included.
4. Plastic interlead protrusions of 0.15 mm max per side are not included.
5. Dimensions are measured at Datum Plane "H".
6. Dimensions in () are for reference only.

## Package Outline Drawing

## M8.173

8 LEAD THIN SHRINK SMALL OUTLINE PACKAGE (TSSOP)
Rev 2, 01/10


SIDE VIEW


TYPICAL RECOMMENDED LAND PATTERN


DETAIL "X"

NOTES:

1. Dimensions are in millimeters.

Dimensions in () for Reference Only.
2. Dimension does not include mold flash, protrusions or gate burrs. Mold flash, protrusions or gate burrs shall not exceed 0.15 per side.
3. Dimension does not include interlead flash or protrusion. Interlead flash or protrusion shall not exceed 0.15 per side.
4. Dimensions are measured at datum plane H .
5. Dimensioning and tolerancing per ASME Y14.5M-1994.
6. Dimension on lead width does not include dambar protrusion. Allowable protrusion shall be 0.08 mm total in excess of dimension at maximum material condition. Minimum space between protrusion and adjacent lead is 0.07 mm .
7. Conforms to JEDEC MO-153, variation AC. Issue E

## Package Outline Drawing

## M8.15E

8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE
Rev 0, 08/09


SIDE VIEW "A

DETAIL "A"


NOTES:

1. Dimensions are in millimeters.

Dimensions in ( ) for Reference Only.
2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
3. Unless otherwise specified, tolerance : Decimal $\pm 0.05$
4. Dimension does not include interlead flash or protrusions. Interlead flash or protrusions shall not exceed 0.25 mm per side.
5. The pin \#1 identifier may be either a mold or mark feature.
6. Reference to JEDEC MS-012.

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Renesas manufacturer:
Other Similar products are found below :
EL4511CUZ-T7 PYB15-Q24-S5-H-U PQA30-D24-S24-DH PQA30-D48-S12-TH PYB30-Q24-T312-H-U PYB15-Q24-S5-H-T PYB15-Q24-S12-H-T V7815-500-SMT PYB20-Q48-S12-H-T PQZ6-Q24-S15-D PYB20-Q48-S5-H-T PYB20-Q24-S12-H-T VLED15-120-350 VGS-75-12 PYB15-Q24-S12-H-U HI3-574AJN-5Z ISL6561IRZ ICL3238ECAZ R5F100GFAFB\#V0 VGS-50-15 VGS-50-24 HFA1100IBZ ISL6525CBZ VGS-25-24 VGS-50-5 VGS-100-12 ICL7663SACBAZA ISL6117CBZA ISL6443IRZ ISL12027IBZ HIP4081AIB ISL84514IBZ ISL84521IVZ ISL12027IB27AZ ISL6741IBZ X9116WS8IZ M30620FCAFP\#U3 ETSA120500UD-P5P-SZ PDQ2-D24-S12-S PDS1-S12-D12-M PDS1-S12-D15-M PYB15-Q24-S12-T PYB20-Q48-S12 R0K33062PS000BE R0K505220S000BE R0K561664S000BE R0K570865S000BE HC55185AIMZ R7S721001VCBGAC0 EPSA050250UB-P5P-EJ


[^0]:    For information regarding Intersil Corporation and its products, see www.intersil.com

