

Zero-Voltage Switches for 50-60Hz and 400Hz Thyristor Control Applications

The CA3059 and CA3079 zero-voltage switches are monolithic silicon integrated circuits designed to control a thyristor in a variety of AC power switching applications for AC input voltages of 24V, 120V, 208/230V, and 277V at 50-60Hz and 400Hz.

# Rochester Electronics Manufactured Components

Rochester branded components are manufactured using either die/wafers purchased from the original suppliers or Rochester wafers recreated from the original IP. All recreations are done with the approval of the OCM.

Parts are tested using original factory test programs or Rochester developed test solutions to guarantee product meets or exceeds the OCM data sheet.

# **Quality Overview**

- ISO-9001
- AS9120 certification
- Qualified Manufacturers List (QML) MIL-PRF-38535
  - · Class Q Military
  - Class V Space Level
- Qualified Suppliers List of Distributors (QSLD)
  - Rochester is a critical supplier to DLA and meets all industry and DLA standards.

Rochester Electronics, LLC is committed to supplying products that satisfy customer expectations for quality and are equal to those originally supplied by industry manufacturers.

The original manufacturer's datasheet accompanying this document reflects the performance and specifications of the Rochester manufactured version of this device. Rochester Electronics guarantees the performance of its semiconductor products to the original OEM specifications. 'Typical' values are for reference purposes only. Certain minimum or maximum ratings may be based on product characterization, design, simulation, or sample testing.

### May 1992

# Features

- Relay Control
- Valve Control
- Synchronous Switching of Flashing Lights
- On-Off Motor Switching
- Differential Comparator with Self-Contained Power Supply for Industrial Applications
- **Photosensitive Control**
- **Power One-Shot Control**
- **Heater Control**
- Lamp Control

| Type Features                                                      | CA3059  | CA3079 |
|--------------------------------------------------------------------|---------|--------|
| • 24V, 120V, 208/230V, 277V at 50/60 or 400Hz Operation            | X       | X      |
| Differential Input                                                 | X       | X      |
| • Low Balance Input Current (Max) - μA                             | 1       | 2      |
| Built-In Protection Circuit for Opened or Shorted Sensor (Term 14) | X       | X      |
| • Sensor Range (Rx) - kΩ                                           | 2 - 100 | 2 - 50 |
| • DC Mode (Term 12)                                                | X       |        |
| External Trigger (Term 6)                                          | X       |        |
| External Inhibit (Term 1)                                          | X       |        |
| DC Supply Voits (Max)                                              | 14      | 10     |
| Operating Temperature Range (°C)                                   | -55 to  | +125   |

### Ordering Information

| PART NUMBER | TEMPERATURE     | PACKAGE             |
|-------------|-----------------|---------------------|
| CA3059      | -55°C to +125°C | 14 Lead Plastic DIP |
| CA3079      | -55°C to +125°C | 14 Lead Plastic DIP |
| CA3059H     | +25°C           | Dice                |
| CA3079H     | +25°C           | Dice                |

## Description

The CA3059 and CA3079 zero-voltage switches are monolithic silicon integrated circuits designed to control a thyristor in a variety of AC power switching applications for AC input voltages of 24V, 120V, 208/230V, and 277V at 50-60Hz and 400Hz. Each of the zero-voltage switches incorporates 4 functional blocks (see the Functional Block Diagram) as follows:

- 1. Limiter-Power Supply Permits operation directly from an AC line.
- 2. Differential On/Off Sensing Amplifier Tests the condition of external sensors or command signals. Hysteresis or proportional-control capability may easily be implemented in this section.
- 3. Zero-Crossing Detector Synchronizes the output pulses of the circuit at the time when the AC cycle is at zero voltage point; thereby eliminating radio-frequency interference (RFI) when used with resistive loads.
- 4. Triac Gating Circuit Provides high-current pulses to the gate of the power controlling thyristor.

In addition, the CA3059 provides the following important auxiliary functions (see the Functional Block Diagram).

- 1. A built-in protection circuit that may be actuated to remove drive from the triac if the sensor opens or shorts.
- 2. Thyristor firing may be inhibited through the action of an internal diode gate connected to Terminal 1.
- 3. High-power dc comparator operation is provided by overriding the action of the zero-crossing detector. This is accomplished by connecting Terminal 12 to Terminal 7. Gate current to the thyristor is continuous when Terminal 13 is positive with respect to Terminal 9.

The CA3059 and CA3079 are supplied in 14 lead dual-inline plastic packages. They are also available in chip form (H suffix).

## **Pinouts**



CAUTION: These devices are sensitive to electrostatic discharge. Users should follow proper I.C. Handling Procedures. Copyright © Harris Corporation 1992

2

AC TO DC CONVERTERS



\* NEGATIVE TEMPERATURE COEFFICIENT

| AC INPUT VOLTAGE (50/60 OR 400Hz)<br>V AC | INPUT SERIES RESISTOR (R <sub>S</sub> ) $\mathbf{k}\Omega$ | DISSIPATION RATING FOR R <sub>S</sub> |
|-------------------------------------------|------------------------------------------------------------|---------------------------------------|
| 24                                        | 2                                                          | 0.5                                   |
| 120                                       | 10                                                         | 2                                     |
| 208/230                                   | 20                                                         | 4                                     |
| 277                                       | 25                                                         | 5                                     |

NOTE: Circuitry within shaded areas, not included in CA3079

- See chart
- ▲ IC = Internal connection DO NOT USE (Terminal restriction applies only to CA3079)



▲ IC = Internal connection - DO NOT USE (Terminal restriction applies only to CA3079)

FIGURE 1. SCHEMATIC DIAGRAM OF CA3059 AND CA3079

# Specifications CA3059, CA3079

| Absolute Maximum Ratings T <sub>A</sub> = +25°C            |                                                                                                                                            |
|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| DC Supply Voltage (Between Terminals 2 & 7)         CA3059 | Above T <sub>A</sub> = +55°C CA3059, CA3079 Derate Linearly 6.67mW/°C  Ambient Temperature  Operating55°C to +125°C  Storage65°C to +150°C |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

# Electrical Specifications T<sub>A</sub> = +25°C, For all Types, Unless Otherwise Specified. All voltages are measured with respect to Terminal 7. For Operating at 120V<sub>RMS</sub>, 50-60Hz (AC Line Voltage) (Note 1)

|                                        |                         |                                |                                                                             |                                                   | LIMITS   |          |    |
|----------------------------------------|-------------------------|--------------------------------|-----------------------------------------------------------------------------|---------------------------------------------------|----------|----------|----|
| PAR                                    | AMETERS                 | SYMBOL                         | TEST CONDITIONS                                                             | MIN TYP MAX                                       |          | UNITS    |    |
| DC SUPPLY VOLTAG                       | GE (Figure 2a, 2b, 2c)  |                                |                                                                             |                                                   |          |          |    |
| Inhibit Mode                           | At 50/60Hz              | Vs                             | $R_S = 8k\Omega$ , $I_L = 0$                                                | 6.1                                               | 6.5      | 7        | V  |
|                                        | At 400Hz                | 7                              | $R_S = 10k\Omega, I_L = 0$                                                  | -                                                 | 6.8      | -        | V  |
|                                        | At 50/60Hz              | 1                              | $R_S = 5k\Omega$ , $I_L = 0$                                                | -                                                 | 6.4      | -        | V  |
| Pulse Mode                             | At 50/60Hz              | Vs                             | $R_S = 8k\Omega$ , $I_L = 0$                                                | 6                                                 | 6.4      | 7        | V  |
|                                        | At 400Hz                | 1                              | $R_S = 10k\Omega$ , $I_L = 0$                                               | 1.                                                | 6.7      | -        | V  |
|                                        | At 50/60Hz              | 1                              | $R_S = 5k\Omega$ , $I_L = 0$                                                | -                                                 | 6.3      |          | V  |
| GATE TRIGGER CUI                       | RRENT (Figures 3, 4(a)) | I <sub>GT</sub> (4)            | Terminals 3 and 2 connected, V <sub>GT</sub> = 1V                           | -                                                 | 105      | -        | mA |
| PEAK OUTPUT CUR                        | RENT (PULSED) (Figures  | 4, 5)                          |                                                                             |                                                   | •        |          |    |
| With Internal Power S<br>Figure 4a, 4b | Supply                  | I <sub>OM</sub> (4)            | Terminal 3 open, Gate Trigger Voltage (V <sub>GT</sub> ) = 0                | 50                                                | 84       | -        | mA |
|                                        |                         |                                | Terminals 3 and 2 connected, Gate<br>Trigger Voltage (V <sub>GT</sub> ) = 0 | 90                                                | 124      |          | mA |
| With External Power S                  | Supply                  | I <sub>OM</sub> (4)            | Terminal 3 open, V+ = 12V, V <sub>GT</sub> = 0                              | - 170                                             |          | -        | mA |
| Figure 5a, 5b, 5c                      |                         |                                | Terminals 3 and 2 connected,<br>V+ = 12V, V <sub>GT</sub> = 0               |                                                   | 240      |          | mA |
| INHIBIT INPUT RATIO                    | O (Figure 6)            | V <sub>9</sub> /V <sub>2</sub> | Voltage Ratio of Terminals 9 to 2                                           | 0.465                                             | 0.485    | 0.520    | -  |
| TOTAL GATE PULSE                       | DURATION (Note 2) (Figu | re 7a, 7b, 7c,                 | 7d)                                                                         |                                                   | •        |          |    |
| For Positive dv/dt                     | 50-60Hz                 | tр                             | C <sub>EXT</sub> = 0                                                        | 70                                                | 100      | 140      | μs |
|                                        | 400Hz                   | 1                              | C <sub>EXT</sub> = 0, R <sub>EXT</sub> = ∞                                  |                                                   | 12       | -        | μs |
| For Negative dv/dt                     | 50-60Hz                 | t <sub>N</sub>                 | C <sub>EXT</sub> = 0                                                        | 70                                                | 100      | 140      | μs |
|                                        | 400Hz                   | 1                              | C <sub>EXT</sub> = 0, R <sub>EXT</sub> = ∞                                  | ٠.                                                | 10       | -        | μs |
| PULSE DURATION A                       | FTER ZERO CROSSING (    | 50-60Hz) (Fig                  | ure 7a)                                                                     | · <del>************************************</del> |          | <u> </u> |    |
| For Positive dv/dt                     |                         | t <sub>P1</sub>                | C <sub>EXT</sub> = 0, R <sub>EXT</sub> = ∞                                  | -                                                 | 50       |          | μs |
| For Negative dv/dt                     |                         | t <sub>N1</sub>                | 1                                                                           | -                                                 | 60       | -        | μs |
| OUTPUT LEAKAGE (                       | CURRENT (Figure 8)      |                                |                                                                             | -                                                 | ·        |          |    |
| Inhibit Mode                           |                         | I <sub>4</sub>                 |                                                                             | T -                                               | 0.001    | 10       | μА |
| INPUT BIAS CURRE                       | NT (Figure 9)           |                                |                                                                             | <b>L</b>                                          |          | <u> </u> |    |
| CA3059                                 |                         | I <sub>I</sub>                 |                                                                             |                                                   | 220      | 1000     | nA |
| CA3079                                 |                         | 1                              |                                                                             | <b> </b>                                          | 220      | 2000     | nA |
| COMMON-MODE INF                        | PUT VOLTAGE RANGE       | V <sub>CMR</sub>               | Terminals 9 and 13 connected                                                | <b> </b>                                          | 1.5 to 5 | -        | V  |

## Specifications CA3059, CA3079

Electrical Specifications T<sub>A</sub> = +25°C, For all Types, Unless Otherwise Specified. All voltages are measured with respect to Terminal 7. For Operating at 120V<sub>RMS</sub>, 50-60Hz (AC Line Voltage) (Note 1) (Continued)

|                                         |                  |                  |          | LIMITS |     |       |
|-----------------------------------------|------------------|------------------|----------|--------|-----|-------|
| PARAMETERS                              | SYMBOL           | TEST CONDITIONS  | MIN      | TYP    | MAX | UNITS |
| SENSITIVITY (Note 3) (Figures 4(a), 11) |                  |                  |          |        |     |       |
| Pulse Mode                              | ΔV <sub>13</sub> | Terminal 12 open | <u> </u> | 6      | -   | m∨    |

### NOTES:

- The values given in the Electrical Characteristics Chart at 120V also apply for operation at input voltages of 208/230V, and 277V, except for Pulse Duration. However, the series resistor (R<sub>S</sub>) must have the indicated value, shown in the chart in the Functional Block Diagram, for the specified input voltage.
- 2. Pulse Duration in 50Hz applications is approximately 15% longer than shown in Figure 7(b).
- 3. Required voltage change at Terminal 13 to either turn OFF the triac when ON or turn ON the triac when OFF.

### Maximum Voltage Ratings TA = +25°C

|              |                |   |          | МА       | XIMUM                 | VOLTAG         | GE RAT     | INGS T     | = +25°(  | c        |          |                 |          |                    | MAXI<br>CURI<br>RATI  | RENT       |
|--------------|----------------|---|----------|----------|-----------------------|----------------|------------|------------|----------|----------|----------|-----------------|----------|--------------------|-----------------------|------------|
| TERM.<br>NO. | NOTE<br>3<br>1 | 2 | 3        | 4        | NOTE<br>1<br><b>5</b> | NOTE<br>3<br>6 | 7          | 8          | 9        | 10       | 11       | NOTE<br>3<br>12 | 13       | NOTES<br>2,3<br>14 | J <sub>ek</sub><br>mA | lout<br>mA |
| 1<br>Note 3  |                | • | •        | •        | *                     | 15<br>0        | 10<br>-2   | •          | •        | •        | *        | •               | •        | •                  | 10                    | 0.1        |
| 2            |                |   | 0<br>-15 | 0<br>-15 | 2<br>-14              | 0<br>-14       | 0**<br>-14 | 0**<br>-14 | 0<br>-14 | 0<br>-14 | 0<br>-14 | •               | 0<br>-14 | 0<br>-14           | 150                   | 10         |
| 3            |                |   |          | 0<br>-15 |                       | ٠              | •          | •          | •        |          | •        | *               | •        | ·                  | •                     | ·          |
| 4            |                |   |          |          | ٠                     | 2<br>-10       | •          | •          | •        | •        | *        | •               | •        | •                  | 0.1                   | 150        |
| 5<br>Note 1  |                |   |          |          |                       | •              | 7<br>-7    | ·          | •        | *        | •        | *               | •        | •                  | 50                    | 10         |
| 6<br>Note 3  |                |   |          |          |                       |                | 14<br>0    | •          | *        | *        | •        | •               | •        | •                  | •                     | ·          |
| 7            |                |   |          |          |                       |                |            | *          | 14<br>0  | •        | 20<br>0  | 2.5<br>-2.5     | 14<br>0  | 6<br>-6            |                       | L.         |
| 8            |                |   |          |          |                       |                |            |            | 10<br>0  | •        | •        | *               |          | •                  | 0.1                   | 2          |
| 9            |                |   |          |          |                       |                |            |            |          | *        | •        | •               | •        | •                  | •                     |            |
| 10           |                |   |          |          |                       |                |            |            |          |          | •        | •               | <u> </u> |                    | Ŀ                     |            |
| 11           |                |   |          |          |                       |                |            |            |          |          |          | ·               | •        |                    | Ŀ                     | Ŀ          |
| 12<br>Note 3 |                |   |          |          |                       |                |            |            |          |          |          |                 | •        | <u>'</u>           | 50                    | 50         |
| 13           |                |   |          |          |                       |                |            |            |          |          |          |                 |          | •                  | Ŀ                     |            |
| 14<br>Note 3 |                |   |          |          |                       |                |            |            |          |          |          |                 |          |                    | 2                     | 2          |

This chart gives the range of voltages which can be applied to the terminals listed horizontally with respect to the terminals listed vertically. For example, the voltage range of horizontal Terminal 6 to vertical Terminal 4 is 2 to -10 volts.

- 1. Resistance should be inserted between Terminal 5 and external supply or line voltage for limiting current into Terminal 5 to less than 50mA.
- 2. Resistance should be inserted between Terminal 14 and external supply for limiting current into Terminal 14 to less than 2mA.
- 3. For the CA3079 indicated terminal is internally connected and, therefore, should not be used.
- Voltages are not normally applied between these terminals; however, voltages appearing between these terminals are safe, if the specified voltage limits between all other terminals are not exceeded.
- \*\* For CA3079 (0V to -10V).

AC TO DC CONVERTERS



TOTAL



NOTE: Circuitry within shaded area not included in CA3079. All resistance values are in  $\Omega$ 

FIGURE 7(a). GATE PULSE DURATION TEST CIRCUIT WITH AS-SOCIATED WAVEFORM FOR CA3059 AND CA3079



FIGURE 7(c). PULSE DURATION AFTER ZERO CROSSING vs. EX-**TERNAL CAPACITANCE FOR CA3059 AND CA3079** 



FIGURE 8. OUTPUT LEAKAGE CURRENT (INHIBIT MODE) vs.
AMBIENT TEMPERATURE FOR CA3059 AND CA3079



tp (POSITIVE dv/dt)

t<sub>N</sub> (NEGATIVE dv/dt)

t<sub>N</sub> (NEGATIVE dv/dt)

100

EXTERNAL RESISTANCE,  $|R_{(EXT)}|$  ( $k\Omega$ )

FIGURE 7(d). TOTAL GATE PULSE DURATION vs. EXTERNAL **RESISTANCE FOR CA3059** 



FIGURE 9. INPUT BIAS CURRENT TEST CIRCUIT FOR CA3059 **AND CA3079** 

2







2

# CA3059, CA3079

|                |      |     |     | S (t = 0.5333 s) | TIME PERIOD |    |    |    |
|----------------|------|-----|-----|------------------|-------------|----|----|----|
| t <sub>0</sub> | 128t | 64t | 32t | 16t              | 8t          | 4t | 2t | 1t |
|                |      |     |     | ERMINALS         | CD4020A T   |    |    |    |
|                | h    | g   | f   | 0                | d           | С  | b  | a  |
|                |      |     |     | ERMINALS         | CD4048A T   |    |    |    |
|                | Н    | G   | F   | E                | D           | С  | В  | A  |
| 1t             | NC   | NC  | NC  | NC               | NC          | NC | NC | С  |
| 2t             | NC   | NC  | NC  | NC               | NC          | NC | С  | NC |
| 3t             | NC   | NC  | NC  | NC               | NC          | NC | С  | С  |
| 4t             | NC   | NC  | NC  | NC ,             | NC          | С  | NC | NC |
| 5t             | NC   | NC  | NC  | NC               | NC          | С  | NC | С  |
| 6t             | NC   | NC  | NC  | NC               | NC          | С  | С  | NC |
| 7t             | NC   | NC  | NC  | NC               | NC :        | С  | С  | С  |
| 8t             | NC   | NC  | NC  | NC               | С           | NC | NC | NC |
| 9t             | NC   | NC  | NC  | NC               | С           | NC | NC | С  |
| 10t            | NC   | NC  | NC  | NC               | С           | NC | С  | NC |
| 11t            | NC   | NC  | NC  | NC               | С           | NC | С  | С  |
| 12t            | NC   | NC  | NC  | NC               | С           | С  | NC | NC |
| 13t            | NC   | NC  | NC  | NC               | С           | С  | NC | С  |
| 14t            | NC   | NC  | NC  | NC               | С           | С  | С  | NC |
| 15t            | NC   | NC  | NC  | NC               | С           | С  | С  | С  |
| 111t           | NC   | С   | С   | NC               | С           | С  | С  | С  |
| 112t           | NC   | С   | С   | С                | NC          | NC | NC | NC |
| 113t           | NC   | С   | С   | С                | NC          | NC | NC | С  |
| 255t           | С    | С   | С   | С                | С           | С  | С  | С  |

### NOTES:

- 1.  $t_0$  = Total time delay =  $n_1 t + n_2 t + \dots n_n t$ .
- 2. C = Connect. For example, interconnect terminal a of the CD4020A and terminal A of the CD4048A.
- 3. NC = No Connection. For example, terminal b of the CD4020A open and terminal B of the CD4048A connected to  $+V_{DD}$  bus.



### Operating Considerations

### Power Supply Considerations for CA3059 and CA3079

The CA3059 and CA3079 are intended for operation as self-powered circuits with the power supplied from and AC line through a dropping resistor. The internal supply is designed to allow for some current to be drawn by the auxiliary power circuits. Typical power supply characteristics are given in Figures 2(b) and 2(c).

### **Power Supply Considerations for CA3059**

The output current available from the internal supply may not be adequate for higher power applications. In such applications an external power supply with a higher voltage should be used with a resulting increase in the output level. (See Figure 4 for the peak output current characteristics.) When an external power supply is used, Terminal 5 should be connected to Terminal 7 and the synchronizing voltage applied to Terminal 12 as illustrated in Figure 5(a).

### Operation of Built-In Protection for the CA3059

A special feature of the CA3059 is the inclusion of a protection circuit which, when connected, removes power from the load if the sensor either shorts or opens. The protection circuit is activated by connecting Terminal 14 to Terminal 13 as shown in the Functional Block Diagram. To assure proper operation of the protection circuit the following conditions should be observed:

1. Use the internal supply and limit the external load current to 2mA with a  $5k\Omega$  dropping resistor.

- 2. Set the value of R<sub>P</sub> and sensor resistance (R<sub>X</sub>) between  $2k\Omega$  and  $100k\Omega$
- The ratio of R<sub>X</sub> to R<sub>P</sub> typically, should be greater than 0.33 and less than 3. If either of these ratios is not met with an unmodified sensor over the entire anticipated temperature range, then either a series or shunt resistor must be added to avoid undesired activation of the circuit.

If operation of the protection circuit is desired under conditions other than those specified above, then apply the data given in Figure 12.

### **External Inhibit Function for the CA3059**

A priority inhibit command may be applied to Terminal 1. The presence of at least +1.2V at  $10\mu A$  will remove drive from the thyristor. This required level is compatible with DTL or  $T^2L$  logic. A logical 1 activates the inhibit function.

### DC Gate Current Mode for the CA3059

Connecting Terminals 7 and 12 disables the zero-crossing detector and permits the flow of gate current on demand from the differential sensing amplifier. This mode of operation is useful when comparator operation is desired or when inductive loads are switched. Care must be exercised to avoid overloading the internal power supply when operating in this mode. A sensitive gate thyristor should be used with a resistor placed between Terminal 4 and the gate in order to limit the gate current.



Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid gradations are in mils (10<sup>-3</sup> inch).

The photographs and dimensions represent a chip when it is par of the wafer. When the wafer is cut into chips, the cleavage angles are 57° instead of 90° with respect to the face of the chip. Therefore, the isolated chip is actually 7 mils (0.17mm) larger in both dimensions.

### DIMENSIONS AND PAD LAYOUT FOR CA3059H AND CA3079H

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Rochester manufacturer:

Other Similar products are found below:

Rochester