## Sound Processors for AV Receiver Systems

## 7.1ch Sound Processor with Built-in Micro-step Volume

## BD34705KS2

## General description

The BD34705KS2 is an 8ch independent volume system. The system is designed to allow 7.1 ch surround system application. It is improvement that sound quality more than the conventional products. Micro-step volume can reduce the switching pop noise during volume attenuation, so a high quality audio system could be achieved. 8 ch triple input selectors for zone 3 and multi channel input enable the connection with a number of sources.

## Key Specifications

- Total harmonic distortion:
- Maximum output voltage:
0.0004\%(Typ.)
- Output noise voltage:
4.2Vrms(Typ.)
- Residual output noise voltage: $1.2 \mu \mathrm{Vrms}$ (Typ.)
- Cross-talk between channels:
$1.0 \mu \mathrm{Vrms}$ (Typ.)
- Cross-talk between selectors:
-105dB(Typ.)

Package
SQFP-T64
W(Typ.) x D(Typ.) x H(Max.) $14.00 \mathrm{~mm} \times 14.00 \mathrm{~mm} \times 1.50 \mathrm{~mm}$

## Features

- 8ch input selectors
(It is extendable to up to 14 by other functions and exclusion)
- Micro-step volume can reduce the switching pop noise during volume attenuation.
- Zone 3 is supported.
- Built-in 2ch Volume for ZONE output
- 2-wire serial bus control, corresponding to $3.3 / 5 \mathrm{~V}$.


## Applications

■ Suitable for the AV receiver, home theater system, etc.


SQFP-T64

## Typical Application Circuit



Figure 1. Application Circuit


Figure 2. Pin Configuration

Description of terminal

| Terminal Number | Symbol | Function | Terminal Number | Symbol | Function |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | DA | Data and latch input terminal | 33 | GND | Analog ground terminal |
| 2 | CL | Clock input terminal | 34 | INL6 | Lch input terminal 6 |
| 3 | VCC | Positive power supply terminal | 35 | INR6 | Rch input terminal 6 |
| 4 | DGND | Digital ground terminal | 36 | INL5 | Lch input terminal 5 |
| 5 | VEE1 | Negative power supply terminal 1 | 37 | INR5 | Rch input terminal 5 |
| 6 | NC | No connect | 38 | INL4 | Lch input terminal 4 |
| 7 | VEE2 | Negative power supply terminal 2 | 39 | INR4 | Rch input terminal 4 |
| 8 | OUTFR | FRch Output terminal | 40 | INL3 | Lch input terminal 3 |
| 9 | OUTFL | FLch Output terminal | 41 | INR3 | Rch input terminal 3 |
| 10 | OUTSW | SWch Output terminal | 42 | INL2 | Lch input terminal 2 |
| 11 | OUTC | Cch Output terminal | 43 | INR2 | Rch input terminal 2 |
| 12 | OUTSR | SRch Output terminal | 44 | INL1 | Lch input terminal 1 |
| 13 | OUTSL | SLch Output terminal | 45 | INR1 | Rch input terminal 1 |
| 14 | OUTSBR | SBRch Output terminal | 46 | GND | Analog ground terminal |
| 15 | OUTSBL | SBLch Output terminal | 47 | SBLIN | SBLch DSP input terminal |
| 16 | OUTHPR | HPRch Output terminal | 48 | SBRLIN | SBRch DSP input terminal |
| 17 | OUTHPL | HPLch Output terminal | 49 | SLIN | SLch DSP input terminal |
| 18 | GND | Analog ground terminal | 50 | SRIN | SRch DSP input terminal |
| 19 | GND | Analog ground terminal | 51 | CIN | Cch DSP input terminal |
| 20 | GND | Analog ground terminal | 52 | SWIN | SWch DSP input terminal |
| 21 | GND | Analog ground terminal | 53 | FLIN | FLch DSP input terminal |
| 22 | GND | Analog ground terminal | 54 | FRIN | FRch DSP input terminal |
| 23 | GND | Analog ground terminal | 55 | GND | Analog ground terminal |
| 24 | SUBL | Lch SUB Output terminal | 56 | ADCL | Lch ADC Output terminal |
| 25 | SUBR | Rch SUB Output terminal | 57 | ADCR | Rch ADC Output terminal |
| 26 | RECL | Lch REC Output terminal | 58 | GND | Analog ground terminal |
| 27 | RECR | Rch REC Output terminal | 59 | GND | Analog ground terminal |
| 28 | GND | Analog ground terminal | 60 | GND | Analog ground terminal |
| 29 | INL8 | Lch input terminal 8 | 61 | GND | Analog ground terminal |
| 30 | INR8 | Rch input terminal 8 | 62 | GND | Analog ground terminal |
| 31 | INL7 | Lch input terminal 7 | 63 | GND | Analog ground terminal |
| 32 | INR7 | Rch input terminal 7 | 64 | CHIP | Chip select terminal |



Figure 3. Block Diagram

## Absolute Maximum Ratings

| Item | Symbol | Rating | Unit |
| :--- | :---: | :---: | :---: |
| Positive power supply | VCC | $+7.75^{\text {(Note1) }}$ | V |
| Negative power supply | VEE | $-7.75^{\text {(Note1) }}$ | V |
| Power dissipation | Pd | $1.50^{\text {(Note2) }}$ | W |
| Input voltage | Vin | VEE-0.2 to VCC+0.2 | $\mathrm{V}^{\text {(Note3) }}$ |
| Operating temperature | Topr | -40 to +85 ${ }^{\circ} \mathrm{C}$ |  |
| Storage temperature | Tstg | $-55^{\text {to }+150}$ | ${ }^{\circ} \mathrm{C}$ |

(Note1) The maximum voltage that can be applied based on GND.
(Note2) Derating at $12.0 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ for operating above $\mathrm{Ta} \geq 25^{\circ} \mathrm{C}$ (mounted on $70 \times 70 \times 1.6 \mathrm{~mm}$ ROHM standard board)
(Note3) If it is within the operation voltage range, circuit functions operation is guaranteed within operation temp.
Caution: Operating the IC over the absolute maximum ratings may damage the IC. The damage can either be a short circuit between pins or an open circuit between pins and the internal circuitry. Therefore, it is important to consider circuit protection measures, such as adding a fuse, in case the IC is operated over the absolute maximum ratings.

## Operating Condition

| Item | Symbol | Rating | Unit |
| :--- | :---: | :---: | :---: |
| Positive power supply | VCC | +6.5 to $+7.5^{\text {(Note4,5) }}$ | V |
| Negative power supply | VEE | -6.5 to $-7 . \mathbf{~}^{\text {(Note4,5) }}$ | V |

(Note4) Applying voltage based on GND.
(Note5) Within the operating temperature range, basic circuit function and operation are guaranteed within this operation voltage range. But please confirm the setting of the constants, temperature, etc. Please take note that electrical characteristics other than defined values cannot be guaranteed, however original function will retain.

## Electrical characteristic

Unless otherwise specified, $\mathrm{Ta}=25^{\circ} \mathrm{C}, \mathrm{VCC}=7 \mathrm{~V}$, VEE $=-7 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz}$, Vin=1Vrms, RL=10k $\Omega$,
Stereo input selector(MAIN, SUB1, SUB2)=IN1, Mode selector(FL, FRch)=MAIN,
Mode selector(SW, C, SL, SRch)=MULTI, Mode selector(SBL, SBRch)=MULTI, SB OUTSEL=SB, Input $\mathrm{Att}=0 \mathrm{~dB}$, Input gain=0dB, Volume $=0 \mathrm{~dB}$.

|  | Item | Symbol | Limit |  |  | Unit | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. |  |  |
| TOTAL | Positive circuit current | Iqp | - | 32 | 45 | mA | No signal |
|  | Negative circuit current | Iqn | -45 | -32 | - | mA | No signal |
|  | Output voltage gain | Gv | -1.5 | 0 | 1.5 | dB | 8 to 15pin output |
|  | Channel balance | CB | -0.5 | 0 | 0.5 | dB | C Channel reference, 8 to 15 pin output |
|  | Total harmonic distortion | THD | - | 0.0004 | 0.02 | \% | BW=400 to 30 kHz <br> 8 to 15 pin output |
|  | Maximum output voltage | Vom | 3.8 | 4.2 | - | Vrms | THD=1\%, <br> VOLUME=+10dB <br> 8 to 15pin output |
|  | Output noise voltage * | Vno | - | 1.2 | 10 | $\mu \mathrm{Vrms}$ | $\mathrm{Rg}=0 \Omega, \mathrm{BW}=\mathrm{IHF}-\mathrm{A}$ <br> 8 to 15 pin output |
|  | Residual output noise voltage * | Vnor | - | 1 | 8 | $\mu \mathrm{Vrms}$ | Volume=Mute, $\mathrm{Rg}=0 \Omega$, $\mathrm{BW}=\mathrm{IHF}-\mathrm{A}$ 8 to 15pin output |
|  | Cross-talk between channels * | CT | - | -105 | -80 | dB | $\begin{aligned} & \mathrm{Rg}=0 \Omega, \mathrm{BW}=\mathrm{IHF}-\mathrm{A} \\ & 8 \text {, 9pin output } \end{aligned}$ |
|  | Cross-talk between selectors * | CS | - | -105 | -80 | dB | $\mathrm{Rg}=0 \Omega, \mathrm{BW}=\mathrm{IHF}-\mathrm{A}$ <br> 8,9pin output |
|  | Input impedance | Rin | 32 | 47 | 62 | k $\Omega$ | 24 to 27,29 to 32 34 to 35,47 to 54 pin input |
| VOLUME | Maximum attenuation * | ATTmax | - | -115 | -100 | dB | Volume=Mute, BW=IHF-A |
| $\begin{aligned} & \text { REC } \\ & \text { OUT } \end{aligned}$ | Total harmonic distortion | THDR | - | 0.0005 | 0.02 | \% | $\begin{aligned} & \mathrm{BW}=400 \text { to } 30 \mathrm{kHz}, \\ & \mathrm{RL}=6.8 \mathrm{k} \Omega \\ & 24 \text { to } 27 \text { pin output } \end{aligned}$ |
| HPOUT | Output impedance | Ron | 520 | 800 | 1080 | $\Omega$ | 16,17pin output |

※VP-9690(Average detection value, effective value display) filter by Panasonic is used for * measurement

## Typical Performance Curve(s) (Reference data)



Figure 4. Circuit Currents vs. Circuit Voltage


Figure 6. Volume Gain vs. Input Frequency ( 0 dB to -32 dB setting)


Figure 5. Volume Gain vs. Input Frequency (32dB to 0 dB setting)


Figure 7. Volume Gain vs. Input Frequency (-32dB to -64 dB setting)


Figure 8. Volume Gain vs. Input Frequency (-64dB to -95 dB setting)
(Note) The measurement results of Figure 4 to Figure 8 used by 80 kHz LPF.

## Specifications for Control Signal

(1) Timing of control signal

Data is read at the rising edge of clock.
Latch is read at the falling edge of clock. Data on the latest 16bit is taken inside the IC.
Ensure to set DA and CL to LOW after Latch.
1 byte $=16$ bit


Figure 10. The timing definition of the control signal

| Item | Symbol | Limit |  |  | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. |  |
| Clock width | twc | 1.0 | - | - | $\mu \mathrm{sec}$ |
| Data width | twd | 1.0 | - | - | $\mu \mathrm{sec}$ |
| Latch width | twl | 1.0 | - | - | $\mu \mathrm{sec}$ |
| Low hold width | twh | 1.0 | - | - | $\mu \mathrm{sec}$ |
| Data setup time (DATA $\rightarrow$ CLK) | tsd | 0.5 | - | - | $\mu \mathrm{sec}$ |
| Data hold time (CLK $\rightarrow$ DATA) | thd | 0.5 | - | - | $\mu \mathrm{sec}$ |
| Latch setup time (CLK $\rightarrow$ LATCH) | tsl | 0.5 | - | - | $\mu \mathrm{sec}$ |
| Latch hold time | thl | 0.5 | - | - | $\mu \mathrm{sec}$ |
| Latch Low setup time | ts | 0.5 | - | - | $\mu \mathrm{sec}$ |
| Latch Low hold time | th | 0.5 | - | - | $\mu \mathrm{sec}$ |

(2) Voltage of control signal (CL, DA, CHIP)

| Item | Conditions | Limit |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | $\begin{gathered} \text { Max. } \\ (<\mathrm{VCC}) \end{gathered}$ |  |
| High input voltage | $\begin{aligned} & \text { Vcc }=+6.5 \text { to }+7.5 \mathrm{~V} \\ & \text { Vee }=-6.5 \text { to }-7.5 \mathrm{~V} \end{aligned}$ | 2.3 | - | 5.5 | V |
| Low input voltage |  | 0 | - | 1.0 | V |

(3) Basic Structure of Control Data
$\leftarrow$ Input Direction

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Data |  |  |  |  |  |  |  |  |  |  |  | Select Address |  |  |  |

(4) Table of Control Data

| Select <br> Address <br> No. | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | Input Selector (MAIN) |  |  |  |  |  | $\begin{array}{\|l\|} \text { REC } \\ \text { ON/OFF } \end{array}$ | 0 | 0 | $\begin{array}{\|c\|} \hline \text { SUB } \\ \text { ONOFF } \end{array}$ | 1 | 0 | 0 | Chip Select | 0 | 0 |
| 1 | Input Selector (SUB1) |  |  |  |  |  | 0 | 0 | Input Selector (SUB2) |  |  |  | 0 |  | 0 | 1 |
| 2 | Mode Select FL, FRch |  | Mode Select C, SWch |  | Mode Select SL, SRch |  | Mode Select SBL, SBRch |  | 0 | ADC ATT |  |  | 0 |  | 1 | 0 |
| 3 | Volume channel Select |  |  | Volume |  |  |  |  |  |  |  |  | 0 |  | 1 | 1 |
| 4 | 0 | $\begin{aligned} & \text { HPOUT } \\ & \text { SEL } \end{aligned}$ | MSEL FRONT | $\begin{aligned} & \text { MSEL } \\ & \text { C,SW } \end{aligned}$ | MSEL SUR | $\begin{aligned} & \text { MSEL } \\ & \text { SURB } \end{aligned}$ | $\begin{array}{c\|} \hline \text { SB } \\ \text { OUTSEL } \end{array}$ | $\begin{aligned} & \text { SUB } \\ & \text { MUTE } \end{aligned}$ | 0 | 0 | 0 | 0 | 1 |  | 0 | 0 |
| 6 | Mode Select REC |  | Mode Select SUB |  | 1 | Volume2 |  |  |  |  |  |  | 1 |  | 1 | 0 |
| 7 | $A \rightarrow B$ <br> switch-time |  |  | $\mathrm{B} \rightarrow \mathrm{~A}$ <br> switch-time |  |  | Base Clock | 0 | 0 | System Reset | 0 | 0 | 1 |  | 1 | 1 |
|  | BD3843FS (6ch Selector IC) |  |  |  |  |  |  |  |  |  |  |  | * | 1 | 0 | 0 |
|  | BD3841FS (9ch Selector IC) |  |  |  |  |  |  |  |  |  |  |  | * | 1 | 0 | 1 |
|  | BD3812F (2ch volume IC) |  |  |  |  |  |  |  |  |  |  |  | * | 1 | 1 | * |

BD3471KS2, BD3473KS2 and BD3474KS2 could be controlled using same serial control line.
(In case of using the serial bus as common, please set chip select as " 1 ")
BD3843FS, BD3841FS and BD3812F could be controlled using same serial control line.
(In case of using the serial bus as common, please set chip select as " 0 ")
All data need to be initialized every time when turning on the power supply.
(Example)


As for second time onwards, after turning on the power supply, sending data of any address could be changed.
(5) Chip Select Setting Table

| CHIP terminal condition | D2 |
| :---: | :---: |
| 0 (LOW) | 0 |
| 1 (HIGH) | 1 |

BD34705KS2 can operate in combination with another by setting the CHIP terminal.

Select Address No. 0 Setting Table

| Func | ion \& Setting | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MUTE | 0 | 0 | 0 | 0 | 0 | 0 | Rec on/off | 0 |  |  |  |  |  |  |  |  |
|  | IN1 | 0 | 0 | 0 | 0 | 0 | 1 |  |  |  |  |  |  |  |  |  |  |
|  | IN2 | 0 | 0 | 0 | 0 | 1 | 0 |  |  |  |  |  |  |  |  |  |  |
|  | IN3 | 0 | 0 | 0 | 0 | 1 | 1 |  |  |  |  |  |  |  |  |  |  |
|  | IN4 | 0 | 0 | 0 | 1 | 0 | 0 |  |  |  |  |  |  |  |  |  |  |
|  | IN5 | 0 | 0 | 0 | 1 | 0 | 1 |  |  |  |  |  |  |  |  |  |  |
|  | IN6 | 0 | 0 | 0 | 1 | 1 | 0 |  |  |  |  |  |  |  |  |  |  |
|  | IN7 | 0 | 0 | 0 | 1 | 1 | 1 |  |  |  |  |  |  |  |  |  |  |
|  | IN8 | 0 | 0 | 1 | 0 | 0 | 0 |  |  |  |  |  |  |  |  |  |  |
|  | IN9 | 0 | 0 | 1 | 0 | 0 | 1 |  |  |  |  |  |  |  |  |  |  |
|  | IN10 | 0 | 0 | 1 | 0 | 1 | 0 |  |  |  | Sub |  |  |  |  |  |  |
|  | IN11 | 0 | 0 | 1 | 0 | 1 | 1 |  |  |  | on/off |  |  |  |  |  |  |
|  | IN12 | 0 | 0 | 1 | 1 | 0 | 0 |  |  | 0 |  | 1 | 0 | 0 | Chip Select | 0 | 0 |
|  | IN13(REC) | 0 | 0 | 1 | 1 | 0 | 1 |  |  |  |  |  |  |  |  |  |  |
|  | IN14(SUB) | 0 | 0 | 1 | 1 | 1 | 0 |  |  |  |  |  |  |  |  |  |  |
|  |  | 0 | 1 | 0 | 0 | 0 | 0 |  |  |  |  |  |  |  |  |  |  |
|  | Prohibition | ! | ! | : | ! | ! | ! |  |  |  |  |  |  |  |  |  |  |
|  |  | 1 | 1 | 1 | 1 | 1 | 1 |  |  |  |  |  |  |  |  |  |  |
| ○ 芫 | OFF | Input Selector (MAIN) |  |  |  |  |  | 0 |  |  |  |  |  |  |  |  |  |
| बै | ON |  |  |  |  |  |  | 1 |  |  |  |  |  |  |  |  |  |
|  | OFF |  |  |  |  |  |  | Rec on/off |  |  | 0 |  |  |  |  |  |  |
|  | ON |  |  |  |  |  |  |  |  | 1 |  |  |  |  |  |  |

Select Address No. 1 Setting Table

| Fun | tion \& Setting | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MUTE | 0 | 0 | 0 | 0 | 0 | 0 |  |  |  |  |  |  |  |  |  |  |
|  | IN1 | 0 | 0 | 0 | 0 | 0 | 1 |  |  |  |  |  |  |  |  |  |  |
|  | IN2 | 0 | 0 | 0 | 0 | 1 | 0 |  |  |  |  |  |  |  |  |  |  |
|  | IN3 | 0 | 0 | 0 | 0 | 1 | 1 |  |  |  |  |  |  |  |  |  |  |
|  | IN4 | 0 | 0 | 0 | 1 | 0 | 0 |  |  |  |  |  |  |  |  |  |  |
| $\stackrel{\sim}{\text { ¢ }}$ | IN5 | 0 | 0 | 0 | 1 | 0 | 1 |  |  |  |  |  |  |  |  |  |  |
| $\begin{aligned} & \text { 岂 } \\ & \boldsymbol{\omega} \end{aligned}$ | IN6 | 0 | 0 | 0 | 1 | 1 | 0 |  |  |  |  |  |  |  |  |  |  |
| ¢ | IN7 | 0 | 0 | 0 | 1 | 1 | 1 |  |  |  |  | (S |  |  |  |  |  |
| $\left.\frac{\mathbb{Q}}{\mathbb{0}} \right\rvert\,$ | IN8 | 0 | 0 | 1 | 0 | 0 | 0 |  |  |  | 左 | ( |  |  |  |  |  |
| $\left\lvert\, \begin{aligned} & \infty \\ & \vec{~} \end{aligned}\right.$ | IN9 | 0 | 0 | 1 | 0 | 0 | 1 |  |  |  |  |  |  |  |  |  |  |
| $\stackrel{\rightharpoonup}{\underline{O}}$ | IN10 | 0 | 0 | 1 | 0 | 1 | 0 |  |  |  |  |  |  |  |  |  |  |
|  | IN11 | 0 | 0 | 1 | 0 | 1 | 1 |  |  |  |  |  |  |  |  |  |  |
|  | IN12 | 0 | 0 | 1 | 1 | 0 | 0 |  |  |  |  |  |  |  |  |  |  |
|  |  | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 |  |  |  |  | 0 | Chip | 0 | 1 |
|  | Prohibition | ! | ! | : | : | ! | ! | 0 | 0 |  |  |  |  | 0 | Select | 0 | 1 |
|  |  | 1 | 1 | 1 | 1 | 1 | 1 |  |  |  |  |  |  |  |  |  |  |
|  | MUTE |  |  |  |  |  |  |  |  | 0 | 0 | 0 | 0 |  |  |  |  |
|  | IN1 |  |  |  |  |  |  |  |  | 0 | 0 | 0 | 1 |  |  |  |  |
|  | IN2 |  |  |  |  |  |  |  |  | 0 | 0 | 1 | 0 |  |  |  |  |
|  | IN3 |  |  |  |  |  |  |  |  | 0 | 0 | 1 | 1 |  |  |  |  |
| $\begin{aligned} & \stackrel{\rightharpoonup}{\mathrm{S}} \\ & \end{aligned}$ | IN4 |  |  |  |  |  |  |  |  | 0 | 1 | 0 | 0 |  |  |  |  |
| ¢ | IN5 |  |  |  |  |  |  |  |  | 0 | 1 | 0 | 1 |  |  |  |  |
| $\frac{\text { ¢ }}{0}$ | IN6 |  | Inpu | Se | (S | () |  |  |  | 0 | 1 | 1 | 0 |  |  |  |  |
| $\left\|\begin{array}{l} \infty \\ \underset{~}{\leftrightarrows} \end{array}\right\|$ | IN7 |  |  |  |  |  |  |  |  | 0 | 1 | 1 | 1 |  |  |  |  |
| $\stackrel{\rightharpoonup}{\mathrm{O}}$ | IN8 |  |  |  |  |  |  |  |  | 1 | 0 | 0 | 0 |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  | 1 | 0 | 0 | 1 |  |  |  |  |
|  | Prohibition |  |  |  |  |  |  |  |  | ! | ! | ! | ! |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  | 1 | 1 | 1 | 1 |  |  |  |  |

Select Address No. 2 Setting Table ※Select Address No. 4 MSEL="0"(Front,C,SW,SR,SRB)

| Function \& Setting |  | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MUTE | 0 | 0 | Mode Selector C, SWch |  | Mode Selector SL, SRch |  | Mode Selector SBL, SBRch |  | 0 | ADC ATT |  |  | 0 | Chip Select | 1 | 0 |
|  | MAIN | 0 | 1 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | MULTI | 1 | 0 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | SUB1 | 1 | 1 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | MUTE | Mode Selector FL, FRch |  | 0 | 0 |  |  |  |  |  |  |  |  |  |  |  |  |
|  | MAIN |  |  | 0 | 1 |  |  |  |  |  |  |  |  |  |  |  |  |
|  | MULTI |  |  | 1 | 0 |  |  |  |  |  |  |  |  |  |  |  |  |
|  | SUB1 |  |  | 1 | 1 |  |  |  |  |  |  |  |  |  |  |  |  |
|  | MUTE |  |  | Mode Selector C, SWch |  | 0 | 0 |  |  |  |  |  |  |  |  |  |  |
| $0$ | MAIN |  |  | 0 | 1 |  |  |  |  |  |  |  |  |  |  |  |  |
| $\stackrel{\text { ¢ }}{\infty}$ | MULTI |  |  | 1 | 0 |  |  |  |  |  |  |  |  |  |  |  |  |
|  | SUB1 |  |  | 1 | 1 |  |  |  |  |  |  |  |  |  |  |  |  |
|  | MUTE |  |  | Mode Selector SL, SRch |  | 0 | 0 |  |  |  |  |  |  |  |  |  |  |
|  | MULTI |  |  | 0 | 1 |  |  |  |  |  |  |  |  |  |  |  |  |
|  | SUB1 |  |  | 1 | 0 |  |  |  |  |  |  |  |  |  |  |  |  |
|  | MAIN |  |  | 1 | 1 |  |  |  |  |  |  |  |  |  |  |  |  |

Select Address No. 2 Setting Table ※Select Address No. 4 MSEL="1"(Front,C,SW,SR,SRB)

| Function \& Setting |  | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {¢ }}$ ¢ ${ }^{\text {c }}$ | MUTE | 0 | 0 | Mode Selector C, SWch |  | Mode Selector SL, SRch |  | Mode Selector SBL, SBRch |  | 0 | ADC ATT |  |  | 0 | Chip Select | 1 | 0 |
| ¢ ¢ | SUB | 0 | 1 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | MUTE | Mode Selector FL, FRch |  | 0 | 0 |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | MUTE |  |  | Mode Selector C, SWch |  | 0 | 0 |  |  |  |  |  |  |  |  |  |  |
| ミ ¢ ¢ | SUB2 |  |  | 0 | 1 |  |  |  |  |  |  |  |  |  |  |  |  |
|  | MUTE |  |  | Mode Selector SL, SRch |  | 0 | 0 |  |  |  |  |  |  |  |  |  |  |
|  | SUB2 |  |  | 0 | 1 |  |  |  |  |  |  |  |  |  |  |  |  |

Select Address No. 2 Setting Table

| Function \& Setting |  | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { E } \\ & \stackrel{y}{4} \\ & \dot{Q} \end{aligned}$ | MUTE | Mode Selector FL, FRch |  | Mode Selector C, SWch |  | Mode Selector SL, SRch |  | $\begin{gathered} \text { Mode } \\ \text { Selector } \\ \text { SBL, SBRRh } \end{gathered}$ |  | 0 | 0 | 0 | 0 | 0 | Chip Selec | 1 | 0 |
|  | OdB |  |  | 0 | 0 |  |  | 1 |  |  |  |  |  |
|  | -6dB |  |  | 0 | 1 |  |  | 0 |  |  |  |  |  |
|  | $-6.5 \mathrm{~dB}$ |  |  | 0 | 1 |  |  | 1 |  |  |  |  |  |
|  | -7.5dB |  |  | 1 | 0 |  |  | 0 |  |  |  |  |  |
|  | -9dB |  |  | 1 | 0 |  |  | 1 |  |  |  |  |  |
|  | -12dB |  |  | 1 | 1 |  |  | 0 |  |  |  |  |  |
|  | Prohibition |  |  | 1 | 1 |  |  | 1 |  |  |  |  |  |

Select Address No. 3 Setting Table

| Function \& Setting |  | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | FL | 0 | 0 | 0 | Volume |  |  |  |  |  |  |  |  | 0 | Chip Select | 1 | 1 |
|  | FR | 0 | 0 | 1 |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | SW | 0 | 1 | 0 |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | C | 0 | 1 | 1 |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | SL | 1 | 0 | 0 |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | SR | 1 | 0 | 1 |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | SBL | 1 | 1 | 0 |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | SBR | 1 | 1 | 1 |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | MUTE | Volume Channel Select |  |  | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |  |  |  |  |
|  | Prohibition |  |  |  | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 |  |  |  |  |
|  |  |  |  |  | : | : | : |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 |  |  |  |  |
|  | +32.0dB |  |  |  | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |  |  |  |  |
|  | +31.5dB |  |  |  | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 |  |  |  |  |
|  | +31.0dB |  |  |  | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 |  |  |  |  |
|  | +30.5dB |  |  |  | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 |  |  |  |  |
|  | +30.0dB |  |  |  | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 |  |  |  |  |
|  | +29.5dB |  |  |  | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 |  |  |  |  |
|  | +29.0dB |  |  |  | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 |  |  |  |  |
|  | +28.5dB |  |  |  | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 |  |  |  |  |
|  | +28.0dB |  |  |  | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 |  |  |  |  |
|  | +27.5dB |  |  |  | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 |  |  |  |  |
|  | +27.0dB |  |  |  | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 |  |  |  |  |
|  | +26.5dB |  |  |  | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 |  |  |  |  |
|  | +26.0dB |  |  |  | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 |  |  |  |  |
|  | +25.5dB |  |  |  | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 |  |  |  |  |
|  | +25.0dB |  |  |  | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 |  |  |  |  |
|  | +24.5dB |  |  |  | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 |  |  |  |  |
|  | +24.0dB |  |  |  | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 |  |  |  |  |
|  | +23.5dB |  |  |  | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 |  |  |  |  |
|  | +23.0dB |  |  |  | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 |  |  |  |  |
|  | +22.5dB |  |  |  | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 |  |  |  |  |
|  | +22.0dB |  |  |  | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 |  |  |  |  |
|  | +21.5dB |  |  |  | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 |  |  |  |  |
|  | +21.0dB |  |  |  | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 |  |  |  |  |
|  | +20.5dB |  |  |  | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 |  |  |  |  |
|  | +20.0dB |  |  |  | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 |  |  |  |  |
|  | +19.5dB |  |  |  | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 |  |  |  |  |
|  | +19.0dB |  |  |  | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 |  |  |  |  |
|  | +18.5dB |  |  |  | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 |  |  |  |  |
|  | +18.0dB |  |  |  | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 |  |  |  |  |
|  | +17.5dB |  |  |  | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 |  |  |  |  |
|  | +17.0dB |  |  |  | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 |  |  |  |  |
|  | +16.5dB |  |  |  | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 |  |  |  |  |
|  | +16.0dB |  |  |  | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 |  |  |  |  |
|  | +15.5dB |  |  |  | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 |  |  |  |  |

Select Address No. 3 Setting Table

| Fun | \% \& Setting | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \stackrel{0}{\xi} \\ & \stackrel{亏}{\circ} \\ & \hline \end{aligned}$ | +15.0dB | Volume Channel Select |  |  |  | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | Chip Select | 1 | 1 |
|  | $+14.5 \mathrm{~dB}$ |  |  |  |  | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1 |  |  |  |  |
|  | +14.0dB |  |  |  |  | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 |  |  |  |  |
|  | +13.5dB |  |  |  |  | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 |  |  |  |  |
|  | +13.0dB |  |  |  |  | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 |  |  |  |  |
|  | +12.5dB |  |  |  |  | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 |  |  |  |  |
|  | +12.0dB |  |  |  |  | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 |  |  |  |  |
|  | +11.5dB |  |  |  |  | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 |  |  |  |  |
|  | +11.0dB |  |  |  |  | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 |  |  |  |  |
|  | +10.5dB |  |  |  |  | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 |  |  |  |  |
|  | +10.0dB |  |  |  |  | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 |  |  |  |  |
|  | +9.5dB |  |  |  |  | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 |  |  |  |  |
|  | +9.0dB |  |  |  |  | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 |  |  |  |  |
|  | $+8.5 \mathrm{~dB}$ |  |  |  |  | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 |  |  |  |  |
|  | +8.0dB |  |  |  |  | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 |  |  |  |  |
|  | $+7.5 \mathrm{~dB}$ |  |  |  | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 |  |  |  |  |
|  | +7.0dB |  |  |  |  | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 |  |  |  |  |
|  | $+6.5 \mathrm{~dB}$ |  |  |  |  | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 |  |  |  |  |
|  | +6.0dB |  |  |  |  | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 |  |  |  |  |
|  | $+5.5 \mathrm{~dB}$ |  |  |  |  | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 |  |  |  |  |
|  | +5.0dB |  |  |  |  | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 |  |  |  |  |
|  | $+4.5 \mathrm{~dB}$ |  |  |  |  | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 |  |  |  |  |
|  | +4.0dB |  |  |  |  | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 |  |  |  |  |
|  | $+3.5 \mathrm{~dB}$ |  |  |  |  | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 |  |  |  |  |
|  | $+3.0 \mathrm{~dB}$ |  |  |  |  | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 |  |  |  |  |
|  | $+2.5 \mathrm{~dB}$ |  |  |  |  | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 |  |  |  |  |
|  | +2.0dB |  |  |  |  | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 |  |  |  |  |
|  | $+1.5 \mathrm{~dB}$ |  |  |  |  | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 |  |  |  |  |
|  | +1.0dB |  |  |  |  | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 |  |  |  |  |
|  | $+0.5 \mathrm{~dB}$ |  |  |  |  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |  |  |  |  |
|  | Prohibition |  |  |  |  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |  |  |  |
|  | -0dB |  |  |  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |  |  |  |
|  | -0.5dB |  |  |  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |  |  |  |  |
|  | -1.0dB |  |  |  | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 |  |  |  |  |
|  | -1.5dB |  |  |  | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 |  |  |  |  |
|  | -2.0dB |  |  |  | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 |  |  |  |  |
|  | -2.5dB |  |  |  | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 |  |  |  |  |
|  | -3.0dB |  |  |  | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 |  |  |  |  |
|  | -3.5dB |  |  |  | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 |  |  |  |  |
|  | -4.0dB |  |  |  | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 |  |  |  |  |
|  | -4.5dB |  |  |  | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 |  |  |  |  |
|  | -5.0dB |  |  |  | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 |  |  |  |  |
|  | $-5.5 \mathrm{~dB}$ |  |  |  | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 |  |  |  |  |
|  | -6.0dB |  |  |  | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 |  |  |  |  |
|  | -6.5dB |  |  |  | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 |  |  |  |  |
|  | -7.0dB |  |  |  | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 |  |  |  |  |
|  | -7.5dB |  |  |  | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 |  |  |  |  |

Select Address No. 3 Setting Table

| Fun | \& Setting | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \stackrel{\otimes}{\xi} \\ & \frac{\bar{亏}}{0} \end{aligned}$ | -8.0dB | Volume Channel Select |  |  | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | Chip Select | 1 | 1 |
|  | -8.5dB |  |  |  | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 |  |  |  |  |
|  | -9.0dB |  |  |  | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 |  |  |  |  |
|  | -9.5dB |  |  |  | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 |  |  |  |  |
|  | -10.0dB |  |  |  | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 |  |  |  |  |
|  | -10.5dB |  |  |  | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 |  |  |  |  |
|  | -11.0dB |  |  |  | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 |  |  |  |  |
|  | -11.5dB |  |  |  | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 |  |  |  |  |
|  | -12.0dB |  |  |  | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 |  |  |  |  |
|  | -12.5dB |  |  |  | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 |  |  |  |  |
|  | -13.0dB |  |  |  | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 |  |  |  |  |
|  | -13.5dB |  |  |  | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 |  |  |  |  |
|  | -14.0dB |  |  |  | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 |  |  |  |  |
|  | -14.5dB |  |  |  | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1 |  |  |  |  |
|  | -15.0dB |  |  |  | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 |  |  |  |  |
|  | -15.5dB |  |  |  | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 |  |  |  |  |
|  | -16.0dB |  |  |  | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 |  |  |  |  |
|  | -16.5dB |  |  |  | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 |  |  |  |  |
|  | -17.0dB |  |  |  | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 |  |  |  |  |
|  | -17.5dB |  |  |  | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 |  |  |  |  |
|  | -18.0dB |  |  |  | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 |  |  |  |  |
|  | -18.5dB |  |  |  | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 |  |  |  |  |
|  | -19.0dB |  |  |  | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 |  |  |  |  |
|  | -19.5dB |  |  |  | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 |  |  |  |  |
|  | -20.0dB |  |  |  | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 |  |  |  |  |
|  | -20.5dB |  |  |  | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 |  |  |  |  |
|  | -21.0dB |  |  |  | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 |  |  |  |  |
|  | -21.5dB |  |  |  | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 |  |  |  |  |
|  | -22.0dB |  |  |  | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 |  |  |  |  |
|  | -22.5dB |  |  |  | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 |  |  |  |  |
|  | -23.0dB |  |  |  | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 |  |  |  |  |
|  | -23.5dB |  |  |  | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 |  |  |  |  |
|  | -24.0dB |  |  |  | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 |  |  |  |  |
|  | -24.5dB |  |  |  | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 |  |  |  |  |
|  | -25.0dB |  |  |  | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 |  |  |  |  |
|  | -25.5dB |  |  |  | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 |  |  |  |  |
|  | -26.0dB |  |  |  | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 |  |  |  |  |
|  | -26.5dB |  |  |  | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 |  |  |  |  |
|  | -27.0dB |  |  |  | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 |  |  |  |  |
|  | -27.5dB |  |  |  | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 |  |  |  |  |
|  | -28.0dB |  |  |  | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 |  |  |  |  |
|  | -28.5dB |  |  |  | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 |  |  |  |  |
|  | -29.0dB |  |  |  | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 |  |  |  |  |
|  | -29.5dB |  |  |  | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 |  |  |  |  |
|  | -30.0dB |  |  |  | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 |  |  |  |  |
|  | -30.5dB |  |  |  | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 |  |  |  |  |
|  | -31.0dB |  |  |  | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 |  |  |  |  |

Select Address No. 3 Setting Table

| Fun | \& Setting | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \stackrel{0}{5} \\ & \frac{3}{0} \\ & \hline \end{aligned}$ | -31.5dB | Volume Channel Select |  |  | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | Chip Select | 1 | 1 |
|  | -32.0dB |  |  |  | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |  |  |  |  |
|  | -32.5dB |  |  |  | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 |  |  |  |  |
|  | -33.0dB |  |  |  | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 |  |  |  |  |
|  | -33.5dB |  |  |  | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 |  |  |  |  |
|  | -34.0dB |  |  |  | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 |  |  |  |  |
|  | -34.5dB |  |  |  | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 |  |  |  |  |
|  | -35.0dB |  |  |  | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 |  |  |  |  |
|  | -35.5dB |  |  |  | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 |  |  |  |  |
|  | -36.0dB |  |  |  | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 |  |  |  |  |
|  | -36.5dB |  |  |  | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 |  |  |  |  |
|  | -37.0dB |  |  |  | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 |  |  |  |  |
|  | -37.5dB |  |  |  | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 |  |  |  |  |
|  | -38.0dB |  |  |  | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 |  |  |  |  |
|  | -38.5dB |  |  |  | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 |  |  |  |  |
|  | -39.0dB |  |  |  | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 |  |  |  |  |
|  | -39.5dB |  |  |  | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 |  |  |  |  |
|  | -40.0dB |  |  |  | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 |  |  |  |  |
|  | -40.5dB |  |  |  | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 |  |  |  |  |
|  | -41.0dB |  |  |  | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 |  |  |  |  |
|  | -41.5dB |  |  |  | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 |  |  |  |  |
|  | -42.0dB |  |  |  | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 |  |  |  |  |
|  | -42.5dB |  |  |  | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 |  |  |  |  |
|  | -43.0dB |  |  |  | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 |  |  |  |  |
|  | -43.5dB |  |  |  | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 |  |  |  |  |
|  | -44.0dB |  |  |  | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 |  |  |  |  |
|  | -44.5dB |  |  |  | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 |  |  |  |  |
|  | -45.0dB |  |  |  | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 0 |  |  |  |  |
|  | -45.5dB |  |  |  | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 |  |  |  |  |
|  | -46.0dB |  |  |  | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 |  |  |  |  |
|  | -46.5dB |  |  |  | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 1 |  |  |  |  |
|  | -47.0dB |  |  |  | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 0 |  |  |  |  |
|  | -47.5dB |  |  |  | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 |  |  |  |  |
|  | -48.0dB |  |  |  | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 |  |  |  |  |
|  | -48.5dB |  |  |  | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 |  |  |  |  |
|  | -49.0dB |  |  |  | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 |  |  |  |  |
|  | -49.5dB |  |  |  | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 |  |  |  |  |
|  | -50.0dB |  |  |  | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 |  |  |  |  |
|  | -50.5dB |  |  |  | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 |  |  |  |  |
|  | -51.0dB |  |  |  | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 |  |  |  |  |
|  | -51.5dB |  |  |  | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 |  |  |  |  |
|  | -52.0dB |  |  |  | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 |  |  |  |  |
|  | -52.5dB |  |  |  | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 |  |  |  |  |
|  | -53.0dB |  |  |  | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 0 |  |  |  |  |
|  | -53.5dB |  |  |  | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 |  |  |  |  |
|  | -54.0dB |  |  |  | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 |  |  |  |  |
|  | -54.5dB |  |  |  | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 |  |  |  |  |

Select Address No. 3 Setting Table


Select Address No. 3 Setting Table

| Function \& Setting |  | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { © } \\ & \frac{1}{3} \\ & \hline \end{aligned}$ | -78.5dB | Volume Channel Select |  |  | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | Chip Select | 1 | 1 |
|  | -79.0dB |  |  |  | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 |  |  |  |  |
|  | -79.5dB |  |  |  | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 |  |  |  |  |
|  | -80.0dB |  |  |  | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 |  |  |  |  |
|  | -80.5dB |  |  |  | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 |  |  |  |  |
|  | -81.0dB |  |  |  | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 |  |  |  |  |
|  | -81.5dB |  |  |  | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 |  |  |  |  |
|  | -82.0dB |  |  |  | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 |  |  |  |  |
|  | -82.5dB |  |  |  | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1 |  |  |  |  |
|  | -83.0dB |  |  |  | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 |  |  |  |  |
|  | -83.5dB |  |  |  | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 |  |  |  |  |
|  | -84.0dB |  |  |  | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 |  |  |  |  |
|  | -84.5dB |  |  |  | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 1 |  |  |  |  |
|  | -85.0dB |  |  |  | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 |  |  |  |  |
|  | -85.5dB |  |  |  | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 |  |  |  |  |
|  | -86.0dB |  |  |  | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 |  |  |  |  |
|  | -86.5dB |  |  |  | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 1 |  |  |  |  |
|  | -87.0dB |  |  |  | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 0 |  |  |  |  |
|  | -87.5dB |  |  |  | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 |  |  |  |  |
|  | -88.0dB |  |  |  | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 |  |  |  |  |
|  | -88.5dB |  |  |  | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 |  |  |  |  |
|  | -89.0dB |  |  |  | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 |  |  |  |  |
|  | -89.5dB |  |  |  | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 |  |  |  |  |
|  | -90.0dB |  |  |  | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 |  |  |  |  |
|  | -90.5dB |  |  |  | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 1 |  |  |  |  |
|  | -91.0dB |  |  |  | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 |  |  |  |  |
|  | -91.5dB |  |  |  | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 1 |  |  |  |  |
|  | -92.0dB |  |  |  | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 |  |  |  |  |
|  | -92.5dB |  |  |  | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 |  |  |  |  |
|  | -93.0dB |  |  |  | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 0 |  |  |  |  |
|  | -93.5dB |  |  |  | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 |  |  |  |  |
|  | -94.0dB |  |  |  | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 0 |  |  |  |  |
|  | -94.5dB |  |  |  | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 1 |  |  |  |  |
|  | -95.0dB |  |  |  | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 0 |  |  |  |  |
|  |  |  |  |  | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 |  |  |  |  |
|  | Prohibition |  |  |  | : | : | : | : | : | : | : | : |  |  |  |  |
|  |  |  |  |  | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |  |  |  |  |

Select Address No． 4 Setting Table ※ON／OFF of each MSEL is reflected by Address No． 2 mode selector

| Function \＆Setting |  | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MUTE | 0 MSEL <br> 1 FRENT <br>   |  |  | $\begin{aligned} & \text { MSEL } \\ & \mathrm{C}, \mathrm{SW} \end{aligned}$ | MSEL SUR | MSEL SURB | $\begin{aligned} & \text { SB } \\ & \text { SELET } \end{aligned}$ | $\begin{gathered} \text { SUB } \\ \text { MUTE } \end{gathered}$ | 0 | 0 | 0 | 0 | 0 | Chip Select | 1 |  |
|  | FRONT |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 少 | OFF | 0 | $\begin{array}{\|c} \text { HPOUT } \\ \text { SEL } \end{array}$ | 0 |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | ON |  |  | 1 |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 岗 | OFF |  |  | $\begin{aligned} & \text { MSEL } \\ & \text { FRONT } \end{aligned}$ |  |  |  |  |  |  |  |  |  |  |  |  | 0 |  |
|  | ON |  |  |  | 1 |  |  |  |  |  |  |  |  |  |  |  |  |
| 岗号 | OFF |  |  |  | $\begin{aligned} & \text { MSEL } \\ & \text { C,SW } \end{aligned}$ | 0 |  |  |  |  |  |  |  |  |  |  | 1 |
| ミの | ON |  |  |  |  | 1 |  |  |  |  |  |  |  |  |  |  |  |
|  | OFF |  |  |  |  | $\begin{gathered} \text { MSEL } \\ \text { SUR } \end{gathered}$ | 0 |  |  |  |  |  |  |  |  |  |  |
| $\stackrel{n}{\text { ¢ }}$ | ON |  |  |  |  |  | 1 |  |  |  |  |  |  |  |  |  |  |
| ¢ | SURB |  |  |  |  |  | MSEL | 0 |  |  |  |  |  |  |  |  |  |
| の | FRONT |  |  |  |  |  |  | 1 |  |  |  |  |  |  |  |  |  |
| ゅ⿱㇒⿻⿱㇒⿱一⿰㇒丨丶心㇒ | OFF |  |  |  |  |  |  | $\underset{\text { SELECT }}{\text { SB }}$ | 0 |  |  |  |  |  |  |  |  |
|  | ON |  |  |  |  |  |  |  | 1 |  |  |  |  |  |  |  |  |

Select Address No． 6 Setting Table

| Function \＆Setting |  | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MAIN | 0 | 0 | Mode Selector SUB |  | Volume2 |  |  |  |  |  |  |  | 1 | Chip Select | 1 | 0 |
|  | SUB1 | 0 | 1 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | SUB2 | 1 | 0 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | MULTI | 1 | 1 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | MAIN | Mode Selector REC |  | 0 | 0 |  |  |  |  |  |  |  |  |  |  |  |  |
|  | SUB1 |  |  | 0 | 1 |  |  |  |  |  |  |  |  |  |  |  |  |
|  | SUB2 |  |  | 1 | 0 |  |  |  |  |  |  |  |  |  |  |  |  |
|  | MULTI |  |  | 1 | 1 |  |  |  |  |  |  |  |  |  |  |  |  |
|  | MUTE |  |  |  |  | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |  |  |  |  |
|  |  |  |  | 1 | 1 |  |  | 1 | 1 | 1 | 0 |  |  |  |  |
|  | Prohibition |  |  | ！ | ： |  |  | ！ | ！ | ： | ： |  |  |  |  |
|  |  |  |  | 0 | 0 |  |  | 0 | 1 | 1 | 1 |  |  |  |  |
|  | ＋6．0dB |  |  | 0 | 0 |  |  | 0 | 1 | 1 | 0 |  |  |  |  |
|  | ＋5．0dB |  |  | 0 | 0 |  |  | 0 | 1 | 0 | 1 |  |  |  |  |
|  | ＋4．0dB |  |  | 0 | 0 |  |  | 0 | 1 | 0 | 0 |  |  |  |  |
|  | $+3.0 \mathrm{~dB}$ |  |  | 0 | 0 |  |  | 0 | 0 | 1 | 1 |  |  |  |  |
|  | $+2.0 \mathrm{~dB}$ |  |  | 0 | 0 |  |  | 0 | 0 | 1 | 0 |  |  |  |  |
|  | ＋1．0dB |  |  | 0 | 0 |  |  | 0 | 0 | 0 | 1 |  |  |  |  |
|  | ＋0．0dB |  |  | 0 | 0 |  | 0 | 0 | 0 | 0 | 0 |  |  |  |  |
|  | －1．0dB |  |  |  | 0 |  | 0 | 0 | 0 | 0 | 1 |  |  |  |  |
|  | －2．0dB |  |  |  | 0 |  | 0 | 0 | 0 | 1 | 0 |  |  |  |  |
|  | －3．0dB |  |  |  | 0 |  | 0 | 0 | 0 | 1 | 1 |  |  |  |  |
|  | －4．0dB |  |  |  | 0 |  | 0 | 0 | 1 | 0 | 0 |  |  |  |  |
|  | －5．0dB |  |  |  | 0 |  | 0 | 0 | 1 | 0 | 1 |  |  |  |  |

Select Address No. 6 Setting Table

| Function \& Setting |  | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| N$\stackrel{\text { ® }}{5}$$\overline{3}$$>$ | -6.0dB | Mode Selector REC |  | Mode Selector SUB |  | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | Chip Select | 1 | 0 |
|  | -7.0dB |  |  | 0 | 0 |  |  | 0 | 1 | 1 | 1 |  |  |  |  |
|  | -8.0dB |  |  | 0 | 0 |  |  | 1 | 0 | 0 | 0 |  |  |  |  |
|  | -9.0dB |  |  | 0 | 0 |  |  | 1 | 0 | 0 | 1 |  |  |  |  |
|  | -10.0dB |  |  | 0 | 0 |  |  | 1 | 0 | 1 | 0 |  |  |  |  |
|  | -11.0dB |  |  | 0 | 0 |  |  | 1 | 0 | 1 | 1 |  |  |  |  |
|  | -12.0dB |  |  | 0 | 0 |  |  | 1 | 1 | 0 | 0 |  |  |  |  |
|  | -13.0dB |  |  | 0 | 0 |  |  | 1 | 1 | 0 | 1 |  |  |  |  |
|  | -14.0dB |  |  | 0 | 0 |  |  | 1 | 1 | 1 | 0 |  |  |  |  |
|  | -15.0dB |  |  | 0 | 0 |  |  | 1 | 1 | 1 | 1 |  |  |  |  |
|  | -16.0dB |  |  | 0 | 1 |  |  | 0 | 0 | 0 | 0 |  |  |  |  |
|  | -18.0dB |  |  | 0 | 1 |  |  | 0 | 0 | 0 | 1 |  |  |  |  |
|  | -20.0dB |  |  | 0 | 1 |  |  | 0 | 0 | 1 | 0 |  |  |  |  |
|  | -22.0dB |  |  | 0 | 1 |  |  | 0 | 0 | 1 | 1 |  |  |  |  |
|  | -24.0dB |  |  | 0 | 1 |  |  | 0 | 1 | 0 | 0 |  |  |  |  |
|  | -26.0dB |  |  | 0 | 1 |  |  | 0 | 1 | 0 | 1 |  |  |  |  |
|  | -28.0dB |  |  | 0 | 1 |  |  | 0 | 1 | 1 | 0 |  |  |  |  |
|  | -30.0dB |  |  | 0 | 1 |  |  | 0 | 1 | 1 | 1 |  |  |  |  |
|  | -32.0dB |  |  | 0 | 1 |  |  | 1 | 0 | 0 | 0 |  |  |  |  |
|  | -34.0dB |  |  | 0 | 1 |  |  | 1 | 0 | 0 | 1 |  |  |  |  |
|  | -36.0dB |  |  | 0 | 1 |  |  | 1 | 0 | 1 | 0 |  |  |  |  |
|  | -38.0dB |  |  | 0 | 1 |  |  | 1 | 0 | 1 | 1 |  |  |  |  |
|  | -40.0dB |  |  | 0 | 1 |  |  | 1 | 1 | 0 | 0 |  |  |  |  |
|  | -42.0dB |  |  | 0 | 1 |  |  | 1 | 1 | 0 | 1 |  |  |  |  |
|  | -44.0dB |  |  | 0 | 1 |  |  | 1 | 1 | 1 | 0 |  |  |  |  |
|  | -46.0dB |  |  | 0 | 1 |  |  | 1 | 1 | 1 | 1 |  |  |  |  |
|  | -48.0dB |  |  | 1 | 0 |  |  | 0 | 0 | 0 | 0 |  |  |  |  |
|  | -50.0dB |  |  | 1 | 0 |  |  | 0 | 0 | 0 | 1 |  |  |  |  |
|  | -52.0dB |  |  | 1 | 0 |  |  | 0 | 0 | 1 | 0 |  |  |  |  |
|  | -54.0dB |  |  | 1 | 0 |  |  | 0 | 0 | 1 | 1 |  |  |  |  |
|  | -56.0dB |  |  | 1 | 0 |  |  | 0 | 1 | 0 | 0 |  |  |  |  |
|  | Prohibition |  |  | 1 | 0 |  |  | 0 | 1 | 0 | 1 |  |  |  |  |
|  |  |  |  | $\vdots$ | $\vdots$ |  | ! | : | ! | ! | ! |  |  |  |  |
|  |  |  |  | 1 | 1 |  | 1 | 1 | 1 | 1 | 1 |  |  |  |  |

Select Address No. 7 Setting Table

| Function \& Setting |  | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 11 msec | 0 | 0 | 0 | $\mathrm{B} \rightarrow \mathrm{~A}$ <br> switching-time |  |  | Base Clock | 0 | 0 | System Reset | 0 | 0 | 1 | Chip Select | 1 |  |
|  | 5 msec | 0 | 0 | 1 |  |  |  |  |  |  |  |  |  |  |  |  |
|  | 7 msec | 0 | 1 | 0 |  |  |  |  |  |  |  |  |  |  |  |  |
|  | 14 msec | 0 | 1 | 1 |  |  |  |  |  |  |  |  |  |  |  |  |
|  | 3 msec | 1 | 0 | 0 |  |  |  |  |  |  |  |  |  |  |  |  |
|  | 2 msec | 1 | 0 | 1 |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 1 | 1 | 0 |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 1 | 1 | 1 |  |  |  |  |  |  |  |  |  |  |  |  |
|  | 11 msec |  |  |  | 0 | 0 | 0 |  |  |  |  |  |  |  |  |  |  |
|  | 5 msec |  |  |  | 0 | 0 | 1 |  |  |  |  |  |  |  |  |  |  |
| $\stackrel{\otimes}{\circledR}$ | 7 msec |  |  |  | 0 | 1 | 0 |  |  |  |  |  |  |  |  |  | 1 |
| ¢ ${ }^{\text {c }}$ | 14 msec |  |  |  | 0 | 1 | 1 |  |  |  |  |  |  |  |  |  |  |
| $\infty$ | 3 msec |  |  |  | 1 | 0 | 0 |  |  |  |  |  |  |  |  |  |  |
| $\sum_{\infty}^{3}$ | 2 msec |  |  |  | 1 | 0 | 1 |  |  |  |  |  |  |  |  |  |  |
|  | Prohibition |  | $A \rightarrow B$ |  | 1 | 1 | 0 |  |  |  |  |  |  |  |  |  |  |
|  | Prohibition |  | ching- |  | 1 | 1 | 1 |  |  |  |  |  |  |  |  |  |  |
|  | x1 |  |  |  | $\mathrm{B} \rightarrow \mathrm{~A}$ <br> switching-time |  |  |  |  |  |  |  |  |  |  |  | 0 |  |
| $\oplus$ | $\times 1 / 2$ |  |  |  |  |  |  | 1 |  |  |  |  |  |  |  |  |  |
|  | Normal |  |  |  |  |  |  | Base Clock |  |  | 0 |  |  |  |  |  |  |
|  | Reset |  |  |  |  |  |  | 1 |  |  |  |  |  |  |  |  |

Select Address No.7, Data $=\mathrm{D} 15-\mathrm{D} 13:$ Below $\mathrm{A} \rightarrow \mathrm{B}$ switching time is adjustable.
Select Address No.7, Data = D12-D10 : Below $B \rightarrow A$ switching time is adjustable.
※Switching time over 11.2 msec is recommended for both $A \rightarrow B$ and $B \rightarrow A$.
※Set to same switching time for both $A \rightarrow B, B \rightarrow A$ is recommended if the switching times need to be changed.


Figure 11. Micro step volume switching time

If the base clock is set to $\times 1 / 2$, the switching time will be doubled.

## Micro step volume circuit

1. Micro step volume technology.

1-1. Micro step volume effects.
Micro step volume is ROHM original switching pop noise prevention technology. The audible signal is discontinuous during the gain switching instantly which cause the noise to occur. This micro step volume will prevent this discontinuous signal by completing the signal waveform and will significantly reduce the noise.

Control signal


Figure 12. Micro step volume waveform
This micro step volume will start the switching when received the signal sent from the micon.
At any constant time, the switching waveform is shown as above figure. This IC will optimally operates by internally processes the data sent from the micon to prevent the switching shock.

However, sometimes the switching waveform is not like the intended form depends on the transmission timing. Therefore, below is the example of the relationship between the transmission timing and actual switching time. Please consider this relationship for the setting.

1-2. Micro step volume application target block

- Micro step volume application target blocks are 7.1ch volume and SUB volume

2. About data transmission of Micro step volume circuit

2-1. Switching time of Micro step volume

This switching time includes [Wait time], $[A \rightarrow B$ switching time] and $[B \rightarrow A$ switching time]. Every switching time needs around 25 msec . (Tsoft = Twait +2 * $\mathrm{Tsft}, \quad$ Twait $=2.3 \mathrm{msec}, \mathrm{Tsft=} 11.2 \mathrm{msec}$ )
Please take note that Twait is wait time for starting switching and the setting is 2.3 msec . (Twait considers the internal IC tolerance, therefore this time need to be set within 1.3 msec (Min.) to 4.6 msec (Max.).


Figure 13. $[A \rightarrow B$ switching time $]$ and $[B \rightarrow A$ switching time $]$
In addition, base clock can change the frequency using the internal oscillation device. For example, when base clock $x 1 / 2$ is selected, [Wait time], $[A \rightarrow B$ switching time $]$ and $[B \rightarrow A$ switching time $]$ are doubled.

2-2. Same block data transmission timing and switching operation.

- Transmission example 1

The time chart from data transmission to switching start time is shown as below.
At first, below figure shows transmitted data with the same block which is separated with enough interval.
This enough interval refers to the tolerance margin time of Tsoft multiplied by 1.4.


Transmission example 2
Next, below figure shows the example of when the transmission interval is not enough (smaller than above interval). When the data transmitted during the first operation of the switching, the second data transmission will continue after complete the first operation. In this case, there is no wait time (Twait) before the second transmission.


- Transmission example 3

Next is the example for switching operation with smaller data transmission interval.


Data (2) is the data during the $\mathrm{A} \rightarrow \mathrm{B}$ operation, so this data is valid, and then during $\mathrm{B} \rightarrow \mathrm{A}$ operation, data (1) promptly switches to data(2).
Data (3) and data (4) are data during $B \rightarrow A$ operation, therefore these data are valid for the next switching, but data (3) got overwritten by data (4) so data (3) will become invalid. Only data (4) is valid.
There is no regulation on the transmission timing.
For data transmission to multi-channels, there is a caution. The combination of Lch and Rch for same block will make the switching is possible to change at same timing. When the setting is data (1) for FL (Lch) and data (2) for FR (Rch), same switching timing is possible if the data transmission is set as below figure.


Figure 14. The operation during multi-channels (Lch, Rch) data transmission (smaller than Twait interval).
Next, when data (2) is not transmitted during the Twait, the switching operation is as following figure.


Figure 15. The operation during multi-channels (Lch, Rch) data transmission (larger than Twait interval).

2-3. Multi-blocks data transmission timing and switching operation.
In case of the data is transmitted to the multi-blocks, the processing is performed to each sequence which is defined by the IC internally.
This sequence determines the Micro step volume starting order operation.
-Transmission example 1
In case of multi-channels operates as transmission order (during 3 channels transmission).

$\qquad$ SW output
$\qquad$


There is no constraint for the data transmission timing, however the timing of switching start becomes to switching after the current timing is ended.
Please take note that, the timing of switching start is not depending on data setting order but only based on the regulated order by Figure16. (Transmission example 2)


Figure 16. Volume switching stage
※ Blocks in the same stage is possible to start the switching at the same timing.
-Transmission example 2
In case of the transmission order is different with actual switching order.
Serial data

During FL switching, in case of FL/SW/SL continuously received, SW and SL switching are the priority.
If you want the switching starts as the data transmission order, please transmit the next data after current switching is ended.

## -Transmission example 3

For same data transmission, the IC will internally judge that there is no difference with the current data setting and therefore gain switching operation will not start.

Continuing the same data transmission and transmit the other block data.


## $2-4$. How to reduce pop noise

Pop noise level is different base on the Micro step internal state $A$ and $B$ output DC offset difference.
To reduce the pop noise level, set for longer switching time might solve this problem.
Change the setting for $[A \rightarrow B$ switching time] and $[B \rightarrow A$ switching time], and confirm pop the noise level.
At this time, if $[A \rightarrow B$ switching time] and $[A \rightarrow B$ switching time] setting is different, the pop noise reduction effect will decrease. Therefore, it is recommended to set these switching with same time.


Figure 17. Application Circuit Diagram

## Notes on wiring

(1) GND has to be wired from reference point and it should be thick.
(2) Wiring pattern of CL and DA shall be away from the analog unit and cross-talk is not acceptable.
(3) If possible, lines of CL and DA are not parallel. If they are adjacent to each other, the lines should be shielded.
(4) Please concentrate on wiring pattern of the input terminal for input selector to the crosstalk.

It is recommended that it is shielded during wiring period.
(5) Please connect the decoupling capacitor of the power supply in the shortest distance as much as possible to VCC, GND and VEE.

## Power Dissipation

Thermal design for the IC
Temperature has great influence to the IC characteristics, and exceeding the absolute maximum ratings may degrade and damage the IC. A proper consideration must be given from two points, immediate damage and long-term reliability of operation


Figure 18. Temperature Derating Curve
Note) Values mentioned above are based on actual measurement, and not guaranteed.
Power dissipation value varies depending to the board on which the IC is mounted

## I/O equivalence circuit(s)

| Terminal Number | Terminal Name | Terminal Voltage (V) | Equivalent Circuit | Terminal Description |
| :---: | :---: | :---: | :---: | :---: |
| $\begin{gathered} 18 \sim 23 \\ 28 \\ 33 \\ 46 \\ 55 \\ 58 \sim 63 \end{gathered}$ | GND | 0 |  | Analog ground terminals. |
| $\begin{aligned} & 3 \\ & 5 \\ & 7 \end{aligned}$ | VCC <br> VEE1 <br> VEE2 | $\begin{aligned} & +7 \\ & -7 \end{aligned}$ |  | Positive power supply terminal Negative power supply terminal |
| 4 | DGND | 0 |  | Digital ground terminal. |
| $\begin{gathered} 1 \\ 2 \\ 64 \end{gathered}$ | $\begin{aligned} & \text { DA } \\ & \text { CL } \\ & \text { CHIP } \end{aligned}$ | - |  | Input terminals for a clock and data. |
| $\begin{gathered} 8 \\ 9 \\ 10 \\ 11 \\ 12 \\ 13 \\ 14 \\ 15 \\ 56 \\ 57 \end{gathered}$ | OUTFRL OUTFL OUTSW OUTC OUTSR OUTSL OUTSBR OUTSBL ADCL ADCR | 0 |  | Output terminals for analog sound signal. |
| $\begin{aligned} & 24 \\ & 25 \\ & 26 \\ & 27 \end{aligned}$ | SUBL <br> SUBR <br> RECL <br> RECR | 0 |  | Output terminals for analog sound signal. (SUB/REC) |


| Terminal Number | Terminal Name | Terminal Voltage (V) | Equivalent Circuit | Terminal Description |
| :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & 30 \\ & 29 \\ & 32 \\ & 31 \\ & 35 \\ & 34 \\ & 37 \\ & 36 \\ & 39 \\ & 38 \\ & 41 \\ & 40 \\ & 43 \\ & 42 \\ & 45 \\ & 44 \end{aligned}$ | INR8 <br> INL8 <br> INR7 <br> INL7 <br> INR6 <br> INL6 <br> INR5 <br> INL5 <br> INR4 <br> INL4 <br> INR3 <br> INL3 <br> INR2 <br> INL2 <br> INR1 <br> INL1 | 0 |  | Input terminals for stereo sound signal. Input impedance is $47 \mathrm{k} \Omega$ (Typ.). |
| $\begin{aligned} & 48 \\ & 47 \\ & 50 \\ & 49 \\ & 51 \\ & 52 \\ & 54 \\ & 53 \end{aligned}$ | SBRIN <br> SBLIN <br> SRIN <br> SLIN <br> CIN <br> SWIN <br> FRIN <br> FLIN | 0 |  | Input terminals for an analog multi sound signal. <br> Input impedance is $47 \mathrm{k} \Omega$ (Typ.). |
| $\begin{aligned} & 16 \\ & 17 \end{aligned}$ | OUTHPR <br> OUTHPL | 0 |  | Output terminal for FRONT pre-output. The impedance of output switch is $0.8 \mathrm{k} \Omega$ (typ.). |

## Operational Notes

1. Reverse Connection of Power Supply

Connecting the power supply in reverse polarity can damage the IC. Take precautions against reverse polarity when connecting the power supply, such as mounting an external diode between the power supply and the IC's power supply terminals.
2. Power Supply Lines

Design the PCB layout pattern to provide low impedance supply lines. Separate the ground and supply lines of the digital and analog blocks to prevent noise in the ground and supply lines of the digital block from affecting the analog block. Furthermore, connect a capacitor to ground at all power supply pins. Consider the effect of temperature and aging on the capacitance value when using electrolytic capacitors.
3. Vee Voltage

Ensure that no pins are at a voltage below that of the VEE pin at any time, even during transient condition.
4. Ground Wiring Pattern

GND pins which are digital ground(4pin) and analog ground(18-23,28,33,46,55,58-63pin) are not connected inside LSI. These ground pins traces should be routed separately but connected to a single ground at the reference point of the application board. Also ensure that the ground traces of external components do not cause variations on the ground voltage. The ground lines must be as short and thick as possible to reduce line impedance.

## 5. Thermal Consideration

Should by any chance the power dissipation rating be exceeded the rise in temperature of the chip may result in deterioration of the properties of the chip. The absolute maximum rating of the Pd stated in this specification is when the IC is mounted on a $70 \mathrm{~mm} \times 70 \mathrm{~mm} \times 1.6 \mathrm{~mm}$ glass epoxy board. In case of exceeding this absolute maximum rating, increase the board size and copper area to prevent exceeding the Pd rating.

## 6. Recommended Operating Conditions

These conditions represent a range within which the expected characteristics of the IC can be approximately obtained. The electrical characteristics are guaranteed under the conditions of each parameter.
7. Rush Current

When power is first supplied to the IC, it is possible that the internal logic may be unstable and inrush current may flow instantaneously due to the internal powering sequence and delays, especially if the IC has more than one power supply. Therefore, give special consideration to power coupling capacitance, power wiring, width of ground wiring, and routing of connections.
8. Operation Under Strong Electromagnetic Field

Operating the IC in the presence of a strong electromagnetic field may cause the IC to malfunction.

## 9. Testing on Application Boards

When testing the IC on an application board, connecting a capacitor directly to IC pin may subject the IC to stress. Always discharge capacitors completely after each process or step. The IC's power supply should always be turned off completely before connecting or removing it from the test setup during the inspection process. To prevent damage from static discharge, ground the IC during assembly and use similar precautions during transport and storage.

## 10. Inter-pin Short and Mounting Errors

Ensure that the direction and position are correct when mounting the IC on the PCB. Incorrect mounting may result in damaging the IC. Avoid nearby pins being shorted to each other especially to ground, power supply and output pin. Inter-pin shorts could be due to many reasons such as metal particles, water droplets (in very humid environment) and unintentional solder bridge deposited in between pins during assembly to name a few.

## 11. Unused Input Terminals

Because the input impedance of the terminal becomes $47 \mathrm{k} \Omega$ when the signal input terminal makes a terminal open, the plunge noise from outside sometimes becomes a problem. Please connect the no using input pin to GND. And please open the no using output pin.

## Operational Notes - continued 1

## 12. Regarding the Input Pin of the IC

This monolithic IC contains $\mathrm{P}+$ isolation and P substrate layers between adjacent elements in order to keep them isolated. P-N junctions are formed at the intersection of the P layers with the N layers of other elements, creating a parasitic diode or transistor. For example (refer to figure below):
When Vee > Pin A and Vee > Pin B, the P-N junction operates as a parasitic diode.
When Vee > Pin B, the P-N junction operates as a parasitic transistor.
Parasitic diodes inevitably occur in the structure of the IC. The operation of parasitic diodes can result in mutual interference among circuits, operational faults, or physical damage. Therefore, conditions that cause these diodes to operate, such as applying a voltage lower than the Vee voltage to an input pin (and thus to the $P$ substrate) should be avoided.


Figure 19. Example of monolithic IC structure
13. Ceramic Capacitor

When using a ceramic capacitor, determine the dielectric constant considering the change of capacitance with temperature and the decrease in nominal capacitance due to DC bias and others.
14. About power ON/OFF

1. At power ON/OFF, a pop sound will be generated and, therefore, use MUTE on the set.
2. When turning on power supplies, VEE and VCC should be powered on simultaneously or VEE first; then followed by VCC. $\mathrm{t}_{\text {delay }}$ should be $\mathrm{VEE}=<\mathrm{VCC}$ on power $\mathrm{ON}, \mathrm{VCC}=<\mathrm{VEE}$ on power OFF) If the VCC side is started up first, an excessive current may pass VCC through Vee.
3.This IC include power ON reset circuit. To be effective this function, $\mathrm{t}_{\text {rise }}$ should be more than $20 \mu \mathrm{sec}$.


Figure 20. Timing sequence of power on/off operation
15. About function switching

When switching Input Selector, Mode selector or Input Gain, use MUTE on Volume.
16. Volume gain switching

In case of the boost of the volume when changing to the high gain which exceeds +20 dB especially, the switching pop noise sometimes becomes big. In this case, we recommend changing every 1 dB step without changing a gain at once. Also, the pop noise sometimes can reduce by making micro-step volume switching time long, too.

## Operational Notes - continued 2

17. Output load characteristic

The usages of load for output are below (reference). Please use the load more than $10 \mathrm{k} \Omega(\mathrm{TYP})$.
Output terminal

| Terminal <br> No. | Terminal <br> Name | Terminal <br> No. | Terminal <br> Name | Terminal <br> No. | Terminal <br> Name | Terminal <br> No. | Terminal <br> Name |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 8 | OUTFR | 12 | OUTSR | 25 | SUBR | 56 | ADCL |
| 9 | OUTFL | 13 | OUTSL | 24 | SUBL | 57 | ADCR |
| 10 | OUTSW | 14 | OUTSBR | 27 | RECR | - | - |
| 11 | OUTC | 15 | OUTSBL | 26 | RECL | - | - |



Figure 21. Output load characteristic at $\mathrm{Vcc}=+7 \mathrm{~V}$, Vee $=-7 \mathrm{~V}$ (Reference)

Ordering Information


## Marking Diagram(TOP VIEW)

## SQFP-T64 (TOP VIEW)



Physical Dimension, Tape and Reel Information

| Package Name | SQFP-T64 |
| :--- | :--- |



0. $125 \pm 0.1$


## 改訂履歴

| Date | Revision |  | 変更内容 |
| :---: | :---: | :--- | :---: |
| 31．Mar．2015 | 001 | New Release |  |

## Notice

## Precaution on using ROHM Products

1. Our Products are designed and manufactured for application in ordinary electronic equipments (such as AV equipment, OA equipment, telecommunication equipment, home electronic appliances, amusement equipment, etc.). If you intend to use our Products in devices requiring extremely high reliability (such as medical equipment ${ }^{(\text {Note } 1)}$, transport equipment, traffic equipment, aircraft/spacecraft, nuclear power controllers, fuel controllers, car equipment including car accessories, safety devices, etc.) and whose malfunction or failure may cause loss of human life, bodily injury or serious damage to property ("Specific Applications"), please consult with the ROHM sales representative in advance. Unless otherwise agreed in writing by ROHM in advance, ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of any ROHM's Products for Specific Applications.
(Note1) Medical Equipment Classification of the Specific Applications

| JAPAN | USA | EU | CHINA |
| :---: | :---: | :---: | :---: |
| CLASSIII | CLASSIII | CLASS II b | CLASSIII |
|  |  | CLASSIII |  |

2. ROHM designs and manufactures its Products subject to strict quality control system. However, semiconductor products can fail or malfunction at a certain rate. Please be sure to implement, at your own responsibilities, adequate safety measures including but not limited to fail-safe design against the physical injury, damage to any property, which a failure or malfunction of our Products may cause. The following are examples of safety measures:
[a] Installation of protection circuits or other protective devices to improve system safety
[b] Installation of redundant circuits to reduce the impact of single or multiple circuit failure
3. Our Products are designed and manufactured for use under standard conditions and not under any special or extraordinary environments or conditions, as exemplified below. Accordingly, ROHM shall not be in any way responsible or liable for any damages, expenses or losses arising from the use of any ROHM's Products under any special or extraordinary environments or conditions. If you intend to use our Products under any special or extraordinary environments or conditions (as exemplified below), your independent verification and confirmation of product performance, reliability, etc, prior to use, must be necessary:
[a] Use of our Products in any types of liquid, including water, oils, chemicals, and organic solvents
[b] Use of our Products outdoors or in places where the Products are exposed to direct sunlight or dust
[c] Use of our Products in places where the Products are exposed to sea wind or corrosive gases, including $\mathrm{Cl}_{2}$, $\mathrm{H}_{2} \mathrm{~S}, \mathrm{NH}_{3}, \mathrm{SO}_{2}$, and $\mathrm{NO}_{2}$
[d] Use of our Products in places where the Products are exposed to static electricity or electromagnetic waves
[e] Use of our Products in proximity to heat-producing components, plastic cords, or other flammable items
[f] Sealing or coating our Products with resin or other coating materials
[g] Use of our Products without cleaning residue of flux (even if you use no-clean type fluxes, cleaning residue of flux is recommended); or Washing our Products by using water or water-soluble cleaning agents for cleaning residue after soldering
[h] Use of the Products in places subject to dew condensation
4. The Products are not subject to radiation-proof design.
5. Please verify and confirm characteristics of the final or mounted products in using the Products.
6. In particular, if a transient load (a large amount of load applied in a short period of time, such as pulse. is applied, confirmation of performance characteristics after on-board mounting is strongly recommended. Avoid applying power exceeding normal rated power; exceeding the power rating under steady-state loading condition may negatively affect product performance and reliability.
7. De-rate Power Dissipation (Pd) depending on Ambient temperature (Ta). When used in sealed area, confirm the actual ambient temperature.
8. Confirm that operation temperature is within the specified range described in the product specification.
9. ROHM shall not be in any way responsible or liable for failure induced under deviant condition from what is defined in this document.

## Precaution for Mounting / Circuit board design

1. When a highly active halogenous (chlorine, bromine, etc.) flux is used, the residue of flux may negatively affect product performance and reliability.
2. In principle, the reflow soldering method must be used on a surface-mount products, the flow soldering method must be used on a through hole mount products. If the flow soldering method is preferred on a surface-mount products, please consult with the ROHM representative in advance.

For details, please refer to ROHM Mounting specification

## Precautions Regarding Application Examples and External Circuits

1. If change is made to the constant of an external circuit, please allow a sufficient margin considering variations of the characteristics of the Products and external components, including transient characteristics, as well as static characteristics.
2. You agree that application notes, reference designs, and associated data and information contained in this document are presented only as guidance for Products use. Therefore, in case you use such information, you are solely responsible for it and you must exercise your own independent verification and judgment in the use of such information contained in this document. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of such information.

## Precaution for Electrostatic

This Product is electrostatic sensitive product, which may be damaged due to electrostatic discharge. Please take proper caution in your manufacturing process and storage so that voltage exceeding the Products maximum rating will not be applied to Products. Please take special care under dry condition (e.g. Grounding of human body / equipment / solder iron, isolation from charged objects, setting of lonizer, friction prevention and temperature / humidity control).

## Precaution for Storage / Transportation

1. Product performance and soldered connections may deteriorate if the Products are stored in the places where:
[a] the Products are exposed to sea winds or corrosive gases, including $\mathrm{Cl} 2, \mathrm{H} 2 \mathrm{~S}, \mathrm{NH} 3, \mathrm{SO} 2$, and NO 2
[b] the temperature or humidity exceeds those recommended by ROHM
[c] the Products are exposed to direct sunshine or condensation
[d] the Products are exposed to high Electrostatic
2. Even under ROHM recommended storage condition, solderability of products out of recommended storage time period may be degraded. It is strongly recommended to confirm solderability before using Products of which storage time is exceeding the recommended storage time period.
3. Store / transport cartons in the correct direction, which is indicated on a carton with a symbol. Otherwise bent leads may occur due to excessive stress applied when dropping of a carton.
4. Use Products within the specified time after opening a humidity barrier bag. Baking is required before using Products of which storage time is exceeding the recommended storage time period.

## Precaution for Product Label

QR code printed on ROHM Products label is for ROHM's internal use only.

## Precaution for Disposition

When disposing Products please dispose them properly using an authorized industry waste company.

## Precaution for Foreign Exchange and Foreign Trade act

Since concerned goods might be fallen under listed items of export control prescribed by Foreign exchange and Foreign trade act, please consult with ROHM in case of export.

## Precaution Regarding Intellectual Property Rights

1. All information and data including but not limited to application example contained in this document is for reference only. ROHM does not warrant that foregoing information or data will not infringe any intellectual property rights or any other rights of any third party regarding such information or data.
2. ROHM shall not have any obligations where the claims, actions or demands arising from the combination of the Products with other articles such as components, circuits, systems or external equipment (including software).
3. No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of ROHM or any third parties with respect to the Products or the information contained in this document. Provided, however, that ROHM will not assert its intellectual property rights or other rights against you or your customers to the extent necessary to manufacture or sell products containing the Products, subject to the terms and conditions herein.

## Other Precaution

1. This document may not be reprinted or reproduced, in whole or in part, without prior written consent of ROHM.
2. The Products may not be disassembled, converted, modified, reproduced or otherwise changed without prior written consent of ROHM.
3. In no event shall you use in any way whatsoever the Products and the related technical information contained in the Products or this document for any military purposes, including but not limited to, the development of mass-destruction weapons.
4. The proper names of companies or products described in this document are trademarks or registered trademarks of ROHM, its affiliated companies or third parties.

## General Precaution

1. Before you use our Products, you are requested to care fully read this document and fully understand its contents. ROHM shall not be in an y way responsible or liable for failure, malfunction or accident arising from the use of a ny ROHM's Products against warning, caution or note contained in this document.
2. All information contained in this docume nt is current as of the issuing date and subj ect to change without any prior notice. Before purchasing or using ROHM's Products, please confirm the la test information with a ROHM sale s representative.
3. The information contained in this document is provided on an "as is" basis and ROHM does not warrant that all information contained in this document is accurate an d/or error-free. ROHM shall not be in an y way responsible or liable for any damages, expenses or losses incurred by you or third parties resulting from inaccuracy or errors of or concerning such information.

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Audio Amplifiers category:
Click to view products by ROHM manufacturer:
Other Similar products are found below :
LV47002P-E NCP2811AFCT1G NCP2890AFCT2G SSM2377ACBZ-R7 IS31AP4915A-QFLS2-TR NCP2820FCT2G TDA1591T TDA7563AH SSM2529ACBZ-R7 SSM2518CBZ-R7 MAX9890AETA+T TS2012EIJT NCP2809BMUTXG NJW1157BFC2 SSM2375CBZ-REEL7 IS31AP4996-GRLS2-TR STPA002OD-4WX NCP2823BFCT1G MAX9717DETA+T MAX9717CETA+T MAX9724AEBC+TG45 LA4450L-E IS31AP2036A-CLS2-TR MAX9723DEBE+T TDA7563ASMTR AS3561-DWLT SSM2517CBZ-R7 MP1720DH-12-LF-P SABRE9601K THAT1646W16-U MAX98396EWB+ PAM8965ZLA40-13 BD37532FV-E2 BD5638NUX-TR BD37512FS-E2 BD37543FS-E2 BD3814FV-E2 TPA3140D2PWPR TS2007EIJT IS31AP2005-DLS2-TR SSM2518CPZ-R7 AS3410-EQFP500 FDA4100LV MAX98306ETD+T TS4994EIJT NCP2820FCT1G NCP2823AFCT2G NCS2211MNTXG CPA2233CQ16-A1 OPA1604AIPWR

