

# **Class-AB Speaker Amplifier Series**

# 1.2 W

# **Monaural Speaker Amplifier for Automotive**

# BD783xxEFJ-M Series (Including products under development)

# **General Description**

BD783xxEFJ-M Series are Class-AB monaural speaker amplifiers designed for automotive. Class-AB amplifiers have no requirements for care about EMI noise. Adopting power package HTSOP-J8 achieves high output power. Low quiescent current can reduce battery consumption. Shutdown current is also very low (0.1  $\mu A$  Typ) and pop noise level when switching to shutdown is very small, so this device is suitable for applications in which the mode often changes between "shutdown state" and "active state".

### **Features**

- AEC-Q100 Qualified<sup>(Note 1)</sup>
- Pop Noise Reduction Function
- Shutdown Function
- Protection Functions
  - Over Current Protection
  - Thermal Shutdown
  - Under Voltage Lock Out (UVLO)
- Power Package with Thermal Pad HTSOP-J8 (Note 1) Grade2

### **Applications**

Automotive Instruments

## **Key Specifications**

■ Output Power 1.2 W (Typ) (VDD = 5 V, R<sub>L</sub> = 8 Ω, THD+N = 1 %)

■ Quiescent Current■ Shutdown Current2.5 mA (Typ)0.1 µA (Typ)

■ Total Harmonic Distortion + Noise

 $(R_L = 8 Ω, f = 1 kHz)$  0.05 %  $(Typ)^{(Note 2)}$ Output Noise Voltage 15 μV<sub>RMS</sub>  $(Typ)^{(Note 2)}$ 

■ Voltage Gain 6.0 dB to 26.0 dB (Typ)

■ Operating Temperature Range -40 °C to +105 °C (Note 2) Characteristic of BD78306EFJ-M

# Package HTSOP-J8

**W** (Typ) x D (Typ) x H (Max) 4.90 mm x 6.00 mm x 1.00 mm



# **Typical Application Circuit**



Figure 1

OProduct structure: Silicon integrated circuit OThis product has no designed protection against radioactive rays.

# **Pin Configuration**

(TOP VIEW)



### Caution:

VDD and GND pins adjoin each other. In case that these pins are shorted each other, it may make characteristics of power supply device worse, or it may damage power supply device.

Considering this point, select power supply device which has protection functions as over current protection.

# **Pin Description**

|         |          | <del>,</del>                  |
|---------|----------|-------------------------------|
| Pin No. | Pin Name | Function                      |
| 1       | SDB      | Shutdown                      |
| 2       | BIAS     | Bias                          |
| 3       | INP      | Positive differential input   |
| 4       | INN      | Negative differential input   |
| 5       | OUTP     | Positive output               |
| 6       | VDD      | Power supply                  |
| 7       | GND      | Ground                        |
| 8       | OUTN     | Negative output               |
| -       | EXP-PAD  | Connect the EXP-PAD to Ground |

**Control Pin's Setting** 

| - |         | 9              |
|---|---------|----------------|
|   | SDB pin | Operating Mode |
|   | High    | Active         |
|   | Low     | Shutdown       |

# **Block Diagram**



| Part Number    | Ri[kΩ]<br>(Typ) | Rf[kΩ]<br>(Typ) |
|----------------|-----------------|-----------------|
| BD78306EFJ-M   | 90              | 90              |
| BD78308EFJ-M*1 | 80              | 80              |
| BD78310EFJ-M   | 70              | 110             |
| BD78312EFJ-M*1 | 60              | 120             |
| BD78314EFJ-M*1 | 50              | 130             |
| BD78316EFJ-M*1 | 40              | 140             |
| BD78318EFJ-M*1 | 36              | 144             |
| BD78320EFJ-M*1 | 30              | 150             |
| BD78322EFJ-M*1 | 24              | 156             |
| BD78324EFJ-M*1 | 20              | 160             |
| BD78326EFJ-M   | 16              | 164             |

<sup>\*1</sup> Under Development

Absolute Maximum Ratings (Ta = 25 °C)

| Parameter                    | Symbol | Rating          | Unit |
|------------------------------|--------|-----------------|------|
| Supply Voltage               | VDDmax | 7.0             | V    |
| Input Voltage                | Vin    | -0.3 to VDD+0.3 | V    |
| Storage Temperature Range    | Tstg   | -55 to +150     | °C   |
| Maximum Junction Temperature | Tjmax  | 150             | °C   |

Caution 1: Operating the IC over the absolute maximum ratings may damage the IC. The damage can either be a short circuit between pins or an open circuit between pins and the internal circuitry. Therefore, it is important to consider circuit protection measures, such as adding a fuse, in case the IC is operated over the absolute maximum ratings.

Caution 2: Should by any chance the maximum junction temperature rating be exceeded the rise in temperature of the chip may result in deterioration of the properties of the chip. In case of exceeding this absolute maximum rating, design a PCB with thermal resistance taken into consideration by increasing board size and copper area so as not to exceed the maximum junction temperature rating.

### Thermal Resistance(Note 1)

| Doromotor                                                      | Cymhal      | Thermal Res            | l lmi4                   |      |
|----------------------------------------------------------------|-------------|------------------------|--------------------------|------|
| Parameter                                                      | Symbol      | 1s <sup>(Note 3)</sup> | 2s2p <sup>(Note 4)</sup> | Unit |
| HTSOP-J8                                                       | ·           |                        |                          |      |
| Junction to Ambient                                            | θја         | 149.4                  | 39.8                     | °C/W |
| Junction to Top Characterization Parameter <sup>(Note 2)</sup> | $\Psi_{JT}$ | 11.0                   | 9.0                      | °C/W |

(Note 1) Based on JESD51-2A (Still-Air), using a BD78326EFJ-M Chip.

(Note 2) The thermal characterization parameter to report the difference between junction temperature and the temperature at the top center of the outside surface of the component package. (Note 3) Using a PCB board based on JESD51-3.

(Note 4) Using a PCB board based on JESD51-5, 7.

| Layer Number of<br>Measurement Board | Material  | Board Size           |           |                 |    |           |
|--------------------------------------|-----------|----------------------|-----------|-----------------|----|-----------|
| Single                               | FR-4      | 114.3 mm x 76.2 mm x | 1.57 mmt  |                 |    |           |
| Тор                                  |           |                      |           |                 |    |           |
| Copper Pattern                       | Thickness |                      |           |                 |    |           |
| Footprints and Traces                | 70 µm     |                      |           |                 |    |           |
| Layer Number of<br>Measurement Board | Material  | Board Size           |           | Thermal \ Pitch |    | oiameter  |
| 4 Layers                             | FR-4      | 114.3 mm x 76.2 mm   | x 1.6 mmt | 1.20 mm         | Ф  | 0.30 mm   |
| Тор                                  |           | 2 Internal Layers    |           | Botto           | om |           |
|                                      |           |                      |           |                 |    |           |
| Copper Pattern                       | Thickness | Copper Pattern       | Thickness | Copper Patterr  | 1  | Thickness |

(Note 5) This thermal via connects with the copper pattern of all layers.

Use a thermal design that has sufficient margin in consideration of power dissipation under actual operating conditions. This IC exposes its frame at the backside of package. Note that this part is assumed to be used after providing heat dissipation treatment to improve heat dissipation efficiency. Try to put heat dissipation pattern as wide as possible not only on the board surface but also on the backside.

Under the insufficient heat dissipation and excessive large signal input condition, power dissipation (Pdiss) exceeds maximum power dissipation (Pd) and thermal shutdown function may operate. Thermal design should be considered so that Pdiss is lower than Pd. Reference data of Pdiss is listed on P.7.

(Tjmax: Maximum Junction Temperature = 150 °C, Ta: Operating Ambient Temperature[°C], θja: Package Thermal Resistance[°C/W])

Power dissipation:

$$Pd = (Tjmax - Ta) / \theta ja$$
 [W]

This IC has thermal shutdown function. Thermal shutdown operates when Tj (junction temperature, which is assumed to be same as chip temperature) rises over about 180 °C (Typ) and be released when Tj fall about 160 °C (Typ) or less.

Thermal shutdown is designed to protect the IC from temperature condition that exceeds Tjmax = 150 °C, not to protect or warrant application set.

Note that device reliability is affected if it is used under temperature thermal shutdown operates.

**Recommended Operating Conditions** 

| Parameter                | Symbol | Min | Тур | Max  | Unit |
|--------------------------|--------|-----|-----|------|------|
| Operating Supply Voltage | VDD    | 4.0 | 5.0 | 5.5  | V    |
| Operating Temperature    | Topr   | -40 | +25 | +105 | °C   |
| Load Resistance          | RL     | 3.2 | 8.0 | 38.4 | Ω    |

Caution: Operating supply voltage and operating temperature are the ranges in which the IC is available for basic operation.

(Basic operation means that the IC operates without emitting unexpected noise or stopping signal.)

Characteristics and rating are not warranted in the whole operating supply voltage and operating temperature.

# **Electrical Characteristics 1**

(Unless otherwise specified Ta = -40 °C to +105 °C, VDD = 5.0 V, f = 1 kHz,  $R_L$  = 8  $\Omega$ , BTL(Note 1), Active)

| Parameter                     |                   | Symbol                | Limits               |      | Unit                 | Conditions |                          |
|-------------------------------|-------------------|-----------------------|----------------------|------|----------------------|------------|--------------------------|
|                               |                   | Cyllibol              | Min                  | Тур  | Max                  | Offic      | Conditions               |
| Quiescent Current             |                   | Icc                   | -                    | 2.5  | 6.0                  | mA         | No load                  |
| Shutdown Current              | Shutdown Current  |                       | -                    | 0.1  | 25.0                 | μA         | Shutdown<br>SDB = Low    |
| Input Impedance               |                   | ZIN                   | Z <sub>IN</sub> x0.4 | ZIN  | Z <sub>IN</sub> x1.6 | kΩ         | Refer to the table below |
| Output Offset Voltage         |                   | Vors                  | -30                  | 0    | +30                  | mV         | OUTP-OUTN                |
| Control Pin (SDB)             | Control Pin (SDB) |                       |                      |      |                      |            |                          |
| Innut Valtage                 | High Level        | ViH                   | 2.0                  | -    | VDD                  | V          |                          |
| Input Voltage                 | Low Level         | VIL                   | 0                    | -    | 0.3                  | V          |                          |
| Under Voltage Lock Out (UVLO) |                   |                       |                      |      |                      |            |                          |
| Threshold Supply              | Detection         | Vuvlo_det             | -                    | 3.43 | 3.80                 | V          |                          |
| Voltage                       | Release           | V <sub>UVLO_REL</sub> | -                    | 3.58 | 3.95                 | V          |                          |

(Note 1) "BTL" means the state that R<sub>L</sub> is connected between the OUTP pin (pin5) and the OUTN pin (pin8).

| Part Number  | Z <sub>IN</sub> [kΩ]<br>(Typ) | Part Number  | Z <sub>IN</sub> [kΩ]<br>(Typ) |
|--------------|-------------------------------|--------------|-------------------------------|
| BD78306EFJ-M | 45                            | BD78318EFJ-M | 18                            |
| BD78308EFJ-M | 40                            | BD78320EFJ-M | 15                            |
| BD78310EFJ-M | 35                            | BD78322EFJ-M | 12                            |
| BD78312EFJ-M | 30                            | BD78324EFJ-M | 10                            |
| BD78314EFJ-M | 25                            | BD78326EFJ-M | 8                             |
| BD78316EFJ-M | 20                            | -            | -                             |

# **Electrical Characteristics 2**

(Unless otherwise specified Ta = 25 °C, VDD = 5.0 V, f = 1 kHz,  $R_L$  = 8  $\Omega$ , BTL, Active)

| Parameter                              | Symbol            | Limits             |     |                    | Unit              | Conditions                                                                  |  |
|----------------------------------------|-------------------|--------------------|-----|--------------------|-------------------|-----------------------------------------------------------------------------|--|
| Falametei                              | Symbol            | Min                | Тур | Max                | Offic             | Conditions                                                                  |  |
| Rated Output Power <sup>(Note 2)</sup> | Po                | 0.9                | 1.2 | 1.6                | W                 | THD+N = 1 %,<br>BW = 400 Hz to 30 kHz<br>Continuous output time<br>60 s     |  |
| Maximum Output Power                   | Ромах             | -                  | 1.6 | -                  | W                 | THD+N = 10 %,<br>BW = 400 Hz to 30 kHz<br>Continuous output time<br>90 s    |  |
| Total Harmonic Distortion + Noise      | THD+N             | -                  | -   | 0.5                | %                 | P <sub>O</sub> = 1 W<br>BW = 400 Hz to 30 kHz                               |  |
| Voltage Gain <sup>(Note 2)</sup>       | G∨                | G <sub>V</sub> - 1 | G∨  | G <sub>V</sub> + 1 | dB                | $P_0 = 0.5 \text{ W}$<br>$G_V = 6 \text{ dB to } 26 \text{ dB}$             |  |
| Shutdown Attenuation                   | ATT <sub>SD</sub> | -                  | -90 | -80                | dB                | $Vin = 0.1 V_{RMS}$ $BW = 400 Hz to 30 kHz$                                 |  |
| Power Supply Rejection Ratio           | PSRR              | -                  | -60 | -40                | dB                | Vripple = $0.2 \text{ V}_{P-P}$ , $C_1 = 0.47 \mu\text{F}$<br>BW = A-Weight |  |
| Output Noise Voltage                   | V <sub>NO</sub>   | -                  | -   | 100                | μV <sub>RMS</sub> | C <sub>1</sub> = 0.47 μF<br>BW = A-Weight                                   |  |

(Note 2) The typical performance of device is shown Output Power and Voltage Gain. It largely depends on the board layout, parts, and power supply. The typical values are measured with the device and parts mounting on surface of ROHM's board directly and soldering thermal pad backside of package to top layer cupper pattern of the board.

This IC is applicable to only dynamic speaker, not to other loads.

# **Typical Performance Curves**



Figure 3. Quiescent Current vs Supply Voltage



Figure 4. Shutdown Current vs Supply Voltage



Figure 5. Total Harmonic Distortion + Noise vs Output Power



Figure 6. Total Harmonic Distortion + Noise vs Output Power

# Typical Performance Curves - continued





Figure 7. Total Harmonic Distortion + Noise vs Output Power

Figure 8. Total Harmonic Distortion + Noise vs Frequency







Figure 10. Output Power vs Supply Voltage

# **Typical Performance Curves - continued**



Figure 11. Power Dissipation vs Output Power



Figure 12. Output Power vs Load Resistor



Figure 13. Shutdown Attenuation vs Frequency



Figure 14. Power Supply Rejection Ratio vs Frequency

# **Timing Chart**

Power on/power down sequences of the VDD pin and the SDB pin are shown. Follow the sequences below when power on and power down.

### 1. Power on sequence

(1) Start up voltage of the VDD pin and the SDB pin in order



Figure 15. Power On Sequence

# Caution:

Start to input signal after waiting maximum Turn On Time 540 ms (C<sub>1</sub> = 0.47 µF) after setting the SDB pin voltage high.

# Timing Chart - continued

(2) Start up voltage of the VDD pin and the SDB pin simultaneously



### Caution:

Start up waveforms in the figure above, are described in case the VDD pin and the SDB pin voltage are started up from 0 V to 5 V in time period of 300 ms as an example.

Figure 16. Power On Sequence



Figure 17. Turn On Time  $t_2 - t_0$  (Max) vs  $t_1 - t_0$ 

### Caution

Start to input signal after waiting maximum Turn On Time after setting the VDD pin and the SDB pin voltage high. Turn On Time depends on time period in which the VDD pin and the SDB pin voltage are started up.

# Timing Chart - continued

# 2. Power down sequence

(1) Turn down voltage of the SDB pin and the VDD pin in order



Figure 18. Power Down Sequence

### Caution:

Turn down the VDD pin voltage after waiting maximum Turn Off Time 660 ms ( $C_1 = 0.47 \mu F$ ) after setting the SDB pin voltage low. Output waveform may be clipped if signal is still input after Turn Off starts.

# Timing Chart - continued

(2) Turn down voltage of the VDD pin and the SDB pin simultaneously



Caution

Turn down waveforms in the figure above, are described in case the VDD pin and the SDB pin voltage are turned down from 5 V to 0 V in time period of 300 ms as an example.

Figure 19. Power Down Sequence

# **Application Examples**



Figure 20. Single-ended Input



Figure 21. Differential Input

| Parts     | Parts Symbol    | Value   | Manufacturer | Product No.       |
|-----------|-----------------|---------|--------------|-------------------|
| Conneitor | $C_1, C_2, C_3$ | 0.47 µF | MURATA       | GCM188R71E474KA64 |
| Capacitor | C <sub>4</sub>  | 10 μF   | MURATA       | GRT188C81C106ME13 |

(This is only example of components externally connected.)

# **Selection of Components Externally Connected**

1. Input Coupling Capacitors (C2, C3)

The frequency characteristic of input composes high pass filter (Figure 22. HPF) by input impedance  $Z_{IN}$  and input coupling capacitor  $C_2$ ,  $C_3$  (=  $C_{IN}$ ).

Cut off frequency fc is determined in following equation, set C<sub>IN</sub> considering it.

$$f_C = \frac{1}{2\pi \times Z_{IN} \times C_{IN}}$$
 [Hz]

In case that  $Z_{IN}$  = 45 k $\Omega$  and  $C_{IN}$  = 0.47  $\mu$ F,  $f_C$  is 7.5 Hz (Typ).



Figure 22. HPF

The capacitance of C2 and C3 should be the same at the INP and INN pins.

If the capacitance is different, audio characteristics such as THD+N may get worse and pop noise may be large.

2. Power Supply Decoupling Capacitor (C<sub>4</sub>)

Power supply decoupling capacitor influences audio characteristics such as THD+N. Locate low ESR capacitor close to the VDD pin.

Capacitance of C<sub>4</sub> should be 10 µF or more.

3. The BIAS pin Capacitor (C<sub>1</sub>)

The BIAS pin capacitor influences audio characteristic such as PSRR and THD+N. Locate low ESR capacitor close to the BIAS pin.

Determine capacitance of C<sub>1</sub> included in the range below, including variation and temperature characteristic also.

Turn On Time and Turn Off Time are also determined by capacitance of the BIAS pin capacitor. Refer to the following section "Turn On and Turn Off".

|                | Capacitance |         |         |  |  |  |
|----------------|-------------|---------|---------|--|--|--|
|                | Min Typ Max |         |         |  |  |  |
| C <sub>1</sub> | 0.35 μF     | 0.47 μF | 0.59 μF |  |  |  |

### **Turn On and Turn Off**

This IC has built-in circuit controls transition time of the OUTP pin and the OUTN pin when the operation mode is switched between active (SDB = High) and shutdown (SDB = Low). It achieves reducing pop noise.





Figure 23. Turn On Waveform

Figure 24. Turn Off Waveform

Following table shows Turn On Time and Turn Off Time with  $C_1$  = 0.47  $\mu$ F.

| C <sub>1</sub> | Turn On Time | Turn Off Time |  |
|----------------|--------------|---------------|--|
| 0.47           | 270 ms (Typ) | 330 ms (Typ)  |  |
| 0.47 μF        | 540 ms (Max) | 660 ms (Max)  |  |

Turn On Time is defined as the time until the BIAS pin voltage rises to 90 % of VDD/2 after the SDB pin voltage is Low to High.

Turn Off Time is defined as the time until the BIAS pin voltage falls to 10 % of VDD/2 after the SDB pin voltage is High to Low. Turn On Time and Turn Off Time may vary from typical value as the table above.

Maximum value above is calculated assuming that variation of resistors in IC:  $\pm 60$  % (-40 °C to +105 °C), accuracy of C<sub>1</sub>:  $\pm 25$  % (including variation and temperature characteristic).

# **Protection Functions**

This IC has protection functions that detect several kinds of abnormal conditions and protect itself.

| Protection<br>Functions | Detection and Release Condition |                                                                                                                                                                           | State of Output Pins                                          |
|-------------------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|
| Over Current            | Detection                       | The OUTP pin or the OUTN pin is shorted to the VDD pin / the GND pin.                                                                                                     | Signal Output stopped<br>and<br>Latched to High-Z             |
| Protection              | Release                         | Over Current Protection is released after setting SDB to Low and waiting Turn Off Time. After that, the IC becomes normal operation state by setting the SDB pin to High. | Signal Output available                                       |
| Thermal Shutdown        | Detection                       | Tj: 180 °C (Typ) or more                                                                                                                                                  | Signal Output stopped<br>and<br>Pulled down by 10 kΩ<br>(Typ) |
| memai Shuldown          | Release                         | Tj : 160 °C (Typ) or less<br>(released automatically)                                                                                                                     | Signal Output available                                       |
| Under Voltage           | Detection                       | VDD : 3.43 V (Typ) / 3.80 V (Max) or less<br>Ta = -40 °C to +105 °C                                                                                                       | Signal Output stopped<br>and<br>Pulled down by 10 kΩ<br>(Typ) |
| Lock Out                | Release                         | VDD: 3.58 V (Typ) / 3.95 V (Max) or more Ta = -40 °C to +105 °C (released automatically)                                                                                  | Signal Output available                                       |

- 1. Over Current Protection
  - (1) Over Current Protection (Short to the VDD pin)

In case that the OUTP pin or the OUTN pin is shorted to the VDD pin, Over Current Protection starts to stop output signal and latch output pins to High-Z.

Once Over Current Protection is started, the latch state is not released automatically even if the OUTP pin and the OUTN pin are not shorted to the VDD pin. Over Current Protection is released by shutdown.

Detection

The OUTP pin or the OUTN pin is shorted to the VDD pin.

Release Over Current Protection is released after setting the SDB pin to Low and waiting Turn Off Time

(660 ms Max).

After that, it is possible that the IC outputs signal by setting the SDB pin to High.



Figure 25. Over Current Protection (Short to the VDD pin)

(2) Over Current Protection (Short to the GND pin)

In case that the OUTP pin or the OUTN pin is shorted to the GND pin, Over Current Protection starts to stop output signal and latch output pins to High-Z.

Once Over Current Protection is started, the latch state is not released automatically even if the OUTP pin and the OUTN pin are not shorted to the GND pin, Over Current Protection is released by shutdown.

Detection Release

The OUTP pin or the OUTN pin is shorted to the GND pin

Over Current Protection is released after setting the SDB pin to Low and waiting Turn Off Time

(660 ms Max).

After that, it is possible that the IC outputs signal by setting the SDB pin to High.



Figure 26. Over Current Protection (Short to the GND pin)

### 2. Thermal Shutdown

In case that Tj rises to 180 °C (Typ) or more, Thermal Shutdown starts to stop output signal and pulls down output pins by 10 k $\Omega$  (Typ).

Detection Tj: 180 °C (Typ) or more Release Tj: 160 °C (Typ) or less (released automatically)



Figure 27. Thermal Shutdown

3. Under Voltage Lock Out

In case that VDD drops to 3.43 V (Typ) or less, Under Voltage Lock Out starts to stop output signal and pulls down output pins by 10 k $\Omega$  (Typ).

 $\begin{array}{ll} \text{Detection} & \text{VDD}: 3.43 \text{ V (Typ) } / \ 3.80 \text{ V (Max) or less} \\ \text{Release} & \text{VDD}: 3.58 \text{ V (Typ) } / \ 3.95 \text{ V (Max) or more} \\ \end{array}$ 

(released automatically)



Figure 28. Under Voltage Lock Out

# Caution:

In case that the voltage of VDD falls to 3.80 V (Max) or less by fluctuation of the power supply voltage, note that Under Voltage Lock Out may start.

Under the condition that  $R_L = 6 \Omega$ , depending on output signal level, back electromotive force may occur because of the fluctuation of load current when Under Voltage Lock Out starts and parasitic inductance inside the IC.

Similarly, IR voltage drop may occur because of load current and parasitic resistance of the VDD pin.

These back electromotive force or IR voltage drop may cause intermittent action between "Detection" and "Release".

This action may be heard as noise under the condition the voltage of the VDD pin is near the threshold voltage of detection.

# I/O Equivalence Circuits

| Pin<br>No. | Pin<br>Name  | Pin<br>Voltage | Equivalent Circuit | Pin Description                                            |
|------------|--------------|----------------|--------------------|------------------------------------------------------------|
| 1          | SDB          | -              | VDD SDB GND        | Shutdown<br>High : Active<br>Low : Shutdown                |
| 2          | BIAS         | 2.5 V          | VDD BIAS GND       | Bias                                                       |
| 3 4        | INP<br>INN   | 2.5 V          | VDD INP INN GND    | Positive Differential Input<br>Negative Differential Input |
| 5<br>8     | OUTP<br>OUTN | 2.5 V          | OUTP OUTN GND      | Positive Output<br>Negative Output                         |
| 6          | VDD          | 5 V            | VDD                | Power Supply                                               |
| 7          | GND          | 0 V            | GND                | GND                                                        |

Pin voltage is the value when VDD is 5.0 V and the operating mode is active (The SDB pin is High).

# **Operational Notes**

### 1. Reverse Connection of Power Supply

Connecting the power supply in reverse polarity can damage the IC. Take precautions against reverse polarity when connecting the power supply, such as mounting an external diode between the power supply and the IC's power supply pins.

# 2. Power Supply Lines

Design the PCB layout pattern to provide low impedance supply lines. Furthermore, connect a capacitor to ground at all power supply pins. Consider the effect of temperature and aging on the capacitance value when using electrolytic capacitors.

#### 3. Ground Voltage

Ensure that no pins are at a voltage below that of the ground pin at any time, even during transient condition.

### 4. Ground Wiring Pattern

When using both small-signal and large-current ground traces, the two ground traces should be routed separately but connected to a single ground at the reference point of the application board to avoid fluctuations in the small-signal ground caused by large currents. Also ensure that the ground traces of external components do not cause variations on the ground voltage. The ground lines must be as short and thick as possible to reduce line impedance.

# 5. Recommended Operating Conditions

The function and operation of the IC are guaranteed within the range specified by the recommended operating conditions. The characteristic values are guaranteed only under the conditions of each item specified by the electrical characteristics.

#### 6. Inrush Current

When power is first supplied to the IC, it is possible that the internal logic may be unstable and inrush current may flow instantaneously due to the internal powering sequence and delays, especially if the IC has more than one power supply. Therefore, give special consideration to power coupling capacitance, power wiring, width of ground wiring, and routing of connections.

### 7. Testing on Application Boards

When testing the IC on an application board, connecting a capacitor directly to a low-impedance output pin may subject the IC to stress. Always discharge capacitors completely after each process or step. The IC's power supply should always be turned off completely before connecting or removing it from the test setup during the inspection process. To prevent damage from static discharge, ground the IC during assembly and use similar precautions during transport and storage.

### 8. Inter-pin Short and Mounting Errors

Ensure that the direction and position are correct when mounting the IC on the PCB. Incorrect mounting may result in damaging the IC. Avoid nearby pins being shorted to each other especially to ground, power supply and output pin. Inter-pin shorts could be due to many reasons such as metal particles, water droplets (in very humid environment) and unintentional solder bridge deposited in between pins during assembly to name a few.

## 9. Unused Input Pins

Input pins of an IC are often connected to the gate of a MOS transistor. The gate has extremely high impedance and extremely low capacitance. If left unconnected, the electric field from the outside can easily charge it. The small charge acquired in this way is enough to produce a significant effect on the conduction through the transistor and cause unexpected operation of the IC. So unless otherwise specified, unused input pins should be connected to the power supply or ground line.

# **Operational Notes - continued**

### 10. Regarding the Input Pin of the IC

This monolithic IC contains P+ isolation and P substrate layers between adjacent elements in order to keep them isolated. P-N junctions are formed at the intersection of the P layers with the N layers of other elements, creating a parasitic diode or transistor. For example (refer to figure below):

When GND > Pin A and GND > Pin B, the P-N junction operates as a parasitic diode. When GND > Pin B, the P-N junction operates as a parasitic transistor.

Parasitic diodes inevitably occur in the structure of the IC. The operation of parasitic diodes can result in mutual interference among circuits, operational faults, or physical damage. Therefore, conditions that cause these diodes to operate, such as applying a voltage lower than the GND voltage to an input pin (and thus to the P substrate) should be avoided.



Figure 29. Example of Monolithic IC Structure

### 11. Ceramic Capacitor

When using a ceramic capacitor, determine a capacitance value considering the change of capacitance with temperature and the decrease in nominal capacitance due to DC bias and others.

### 12. Thermal Shutdown Circuit (TSD)

This IC has a built-in thermal shutdown circuit that prevents heat damage to the IC. Normal operation should always be within the IC's maximum junction temperature rating. If however the rating is exceeded for a continued period, the junction temperature (Tj) will rise which will activate the TSD circuit that will turn OFF power output pins. When the Tj falls below the TSD threshold, the circuits are automatically restored to normal operation.

Note that the TSD circuit operates in a situation that exceeds the absolute maximum ratings and therefore, under no circumstances, should the TSD circuit be used in a set design or for any purpose other than protecting the IC from heat damage.

### 13. Over Current Protection Circuit (OCP)

This IC incorporates an integrated overcurrent protection circuit that is activated when the load is shorted. This protection circuit is effective in preventing damage due to sudden and unexpected incidents. However, the IC should not be used in applications characterized by continuous operation or transitioning of the protection circuit.

# **Ordering Information**



# Lineup

| Part Number  | Voltage Gain | Part Number Marking | Production Status |
|--------------|--------------|---------------------|-------------------|
| BD78306EFJ-M | 6 dB         | 78306               | Mass Production   |
| BD78308EFJ-M | 8 dB         | 78308               | Under Development |
| BD78310EFJ-M | 10 dB        | 78310               | Mass Production   |
| BD78312EFJ-M | 12 dB        | 78312               | Under Development |
| BD78314EFJ-M | 14 dB        | 78314               | Under Development |
| BD78316EFJ-M | 16 dB        | 78316               | Under Development |
| BD78318EFJ-M | 18 dB        | 78318               | Under Development |
| BD78320EFJ-M | 20 dB        | 78320               | Under Development |
| BD78322EFJ-M | 22 dB        | 78322               | Under Development |
| BD78324EFJ-M | 24 dB        | 78324               | Under Development |
| BD78326EFJ-M | 26 dB        | 78326               | Mass Production   |

# **Marking Diagram**





# **Revision History**

| Date        | Revision | Changes     |  |
|-------------|----------|-------------|--|
| 19.Jul.2019 | 001      | New Release |  |

# **Notice**

### **Precaution on using ROHM Products**

1. If you intend to use our Products in devices requiring extremely high reliability (such as medical equipment (Note 1), aircraft/spacecraft, nuclear power controllers, etc.) and whose malfunction or failure may cause loss of human life, bodily injury or serious damage to property ("Specific Applications"), please consult with the ROHM sales representative in advance. Unless otherwise agreed in writing by ROHM in advance, ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of any ROHM's Products for Specific Applications.

(Note1) Medical Equipment Classification of the Specific Applications

| JÁPAN    | USA      | EU         | CHINA     |
|----------|----------|------------|-----------|
| CLASSIII | CLASSIII | CLASS II b | CL ACCIII |
| CLASSIV  |          | CLASSⅢ     | CLASSⅢ    |

- 2. ROHM designs and manufactures its Products subject to strict quality control system. However, semiconductor products can fail or malfunction at a certain rate. Please be sure to implement, at your own responsibilities, adequate safety measures including but not limited to fail-safe design against the physical injury, damage to any property, which a failure or malfunction of our Products may cause. The following are examples of safety measures:
  - [a] Installation of protection circuits or other protective devices to improve system safety
  - [b] Installation of redundant circuits to reduce the impact of single or multiple circuit failure
- 3. Our Products are not designed under any special or extraordinary environments or conditions, as exemplified below. Accordingly, ROHM shall not be in any way responsible or liable for any damages, expenses or losses arising from the use of any ROHM's Products under any special or extraordinary environments or conditions. If you intend to use our Products under any special or extraordinary environments or conditions (as exemplified below), your independent verification and confirmation of product performance, reliability, etc, prior to use, must be necessary:
  - [a] Use of our Products in any types of liquid, including water, oils, chemicals, and organic solvents
  - [b] Use of our Products outdoors or in places where the Products are exposed to direct sunlight or dust
  - [c] Use of our Products in places where the Products are exposed to sea wind or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub>
  - [d] Use of our Products in places where the Products are exposed to static electricity or electromagnetic waves
  - [e] Use of our Products in proximity to heat-producing components, plastic cords, or other flammable items
  - [f] Sealing or coating our Products with resin or other coating materials
  - [g] Use of our Products without cleaning residue of flux (Exclude cases where no-clean type fluxes is used. However, recommend sufficiently about the residue.); or Washing our Products by using water or water-soluble cleaning agents for cleaning residue after soldering
  - [h] Use of the Products in places subject to dew condensation
- 4. The Products are not subject to radiation-proof design.
- 5. Please verify and confirm characteristics of the final or mounted products in using the Products.
- 6. In particular, if a transient load (a large amount of load applied in a short period of time, such as pulse, is applied, confirmation of performance characteristics after on-board mounting is strongly recommended. Avoid applying power exceeding normal rated power; exceeding the power rating under steady-state loading condition may negatively affect product performance and reliability.
- 7. De-rate Power Dissipation depending on ambient temperature. When used in sealed area, confirm that it is the use in the range that does not exceed the maximum junction temperature.
- 8. Confirm that operation temperature is within the specified range described in the product specification.
- ROHM shall not be in any way responsible or liable for failure induced under deviant condition from what is defined in this document.

# Precaution for Mounting / Circuit board design

- 1. When a highly active halogenous (chlorine, bromine, etc.) flux is used, the residue of flux may negatively affect product performance and reliability.
- 2. In principle, the reflow soldering method must be used on a surface-mount products, the flow soldering method must be used on a through hole mount products. If the flow soldering method is preferred on a surface-mount products, please consult with the ROHM representative in advance.

For details, please refer to ROHM Mounting specification

# **Precautions Regarding Application Examples and External Circuits**

- 1. If change is made to the constant of an external circuit, please allow a sufficient margin considering variations of the characteristics of the Products and external components, including transient characteristics, as well as static characteristics.
- You agree that application notes, reference designs, and associated data and information contained in this document are presented only as guidance for Products use. Therefore, in case you use such information, you are solely responsible for it and you must exercise your own independent verification and judgment in the use of such information contained in this document. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of such information.

#### **Precaution for Electrostatic**

This Product is electrostatic sensitive product, which may be damaged due to electrostatic discharge. Please take proper caution in your manufacturing process and storage so that voltage exceeding the Products maximum rating will not be applied to Products. Please take special care under dry condition (e.g. Grounding of human body / equipment / solder iron, isolation from charged objects, setting of lonizer, friction prevention and temperature / humidity control).

# **Precaution for Storage / Transportation**

- 1. Product performance and soldered connections may deteriorate if the Products are stored in the places where:
  - [a] the Products are exposed to sea winds or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub>
  - [b] the temperature or humidity exceeds those recommended by ROHM
  - [c] the Products are exposed to direct sunshine or condensation
  - [d] the Products are exposed to high Electrostatic
- Even under ROHM recommended storage condition, solderability of products out of recommended storage time period
  may be degraded. It is strongly recommended to confirm solderability before using Products of which storage time is
  exceeding the recommended storage time period.
- 3. Store / transport cartons in the correct direction, which is indicated on a carton with a symbol. Otherwise bent leads may occur due to excessive stress applied when dropping of a carton.
- 4. Use Products within the specified time after opening a humidity barrier bag. Baking is required before using Products of which storage time is exceeding the recommended storage time period.

## **Precaution for Product Label**

A two-dimensional barcode printed on ROHM Products label is for ROHM's internal use only.

### **Precaution for Disposition**

When disposing Products please dispose them properly using an authorized industry waste company.

### **Precaution for Foreign Exchange and Foreign Trade act**

Since concerned goods might be fallen under listed items of export control prescribed by Foreign exchange and Foreign trade act, please consult with ROHM in case of export.

### **Precaution Regarding Intellectual Property Rights**

- 1. All information and data including but not limited to application example contained in this document is for reference only. ROHM does not warrant that foregoing information or data will not infringe any intellectual property rights or any other rights of any third party regarding such information or data.
- 2. ROHM shall not have any obligations where the claims, actions or demands arising from the combination of the Products with other articles such as components, circuits, systems or external equipment (including software).
- 3. No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of ROHM or any third parties with respect to the Products or the information contained in this document. Provided, however, that ROHM will not assert its intellectual property rights or other rights against you or your customers to the extent necessary to manufacture or sell products containing the Products, subject to the terms and conditions herein.

### Other Precaution

- 1. This document may not be reprinted or reproduced, in whole or in part, without prior written consent of ROHM.
- 2. The Products may not be disassembled, converted, modified, reproduced or otherwise changed without prior written consent of ROHM.
- In no event shall you use in any way whatsoever the Products and the related technical information contained in the Products or this document for any military purposes, including but not limited to, the development of mass-destruction weapons.
- 4. The proper names of companies or products described in this document are trademarks or registered trademarks of ROHM, its affiliated companies or third parties.

Notice-PAA-E Rev.004

### **General Precaution**

- 1. Before you use our Products, you are requested to carefully read this document and fully understand its contents. ROHM shall not be in any way responsible or liable for failure, malfunction or accident arising from the use of any ROHM's Products against warning, caution or note contained in this document.
- 2. All information contained in this document is current as of the issuing date and subject to change without any prior notice. Before purchasing or using ROHM's Products, please confirm the latest information with a ROHM sales representative.
- 3. The information contained in this document is provided on an "as is" basis and ROHM does not warrant that all information contained in this document is accurate and/or error-free. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties resulting from inaccuracy or errors of or concerning such information.

**Notice – WE** © 2015 ROHM Co., Ltd. All rights reserved. Rev.001

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Audio Amplifiers category:

Click to view products by ROHM manufacturer:

Other Similar products are found below:

LV47002P-E NCP2811AFCT1G NCP2890AFCT2G SSM2377ACBZ-R7 IS31AP4915A-QFLS2-TR NCP2820FCT2G TDA1591T

TDA7563AH SSM2529ACBZ-R7 SSM2518CBZ-R7 MAX9890AETA+T TS2012EIJT NCP2809BMUTXG NJW1157BFC2

SSM2375CBZ-REEL7 IS31AP4996-GRLS2-TR STPA002OD-4WX NCP2823BFCT1G MAX9717DETA+T MAX9717CETA+T

MAX9724AEBC+TG45 LA4450L-E IS31AP2036A-CLS2-TR MAX9723DEBE+T TDA7563ASMTR AS3561-DWLT SSM2517CBZ-R7

MP1720DH-12-LF-P SABRE9601K THAT1646W16-U MAX98396EWB+ PAM8965ZLA40-13 BD37532FV-E2 BD5638NUX-TR

BD37512FS-E2 BD37543FS-E2 BD3814FV-E2 TPA3140D2PWPR TS2007EIJT IS31AP2005-DLS2-TR SSM2518CPZ-R7 AS3410-EQFP-500 FDA4100LV MAX98306ETD+T TS4994EIJT NCP2820FCT1G NCP2823AFCT2G NCS2211MNTXG CPA2233CQ16-A1

OPA1604AIPWR