

### **Technical Note**

#### Power Supply IC Series for TFT-LCD Panels

# Gamma voltage generated IC with built-in DAC

No.16035EBT17

BD8149MUV

#### Description

The feature of gamma voltage generated IC BD8149MUV provides a single-chip solution with a high-precision 10-bit DAC setting controlled by I2C serial communications interface and a Buffer AMP (12ch). EEPROM auto-read function is also incorporated.

#### Features

- 1) Single-chip design realizes fewer components
- 2) Built in 10bit DAC
- 3) Built in DAC output buffer amplifier (12ch)
- 4) Double Register synchronous switching function (SEL)
- 5) I<sup>2</sup>C interface (SDA, SCL)

STANDARD-MODE, FAST-MODE changeable

- 6) EEPROM auto-read function
- 7) Thermal Shut Down circuit
- 8) Under Voltage Lock Out circuit
- 9) Power ON Reset circuit
- 10) Input tolerant (SDA, SCL, EN, EN\_AR, SEL)
- 11) VQFN032V5050 package

#### Applications

It may be used with TFT-LCD panels, such as big screen and high resolution LCD televisions.

| PARAMETER                   | SYMBOL          | RATING             | UNIT |
|-----------------------------|-----------------|--------------------|------|
| Power supply voltage1       | VDD             | 4.5                | V    |
| Power supply voltage2       | VCC             | 19                 | V    |
| REFIN voltage               | VREFIN          | 5                  | V    |
| DAC reference voltage       | VDAC            | 7                  | V    |
|                             | SEL, A0, A1, A2 |                    |      |
| Functional pin voltage      | EN, SLAVE/AR    | 4.5                | V    |
|                             | EN_AR           |                    |      |
| 2-lines serial pin voltage  | SDA, SCL        | 4.5                | V    |
| Junction voltage            | Tjmax           | 150                | °C   |
| Power dissipation           | Pd              | 4560* <sup>1</sup> | mW   |
| Operating temperature range | Topr            | -25~+85            | °C   |
| Storage temperature range   | Tstg            | -55~+150           | °C   |
|                             |                 |                    |      |

●Absolute Maximum Ratings (Ta=25°C)

\*1 To use the IC at temperature over 25°C, derate power rating by 19.52mW /°C. When mounted on a 4-layer glass epoxy board measuring 74.2 x 74.2 x 1.6mm.

#### ●Operating conditions (Ta=-25°C~85°C)

| PARAMETER                 | SYMBOL                 | MIN  | MAX  | UNIT | CONDITION |
|---------------------------|------------------------|------|------|------|-----------|
| Power supply voltage1     | VDD                    | 2.1  | 3.6  | V    |           |
| Power supply voltage2     | VCC                    | 10   | 18   | V    |           |
|                           |                        | 2    | 3.5  | V    | VCC=10V   |
| DEEMLankers               |                        | 2    | 3.56 | V    | VCC=11V   |
| REFIN Voltage             | VREFIN                 | 2    | 3.62 | V    | VCC=12V   |
|                           |                        | 2    | 3.68 | V    | VCC=13V   |
| DAC reference voltage     | VDAC                   | 2.1  | 4.5  | V    |           |
| Functional pin voltage 1  | SEL, EN,<br>EN_AR      | -0.1 | 3.6  | V    |           |
| Functional pin voltage 2  | A0, A1, A2<br>SLAVE/AR | -0.1 | VDD  | V    |           |
| 2-line serial pin voltage | SDA, SCL               | -0.1 | 3.6  | V    |           |
| AMP0                      |                        | 40   |      |      |           |
| output current capability | IOA                    | -40  | -    | mA   |           |
| AMP1~10                   | los                    | -20  | 20   | mΔ   |           |
| output current capability | IOB                    | -20  | 20   |      |           |
| AMP6                      | laa                    | _10  | 40   | m۵   |           |
| output current capability | TOC                    | -40  | 40   |      |           |
| AMP11                     | 1                      |      | 40   | m۸   |           |
| output current capability | IOD                    | -    | 40   | ША   |           |
| 2-line serial frequency   | FCLK                   | -    | 400  | kHz  |           |

#### **BD8149MUV**

● Electrical Characteristics (Unless otherwise specified, Ta=25°C, VDD=3.3V, VCC=15V, REFIN=3.5V)

| PARAMETER                                   | SYMB  | •       | LIMITS   |     |      | CONDITION                             |  |
|---------------------------------------------|-------|---------|----------|-----|------|---------------------------------------|--|
| PARAMETER                                   | OL    | MIN     | TYP      | MAX | UNIT | CONDITION                             |  |
| [ Gamma Amplifier ]                         |       |         |          |     |      |                                       |  |
| Sink current capability<br>(AMP0)           | looA  | -       | -        | -10 | mA   | REG0=3FFh, OUT0=15V                   |  |
| Sink current capability<br>(AMP1~5, 7~10)   | looB  | -       | -        | -30 | mA   | REG1~5, 7~10=1B5h<br>OUT1~5, 7~10=15V |  |
| Sink current capability<br>(AMP6)           | looC  | -       | -        | -60 | mA   | REG6=1B5h, OUT6=15V                   |  |
| Sink current capability<br>(AMP11)          | looD  | -       | -        | -60 | mA   | REG11=048h, OUT11=2V                  |  |
| Source current capability<br>(AMP0)         | IoiA  | 60      | -        | -   | mA   | REG0=3FFh, OUT0=13V                   |  |
| Source current capability<br>(AMP1~5, 7~10) | loiB  | 30      | -        | -   | mA   | REG1~5, 7~10=1B5h<br>OUT1~5, 7~10=0V  |  |
| Source current capability<br>(AMP6)         | loiC  | 60      | -        | -   | mA   | REG6=1B5h, OUT6=0V                    |  |
| Source current capability<br>(AMP11)        | loiD  | 10      | -        | -   | mA   | REG11=048h, OUT11=0V                  |  |
| Load stability (OUT0)                       | ⊿V-A  | -       | 10       | 70  | mV   | lo=0mA~-30mA<br>OUT0=6V               |  |
| Load stability (OUT1~5, 7~10)               | ⊿V-B  | -       | 10       | 70  | mV   | lo=-15mA~15mA<br>OUTx=6V              |  |
| Load stability (OUT6)                       | ⊿v-c  | -       | 10       | 70  | mV   | lo=-15mA~15mA<br>OUT6=6V              |  |
| Load stability (OUT11)                      | ⊿V-D  | -       | 10       | 70  | mV   | lo=0mA~30mA<br>OUT11=6V               |  |
| OUT MAX. output voltage<br>(OUT0)           | VOH-A | VCC-0.2 | VCC-0.1  | -   | V    | lo=-30mA                              |  |
| OUT MAX. output voltage<br>(OUT1~5, 7~10)   | VOH-B | VCC-1.2 | VCC-0.75 | -   | V    | lo=-15mA                              |  |
| OUT MAX. output voltage<br>(OUT6)           | VOH-C | VCC-0.5 | VCC-0.1  | -   | V    | lo=-30mA                              |  |
| OUT MAX. output voltage<br>(OUT11)          | VOH-D | VCC-1.2 | VCC-0.75 | -   | V    | lo=-15mA                              |  |
| OUT MIN. output voltage<br>(OUT0)           | VOL-A | -       | 0.75     | 1.2 | V    | lo=15mA                               |  |
| OUT MIN. output voltage<br>(OUT1~5, 7~10)   | VOL-B | -       | 0.75     | 1.2 | V    | lo=15mA                               |  |
| OUT MIN. output voltage<br>(OUT6)           | VOL-C | -       | 0.1      | 0.5 | V    | lo=30mA                               |  |
| OUT MIN. output voltage<br>(OUT11)          | VOL-D | -       | 0.1      | 0.2 | V    | lo=30mA                               |  |

#### ●Electrical Characteristics (Unless otherwise specified, Ta=25°C, VDD=3.3V, VCC=15V, REFIN=3.5V)

|                                  | SYMB              |            | LIMITS    |       |        |                                   |  |
|----------------------------------|-------------------|------------|-----------|-------|--------|-----------------------------------|--|
| PARAMETER                        | OL                | MIN        | TYP       | MAX   | UNIT   | CONDITION                         |  |
| [ VDAC ]                         | _                 |            |           |       |        |                                   |  |
| FB voltage                       | Vfb               | 1.237      | 1.25      | 1.263 | V      |                                   |  |
| Input bias current               | lfb               | 1.2        | 0.1       | 1.2   | uA     | Vfb=1.3V                          |  |
| Current capability               | lo                | 10         | 50        | -     | mA     |                                   |  |
| [ Gamma Amplifier ]              |                   |            |           |       |        |                                   |  |
| Slew rate (AMP0)                 | SR0               | 1          | 4         | -     | V/usec | OUT0=No load                      |  |
| Slew rate                        | 0.51/             |            |           |       |        |                                   |  |
| (AMP1~5, 7~10)                   | SRX               | 1          | 4         | -     | V/usec | OUI1~5, 7~10=No load              |  |
| Slew rate (AMP6)                 | SR6               | 1          | 4         | -     | V/usec | OUT6=No load                      |  |
| Slew rate (AMP11)                | SR11              | 1          | 4         | -     | V/usec | OUT11=No load                     |  |
| [ DAC ]                          |                   |            |           |       |        |                                   |  |
| Integral Non linearity Error     |                   |            |           |       |        | 00A ~ 3F5 is the allowance        |  |
|                                  | LE                | -2         | -         | 2     | LSB    | margin of error against the ideal |  |
|                                  |                   |            |           |       |        | linear.                           |  |
| Differential Nen linearity Error |                   |            |           |       |        | 00A $\sim$ 3F5 is the allowance   |  |
|                                  | DLE               | -2         | -         | 2     | LSB    | margin of error against the ideal |  |
|                                  |                   |            |           |       |        | increase of 1LSB.                 |  |
| Output voltage precision         | \/ <del>+</del> 1 | -200       | 50        | 200   | m\/    | Ta- 25°C~85°C                     |  |
| Thermal Characteristics 1        | VU                | -200       | 50        | 200   | IIIV   |                                   |  |
| Output voltage precision         | \/ <del>1</del> 2 | -100       | 30        | 100   | m\/    | Ta=0°C~75°C                       |  |
| Thermal Characteristics 2        | ۷۱۲               | -100       | 50        | 100   | IIIV   |                                   |  |
| [ Control Signal 1 SEL, EN, A    | 0, A1, A2         | , SLAVE/AR | , EN_AR ] | I     | 1      |                                   |  |
| Inrush current                   | Ictl              | 7          | 16.5      | 33    | uA     | V <sub>IN</sub> =3.3V             |  |
| Threshold voltage 1A             | $V_{\text{TH1A}}$ | 0.8        | -         | 1.7   | V      |                                   |  |
| Threshold voltage 1B             | $V_{\text{TH1B}}$ | 0.6        | -         | 1.7   | V      | VDD=2.5V                          |  |
| [ Control Signal 2 SDA, SCL      | ]                 |            | 1         | I     | 1      |                                   |  |
| Threshold voltage 2A             | $V_{\text{TH2A}}$ | 0.8        | -         | 1.7   | V      |                                   |  |
| Threshold voltage 2B             | $V_{\text{TH2B}}$ | 0.6        | -         | 1.7   | V      | VDD=2.5V                          |  |
| MIN. output voltage              | VCL               | -          | -         | 0.4   | V      | ISDA=3mA, ISCL=3mA                |  |
| [ Whole Device ]                 | 1                 |            | T         | 1     | T      | 1                                 |  |
| VDD Power ON Reset               | Vdet1             | 1.75       | 1.9       | 2.05  | V      |                                   |  |
| REFIN UVI O voltage              | Vdet2             | 1.75       | 19        | 2.05  | V      |                                   |  |
| SEL switching time *1            | tSEL              | -          | 0.3       | 1.0   | usec   |                                   |  |
| Circuit current                  | ICC               | -          | 6         | -     | mA     |                                   |  |

O This product is not designed for protection against radio active rays.

\*1 SEL switching time timing is shown below.



Fig.1 SEL switching time timing

Pin Configuration (Top View)

#### Block Diagram



#### Fig.2 Pin Configuration & Block Diagram

#### Pin Location and Function

| PIN | PIN NAME | FUNCTION                        | PIN | PIN NAME | FUNCTION                        |  |  |
|-----|----------|---------------------------------|-----|----------|---------------------------------|--|--|
| NO. |          |                                 | NO. |          |                                 |  |  |
| 1   | GND      | GND input                       | 17  | OUT9     | Gamma output pin                |  |  |
| 2   | A0       | Device address switching pin    | 18  | OUT8     | Gamma output pin                |  |  |
| 3   | A1       | Word address switching pin      | 19  | OUT7     | Gamma output pin                |  |  |
| 4   | A2       | Word address switching pin      | 20  | OUT6     | Gamma output pin                |  |  |
| 5   | SDA      | Serial data input pin           | 21  | OUT5     | Gamma output pin                |  |  |
| 6   | SCL      | Serial clock input pin          | 22  | OUT4     | Gamma output pin                |  |  |
| 7   | EN       | VDAC enable pin                 | 23  | OUT3     | Gamma output pin                |  |  |
| 8   | EN_AR    | Auto-read enable pin            | 24  | OUT2     | Gamma output pin                |  |  |
| 9   | VDD      | Logic power supply input        | 25  | OUT1     | Gamma output pin                |  |  |
| 10  | SLAVE/AR | Slave / Auto-read switching pin | 26  | OUT0     | Gamma output pin                |  |  |
| 11  | SEL      | REGISTER A/B select pin         | 27  | N.C.     | -                               |  |  |
| 12  | TEST     | Pin for test mode               | 28  | VCC      | Power supply input              |  |  |
| 13  | DACGND   | GND input for DAC               | 29  | N.C.     | -                               |  |  |
| 14  | AGND     | Buffer AMP GND input            | 30  | REFIN    | DAC reference voltage input pin |  |  |
| 15  | OUT11    | Gamma output pin                | 31  | VDAC     | DAC voltage output              |  |  |
| 16  | OUT10    | Gamma output pin                | 32  | FB       | Feedback pin                    |  |  |

\*In normal use, please connect 12pin TEST pin to OPEN or GND.

#### Operation of each block

#### • REG

This is a regulator block for setting a reference voltage of DAC.

VDAC has enable function so that if EN=Low, shut down is performed, or EN=High, settable VDAC voltage by FB voltage and external resistor. At this time, VDAC voltage < 4.5[V] (MAX. operating voltage) should be configured. \*With the VDAC pin is shorted to REFIN pin, please set VDAC voltage to meet the REFIN operating condition.

#### DAC Control

The DAC LOGIC converts the 10bit digital signal read to the register to a voltage.

#### • Amp

Amp amplifies the voltage output from the DAC LOGIC by 4 times. While Under Voltage Lock-Out (UVLO) circuit or Thermal Shut Down (TSD) circuit is operating, output goes into Hi-z.

Power On Reset

When the digital power supply DVCC is activated, each IC generates a reset signal to initialize the serial I/F and each registers.

#### • VREF

This is a block to generate an inner reference voltage.

#### TSD(Thermal Shut Down)

The TSD circuit turns output off when the chip temperature reaches or exceeds approximately 175°C in order to prevent thermal destruction or thermal runaway. When the chip returns to a specified temperature, the circuit resets. The TSD circuit is designed only to protect the IC itself. Application thermal design should ensure operation of the IC below the junction temperature of approximately 150°C.

#### Register

A serial signal (consisting of 10-bit gamma correction voltage values) input using the serial interface is held for each register address. Data is initialized by a reset signal generated during a Power On Reset. Register is selectable by SEL pin.

When SEL=Low, REGISTER A is connected to DAC, and when SEL=High, REGISTER B is connected to DAC.

#### Serial I/F

This is a 2-line serial (SDA, SCL) type I/F. It can set a gamma voltage and a Register address.

#### Reference data



#### Reference data



#### Serial communications

The serial data control block consists of a register that stores data from SDA and SCL, and a DAC circuit that receives the output from this register and provides adjusted voltages to other IC blocks.



#### Output voltage setting mode

#### ①Auto Read MODE

The auto-read function enables the I<sup>2</sup>C BUS I/F external EEPROM to be automatically read.

Automatic read from EEPROM will start when auto-read trigger signal is inputted.

I<sup>2</sup>C BUS timing is FAST-MODE of specified timing (P13).

EEPROM device address is 1010\_00A. (A is a word address bit.)

A1 and A2 serves as the EEPROM word address setting pins.

When A1 and A2 are both set to Low, read access is available for word addresses 0 through 47 in EEPROM.

After data read to all Register, each output starts outputting synchronously. Until output start from VCC input, it outputs 0V.

|    | A1 | RESIS                      | STERA                      | RESISTER B               |                          |  |  |
|----|----|----------------------------|----------------------------|--------------------------|--------------------------|--|--|
| A2 |    | READ START<br>WORD ADDRESS | READ START<br>WORD ADDRESS | READ END<br>WORD ADDRESS | READ END<br>WORD ADDRESS |  |  |
| L  | L  | 0(000h)                    | 23(017h)                   | 24(018h)                 | 47(02Fh)                 |  |  |
| L  | Н  | 128(080h)                  | 151(094h)                  | 152(095h)                | 175(0AFh)                |  |  |
| Н  | L  | 256(100h)                  | 279(117h)                  | 280(118h)                | 303(12Fh)                |  |  |
| Н  | Н  | 361(169h)                  | 384(180h)                  | 405(195h)                | 428(1ACh)                |  |  |

#### MODE SETTING

#### SLAVE/AR = High



| DAC(10) LSbyte                      | Ackn | DAC(11) MSbyte. D15-D10 have no meaning                                               | Ackn | DAC(11) LSbyte                 | Ackn | Stop |
|-------------------------------------|------|---------------------------------------------------------------------------------------|------|--------------------------------|------|------|
|                                     |      |                                                                                       |      |                                |      |      |
| <br>XD7 XD6 XD5 XD4 XD3 XD2 XD1 XD0 |      | <u>D15</u> <u>D14</u> <u>D13</u> <u>D12</u> <u>D11</u> <u>D10</u> <u>D9</u> <u>D8</u> | Ackr | D7 <u>D6 D5 D4 D3 D2 D1 D0</u> | Ackn |      |
| <br>D7 D6 D5 D4 D3 D2 D1 D0         | Ackr | D15 D14 D13 D12 D11 D10 D9 D8                                                         | Ackr | D7 D6 D5 D4 D3 D2 D1 D0        | Ackn |      |

\*1 Data writing to a Register is operated in order: Register0A~11A, 0B~11B.

\*2 SLAVE/AR = High setting activates auto-read mode.

- SLAVE signal is not accepted during auto-read waiting mode after VDD input.
- After data reading completion by auto-read, it switches to SLAVE mode.
- \*3 Other command is rejected in auto-read operation.
- \*4 Auto-read mode is corresponded to EEPROM with 1Kbit, 2Kbit, 4Kbit.

< Explanation of Auto-read trigger signal >

(1) In case auto-read starts by VDD power supply input

Auto-read will start after Power ON Reset clearance.

Gamma output voltage outputs a voltage matching the register setting synchronously after VCC voltage and REFIN voltage input. (%)

The data reading time by auto-read is 3msec. Should maintain EN\_AR=High during that time.

#### SETTING

- SLAVE/AR = High
- VDD input with the EN\_AR pin is shorted to VDD pin



(2) In case auto-read starts by EN\_AR

Auto-read will start with EN\_AR=High.

Auto-read timing can be set optionally at the timing with EN\_AR=High.

Gamma output voltage outputs a voltage matching a Register setting synchronously after VCC voltage and REFIN voltage input

Data reading time by auto-read is 3msec. Should maintain EN\_AR=High during that time.

#### SETTING

- SLAVE/AR = High
- EN\_AR = Low  $\Rightarrow$  High



 $(\ensuremath{\Re})$  The case VCC is inputted after read completion

(3) In case auto-read starts by VCC power supply input
Auto-read will start at the timing with Under Voltage Lock-Out release.
Gamma output voltage outputs a voltage matching the register setting synchronously after auto-read completion.

#### SETTING

- SLAVE/AR = High
- EN\_AR = Low



\*Data reading time by auto-read is 3 msec(max).

\*The auto-read starts by the VCC voltage input becomes effective only in the case of 1<sup>st</sup> auto-read operation after the VDD voltage input.

< About Data Refresh >

To perform reloading data "Data Refresh", having EN\_AR switches Low to High enables auto-read operation again from EEPROM, and re-read the data. 10usec holding time is needed to determine EN\_AR logic. Data reading time by auto-read is 3 msec. Should maintain EN\_AR=High during that time.

<In case inputting EN\_AR=Low during auto-read operation>

If inputting EN\_AR=Low during auto-read operation, input from D15 to D0 is completed and write the inputted data to a register taken back ACK. When EN\_AR=Low is determined, the half-way and the following reading data will be invalid. 10usec holding time is needed to determine EN\_AR logic.



#### **②SLAVE MODE**

Write data in a specified register address through I<sup>2</sup>C BUS.

There are two writing modes from I<sup>2</sup>C BUS to Register: ( i ) Single mode ( ii ) Multi mode .

In Single mode, write data in one specified register.

In Multi mode, inputting multiple data from start address as specified register at 2<sup>nd</sup> Byte enables to write data in a row. Single mode or Multi mode can be set by having or not having STOP bit.

#### MODE SETTING

- SLAVE/AR = Low
- R/W = Low(1byte, 8<sup>th</sup> bit)

#### ( i ) Single mode timing chart

|            |       | Write single DAC register. R4-  | R0 specify start DAC a | address     |        |                               |                       |        |                                              |         |         |                     |                                                         |
|------------|-------|---------------------------------|------------------------|-------------|--------|-------------------------------|-----------------------|--------|----------------------------------------------|---------|---------|---------------------|---------------------------------------------------------|
|            | Sta   | rt Device Ado                   | Iress                  | Write       | Ackn   | Start DAC address pointer. F  | R6-R5 have no meaning | Ackn   | DAC(pointer) MSbyte. D15-D10 have no me      | aning   | Ackn    | DAC LSbyte          | Ackn Stop                                               |
| SCI        |       |                                 | บบบ                    |             |        |                               |                       |        | uuuu                                         |         |         | uuun                |                                                         |
| SDA_ir     | ר י   | A6 A5 A4 A                      | 3 A2 A1 A              | 0 RW        | Ackn   | WS R6 R5 R4                   | R3 R2 R1 F            | RO Ack | m D15 D14 D13 D12 D11 D10                    | D9 \ D8 | Ackn D  | 7×D6×D5×D4×D3       | D2 D1 D0 Ackn                                           |
| Device_Ou  | it —  | A6 A5 A4 A                      | 3 A2 A1 A              | 0 R/W       | Ackn   | R7 R6 R5 R4                   | R3 R2 R1 F            | RO Ack | m D15 D14 D13 D12 D11 D10                    | D9 D8   | Ackn D  | 7 D6 D5 D4 D3       | D2 D1 D0 Ackn                                           |
| (ii        | ) №   | lulti mode tir                  | ning chai              | rt          |        |                               |                       |        |                                              |         |         |                     | The whole DAC Register D9-D0 is updated in this moment. |
|            | W     | rite single DAC register. R4-R0 | specity start DAC addr | ress        |        |                               |                       |        |                                              |         |         |                     |                                                         |
|            | Start | Device Addres                   | is                     | Write Ac    | kn St  | art DAC address pointer. R6-I | R5 have no meaning    | Ackn   | DAC(pointer) MSbyte. D15-D10 have no meaning | ng Ad   | skn     | DAC(pointer) LSbyte | Ackn                                                    |
| SCL        |       |                                 |                        |             |        |                               |                       |        |                                              |         |         |                     |                                                         |
| SDA_in     |       | A6 A5 A4 A3                     | A2 A1 A0               | <u>_w</u> / | Ackn W | <u>s R6 R5 R4</u>             | R3 R2 R1 R0           | Ackn   | D15 D14 D13 D12 D11 D10 D9                   |         | Ackn D7 | <u>D6 D5 D4 D3</u>  | D2 D1 D0 Ackn                                           |
| Device_Out |       | A6 A5 A4 A3                     | A2 A1 A0               | w           | Ackn R | 7 R6 R5 R4 F                  | R3 R2 R1 R0           | Ackn   | D15 D14 D13 D12 D11 D10 D9                   | D8      | Ackn D7 | D6 D5 D4 D3         | D2 D1 D0 Ackn                                           |
|            |       |                                 |                        |             |        |                               |                       |        |                                              |         |         |                     | The whole DAC Register D9-D0 is updated in this moment. |
|            |       |                                 |                        |             |        |                               | [                     | DAC    | (11) MSbyte. D15-D10 have no meaning         | Ackn    |         | DAC(11) LSbyte      | Ackn Stop                                               |
|            |       |                                 |                        |             |        |                               | l                     |        |                                              |         |         | nnn                 |                                                         |
|            |       |                                 |                        |             |        |                               | `                     | D15    |                                              | B Ackn  | D7 D6   | <u>D5 D4 D3 D2</u>  | D1 D0 Ackn                                              |
|            |       |                                 |                        |             |        |                               | ,                     | D15    | D14 D13 D12 D11 D10 D9 D4                    | 3 Ackn  | D7 D6   | D5 D4 D3 D2         | D1 D0 Ackn                                              |
|            |       |                                 |                        |             |        |                               |                       |        |                                              |         |         |                     | undated in this memorit                                 |

\*Writing data to a Register is operating in order: Register0A~11A, 0B~11B.

• Double Register switching function

Switching High/Low by SEL pin enables switch to REGISTER A or REGISTER B.

At that time, 2.0usec (max) takes from SEL pin switching to output (OUT) change start.

When SEL=Low, REGISTER A is connected to DAC.

When SEL=High, REGISTER B is connected to DAC.

#### ●REGISTER ADDRESS

Device address A6~A1 is specific to the IC. (A6~A0) = 111010(A0). A0 can be set externally. It is pulled down inside so that in open state, it is "0". If setting to "1", please connect to VDD.

|               | R  | EGIST | ER AD | DRES | S  | INITIAL |               | REGISTER ADDRESS |    | S  | INITIAL |    |       |
|---------------|----|-------|-------|------|----|---------|---------------|------------------|----|----|---------|----|-------|
| REGISTER NAME | R4 | R3    | R2    | R1   | R0 | VALUE   | REGISTER NAME | R4               | R3 | R2 | R1      | R0 | VALUE |
| Resister 0 A  | 0  | 0     | 0     | 0    | 0  | 000h    | Resister 0 B  | 1                | 0  | 0  | 0       | 0  | 000h  |
| Resister 1 A  | 0  | 0     | 0     | 0    | 1  | 000h    | Resister 1 B  | 1                | 0  | 0  | 0       | 1  | 000h  |
| Resister 2 A  | 0  | 0     | 0     | 1    | 0  | 000h    | Resister 2 B  | 1                | 0  | 0  | 1       | 0  | 000h  |
| Resister 3 A  | 0  | 0     | 0     | 1    | 1  | 000h    | Resister 3 B  | 1                | 0  | 0  | 1       | 1  | 000h  |
| Resister 4 A  | 0  | 0     | 1     | 0    | 0  | 000h    | Resister 4 B  | 1                | 0  | 1  | 0       | 0  | 000h  |
| Resister 5 A  | 0  | 0     | 1     | 0    | 1  | 000h    | Resister 5 B  | 1                | 0  | 1  | 0       | 1  | 000h  |
| Resister 6 A  | 0  | 0     | 1     | 1    | 0  | 000h    | Resister 6 B  | 1                | 0  | 1  | 1       | 0  | 000h  |
| Resister 7 A  | 0  | 0     | 1     | 1    | 1  | 000h    | Resister 7 B  | 1                | 0  | 1  | 1       | 1  | 000h  |
| Resister 8 A  | 0  | 1     | 0     | 0    | 0  | 000h    | Resister 8 B  | 1                | 1  | 0  | 0       | 0  | 000h  |
| Resister 9 A  | 0  | 1     | 0     | 0    | 1  | 000h    | Resister 9 B  | 1                | 1  | 0  | 0       | 1  | 000h  |
| Resister 10 A | 0  | 1     | 0     | 1    | 0  | 000h    | Resister 10 B | 1                | 1  | 0  | 1       | 0  | 000h  |
| Resister 11 A | 0  | 1     | 0     | 1    | 1  | 000h    | Resister 11 B | 1                | 1  | 0  | 1       | 1  | 000h  |

As register address, use lower 5 bit(R4~R0) at 2<sup>nd</sup> byte. R6~R5 should be set to 0 as usual.

#### Gamma output setting

Relation between gamma output voltage (OUT0~OUT11) and DAC setting value is shown in formula below (1). .

Output voltage (OUT0~OUT11) = {(DAC setting value+1)/1024}×REFIN×4 · · · (1)

Output voltage characteristics are the electrical characteristics shown in Page.2 regardless the setting voltage.

#### • Power supply sequence

Activate the logic power supply VDD before the power supply VCC to prevent IC malfunctions due to undefined logic in the logic circuit. Input serial data after canceling the Power on Reset. When turning off the IC's power supplies, turn off VCC first and then VDD.



#### Power supply sequence diagram

Power supply sequence specific value

| Deremeter               | Symbol |      | LIMIT |      | Unit | Condition |  |
|-------------------------|--------|------|-------|------|------|-----------|--|
| Falameter               | Symbol | Min. | Тур.  | Max. | Unit | Condition |  |
| Serial input timing     | tDS    | 100  | -     | -    | us   |           |  |
| VCC input timing        | tSV    | -    | 10    | -    | us   |           |  |
| Power supply OFF timing | tVD    | 0    | 10    | -    | us   |           |  |
| VCC(REFIN) rising time  | tVCC   | 3    | -     | -    | ms   |           |  |

#### ●I2C timing



SDA is latched at SCL rising.

#### Fig.21 I2C timing

Timing specification

| Parameter                          | Symbol  | STAN | DARD-I | MODE | FA   | Unit |      |     |
|------------------------------------|---------|------|--------|------|------|------|------|-----|
|                                    |         | Min. | Тур.   | Max. | Min. | Тур. | Max. |     |
| Auto Read SCL frequency            | fASCL   | —    |        | -    | 150  | 275  | 400  | kHz |
| SCL frequency                      | fSCL    | —    | _      | 100  | _    | _    | 400  | kHz |
| SCL"H" time                        | tHIGH   | 4.0  |        | _    | 0.6  | _    | Ι    | us  |
| SCL"L" time                        | tLOW    | 4.7  |        | —    | 1.2  | _    | Ι    | us  |
| Rising time                        | tR      | _    |        | 1.0  | _    | _    | 0.3  | us  |
| Falling time                       | tF      | _    | -      | 0.3  | _    | _    | 0.3  | us  |
| Start condition<br>Holding time    | tHD:STA | 4.0  |        | _    | 0.6  | _    | 1    | us  |
| Start condition<br>Setting up time | tSU:STA | 4.7  | I      | _    | 0.6  | _    | Ι    | us  |
| SDA holding time                   | tHD:DAT | 200  | —      | _    | 100  | _    | _    | ns  |
| SDA set-up time                    | tSU:DAT | 200  |        | _    | 100  | _    | Ι    | ns  |
| Acknowledge delay time             | tPD     | —    |        | 0.9  | _    | _    | 0.9  | us  |
| Acknowledge hold time              | tDH     | —    | 0.1    | —    | _    | 0.1  | Ι    | us  |
| Stop condition<br>Setting up time  | tSU:STO | 4.0  | -      | _    | 0.6  | _    | -    | us  |
| BUS discharge time                 | tBUF    | 4.7  | —      | —    | 1.2  | _    | _    | us  |
| Noise spike width                  | tl      | _    | 0.1    | _    | _    | 0.1  | _    | us  |

#### ●I/O equivalent circuit



#### Operation Notes

1) Absolute maximum ratings

Use of the IC in excess of absolute maximum ratings such as the applied voltage or operating temperature range may result in IC damage. Assumptions should not be made regarding the state of the IC (short mode or open mode) when such damage is suffered. A physical safety measure such as a fuse should be implemented when use of the IC in a special mode where the absolute maximum ratings may be exceeded is anticipated.

2) GND potential

Ensure a minimum GND pin potential in all operating conditions.

3) Thermal design

Use a thermal design that allows for a sufficient margin in light of the power dissipation (Pd) in actual operating conditions.

4) Pin short and mistake fitting

Use caution when orienting and positioning the IC for mounting on printed circuit boards. Improper mounting may result in damage to the IC. Shorts between output pins or between output pins and the power supply and GND pins caused by the presence of a foreign object may result in damage to the IC.

5) Actions in strong magnetic field

Use caution when using the IC in the presence of a strong magnetic field as doing so may cause the IC to malfunction.

6) Testing on application boards

When testing the IC on an application board, connecting a capacitor to a pin with low impedance subjects the IC to stress. Always discharge capacitors after each process or step. Ground the IC during assembly steps as an antistatic measure, and use similar caution when transporting or storing the IC. Always turn the IC's power supply off before connecting it to or removing it from a jig or fixture during the inspection process.

7) Ground wiring patterns

When using both small signal and large current GND patterns, it is recommended to isolate the two ground patterns, placing a single ground point at the application's reference point so that the pattern wiring resistance and voltage variations caused by large currents do not cause variations in the small signal ground voltage. Be careful not to change the GND wiring patterns of any external components.

8) Regarding input pin of the IC

This monolithic IC contains P+ isolation and P substrate layers between adjacent elements in order to keep them isolated. P/N junctions are formed at the intersection of these P layers with the N layers of other elements to create a variety of parasitic elements.

For example, when the resistors and transistors are connected to the pins as shown below, a parasitic diode or a transistor operates by inverting the pin voltage and GND voltage.

The formation of parasitic elements as a result of the relationships of the potentials of different pins is an inevitable result of the IC's architecture. The operation of parasitic elements can cause interference with circuit operation as well as IC malfunction and damage. For these reasons, it is necessary to use caution so that the IC is not used in a way that will trigger the operation of parasitic elements, such as the application of voltages lower than the GND (P substrate) voltage to input and output pins.

Example of

a Simple Monolithic IC



#### 9) Steep change in VDD, VCC voltage, load

If the quite steep input voltage change happens, high current may rush in because of MOS at output transistor. In that case, please check and demonstrate on application boards to make variable slew rate keep the maximum rating tr $\geq$ 1ms. Testing fully on application boards including transient change is recommended to decide the external component value.

10) TSD (Thermal shutdown) circuit

This IC incorporates a built-in TSD circuit for the protection from thermal destruction. The IC should be used within the specified power dissipation range. However, in the event that the IC continues to be operated in excess of its power dissipation limits, the attendant rise in the chip's junction temperature Tj will trigger the TSD circuit to turn off all output power elements. The circuit automatically resets once the junction temperature Tj drops.

Operation of the TSD circuit presumes that the IC's absolute maximum ratings have been exceeded. Application designs should never make use of the TSD circuit.

#### 11) Testing on application boards

When testing the IC on an application board, connecting a capacitor to a pin with low impedance subjects the IC to stress. Always discharge capacitors after each process or step. Ground the IC during assembly steps as an antistatic measure, and use similar caution when transporting or storing the IC. Always turn the IC's power supply off before connecting it to or removing it from a jig or fixture during the inspection process.

#### 12) Rush current

Because there are times when rush current flows instantaneously due to the lag in an order of power source putting on with IC where it has plural power sources, please pay attention to power source coupling capacity and power source and width of GND pattern wiring, winding.

#### Ordering Information



#### VQFN032V5050



# Notice

#### Precaution on using ROHM Products

1. Our Products are designed and manufactured for application in ordinary electronic equipments (such as AV equipment, OA equipment, telecommunication equipment, home electronic appliances, amusement equipment, etc.). If you intend to use our Products in devices requiring extremely high reliability (such as medical equipment <sup>(Note 1)</sup>, transport equipment, traffic equipment, aircraft/spacecraft, nuclear power controllers, fuel controllers, car equipment including car accessories, safety devices, etc.) and whose malfunction or failure may cause loss of human life, bodily injury or serious damage to property ("Specific Applications"), please consult with the ROHM sales representative in advance. Unless otherwise agreed in writing by ROHM in advance, ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of any ROHM's Products for Specific Applications.

| JAPAN  | USA    | EU         | CHINA  |
|--------|--------|------------|--------|
| CLASSⅢ | CLASSI | CLASS II b | CLASSI |
| CLASSⅣ |        | CLASSⅢ     |        |

- 2. ROHM designs and manufactures its Products subject to strict quality control system. However, semiconductor products can fail or malfunction at a certain rate. Please be sure to implement, at your own responsibilities, adequate safety measures including but not limited to fail-safe design against the physical injury, damage to any property, which a failure or malfunction of our Products may cause. The following are examples of safety measures:
  - [a] Installation of protection circuits or other protective devices to improve system safety
  - [b] Installation of redundant circuits to reduce the impact of single or multiple circuit failure
- 3. Our Products are designed and manufactured for use under standard conditions and not under any special or extraordinary environments or conditions, as exemplified below. Accordingly, ROHM shall not be in any way responsible or liable for any damages, expenses or losses arising from the use of any ROHM's Products under any special or extraordinary environments or conditions. If you intend to use our Products under any special or extraordinary environments or conditions (as exemplified below), your independent verification and confirmation of product performance, reliability, etc, prior to use, must be necessary:
  - [a] Use of our Products in any types of liquid, including water, oils, chemicals, and organic solvents
  - [b] Use of our Products outdoors or in places where the Products are exposed to direct sunlight or dust
  - [c] Use of our Products in places where the Products are exposed to sea wind or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub>
  - [d] Use of our Products in places where the Products are exposed to static electricity or electromagnetic waves
  - [e] Use of our Products in proximity to heat-producing components, plastic cords, or other flammable items
  - [f] Sealing or coating our Products with resin or other coating materials
  - [g] Use of our Products without cleaning residue of flux (even if you use no-clean type fluxes, cleaning residue of flux is recommended); or Washing our Products by using water or water-soluble cleaning agents for cleaning residue after soldering
  - [h] Use of the Products in places subject to dew condensation
- 4. The Products are not subject to radiation-proof design.
- 5. Please verify and confirm characteristics of the final or mounted products in using the Products.
- 6. In particular, if a transient load (a large amount of load applied in a short period of time, such as pulse. is applied, confirmation of performance characteristics after on-board mounting is strongly recommended. Avoid applying power exceeding normal rated power; exceeding the power rating under steady-state loading condition may negatively affect product performance and reliability.
- 7. De-rate Power Dissipation depending on ambient temperature. When used in sealed area, confirm that it is the use in the range that does not exceed the maximum junction temperature.
- 8. Confirm that operation temperature is within the specified range described in the product specification.
- 9. ROHM shall not be in any way responsible or liable for failure induced under deviant condition from what is defined in this document.

#### Precaution for Mounting / Circuit board design

- 1. When a highly active halogenous (chlorine, bromine, etc.) flux is used, the residue of flux may negatively affect product performance and reliability.
- 2. In principle, the reflow soldering method must be used on a surface-mount products, the flow soldering method must be used on a through hole mount products. If the flow soldering method is preferred on a surface-mount products, please consult with the ROHM representative in advance.

For details, please refer to ROHM Mounting specification

#### **Precautions Regarding Application Examples and External Circuits**

- 1. If change is made to the constant of an external circuit, please allow a sufficient margin considering variations of the characteristics of the Products and external components, including transient characteristics, as well as static characteristics.
- 2. You agree that application notes, reference designs, and associated data and information contained in this document are presented only as guidance for Products use. Therefore, in case you use such information, you are solely responsible for it and you must exercise your own independent verification and judgment in the use of such information contained in this document. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of such information.

#### **Precaution for Electrostatic**

This Product is electrostatic sensitive product, which may be damaged due to electrostatic discharge. Please take proper caution in your manufacturing process and storage so that voltage exceeding the Products maximum rating will not be applied to Products. Please take special care under dry condition (e.g. Grounding of human body / equipment / solder iron, isolation from charged objects, setting of lonizer, friction prevention and temperature / humidity control).

#### Precaution for Storage / Transportation

- 1. Product performance and soldered connections may deteriorate if the Products are stored in the places where:
  - [a] the Products are exposed to sea winds or corrosive gases, including Cl2, H2S, NH3, SO2, and NO2
  - [b] the temperature or humidity exceeds those recommended by ROHM
  - [c] the Products are exposed to direct sunshine or condensation
  - [d] the Products are exposed to high Electrostatic
- 2. Even under ROHM recommended storage condition, solderability of products out of recommended storage time period may be degraded. It is strongly recommended to confirm solderability before using Products of which storage time is exceeding the recommended storage time period.
- 3. Store / transport cartons in the correct direction, which is indicated on a carton with a symbol. Otherwise bent leads may occur due to excessive stress applied when dropping of a carton.
- 4. Use Products within the specified time after opening a humidity barrier bag. Baking is required before using Products of which storage time is exceeding the recommended storage time period.

#### **Precaution for Product Label**

A two-dimensional barcode printed on ROHM Products label is for ROHM's internal use only.

#### Precaution for Disposition

When disposing Products please dispose them properly using an authorized industry waste company.

#### Precaution for Foreign Exchange and Foreign Trade act

Since concerned goods might be fallen under listed items of export control prescribed by Foreign exchange and Foreign trade act, please consult with ROHM in case of export.

#### **Precaution Regarding Intellectual Property Rights**

- 1. All information and data including but not limited to application example contained in this document is for reference only. ROHM does not warrant that foregoing information or data will not infringe any intellectual property rights or any other rights of any third party regarding such information or data.
- 2. ROHM shall not have any obligations where the claims, actions or demands arising from the combination of the Products with other articles such as components, circuits, systems or external equipment (including software).
- 3. No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of ROHM or any third parties with respect to the Products or the information contained in this document. Provided, however, that ROHM will not assert its intellectual property rights or other rights against you or your customers to the extent necessary to manufacture or sell products containing the Products, subject to the terms and conditions herein.

#### **Other Precaution**

- 1. This document may not be reprinted or reproduced, in whole or in part, without prior written consent of ROHM.
- 2. The Products may not be disassembled, converted, modified, reproduced or otherwise changed without prior written consent of ROHM.
- 3. In no event shall you use in any way whatsoever the Products and the related technical information contained in the Products or this document for any military purposes, including but not limited to, the development of mass-destruction weapons.
- 4. The proper names of companies or products described in this document are trademarks or registered trademarks of ROHM, its affiliated companies or third parties.

#### **General Precaution**

- 1. Before you use our Products, you are requested to care fully read this document and fully understand its contents. ROHM shall not be in an y way responsible or liable for failure, malfunction or accident arising from the use of a ny ROHM's Products against warning, caution or note contained in this document.
- 2. All information contained in this docume nt is current as of the issuing date and subj ect to change without any prior notice. Before purchasing or using ROHM's Products, please confirm the latest information with a ROHM sale s representative.
- 3. The information contained in this document is provided on an "as is" basis and ROHM does not warrant that all information contained in this document is accurate an d/or error-free. ROHM shall not be in an y way responsible or liable for any damages, expenses or losses incurred by you or third parties resulting from inaccuracy or errors of or concerning such information.

## **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Power Management Specialised - PMIC category:

Click to view products by ROHM manufacturer:

Other Similar products are found below :

LV5686PVC-XH FAN7710VN NCP391FCALT2G SLG7NT4081VTR SLG7NT4192VTR AP4313UKTR-G1 AS3729B-BWLM MB39C831QN-G-EFE2 MAX4940MB LV56841PVD-XH MAX77686EWE+T AP4306BUKTR-G1 MIC5164YMM PT8A3252WE NCP392CSFCCT1G TEA1998TS/1H PT8A3284WE PI3VST01ZEEX PI5USB1458AZAEX PI5USB1468AZAEX MCP16502TAC-E/S8B MCP16502TAE-E/S8B MCP16502TAA-E/S8B MCP16502TAB-E/S8B TCKE712BNL,RF ISL91211AIKZT7AR5874 ISL91211BIKZT7AR5878 MAX17506EVKITBE# MCP16501TC-E/RMB ISL91212AIIZ-TR5770 ISL91212BIIZ-TR5775 CPX200D AX-3005D-3 TP-1303 TP-1305 TP-1603 TP-2305 TP-30102 TP-4503N MIC5167YML-TR LPTM21-1AFTG237C MPS-3003L-3 MPS-3005D SPD-3606 STLUX383A TP-60052 ADN8834ACBZ-R7 LM26480SQ-AA/NOPB LM81BIMTX-3/NOPB LM81CIMT-3/NOPB