

# 4.0 V to 17 V Input, 3 A Integrated MOSFET Single Synchronous Buck DC/DC Converter

## BD9D300MUV

## **General Description**

BD9D300MUV is a synchronous buck switching regulator with built-in low on-resistance power MOSFETs. This integrated circuit (IC) is capable of providing current up to 3 A. It operates high oscillating frequency with low inductance. It has original on-time control system which can operate low power consumption in light load condition. This IC is ideal for reducing standby power consumption of equipment.

#### **Features**

- Single Synchronous Buck DC/DC Converter
- On-time Control
- Light Load Mode Control
- Over Current Protection (OCP)
- Short Circuit Protection (SCP)
- Thermal Shutdown Protection (TSD)
- Under Voltage Lockout Protection (UVLO)
- Adjustable Soft Start
- Power Good Output
- Over Voltage Protection (OVP)
- VQFN016V3030 Package Backside Heat Dissipation

## **Applications**

- Step-down Power Supply for SoC, FPGA, Microprocessor
- Laptop PC / Tablet PC / Server
- LCD TV
- Storage Device (HDD / SSD)
- 2-series Cell Li-Ion Batteries Equipment
- Printer, OA Equipment
- Distributed Power Supply, Secondary Power Supply

#### **Key Specifications**

Input Voltage Range: 4 V to 17 V Output Voltage Range: 0.9 V to 5.25 V Output Current: 3 A (Max) Switching Frequency: 1.25 MHz (Typ) High-Side FET ON Resistance: 110 mΩ (Typ) Low-Side FET ON Resistance: 50 mΩ (Typ) Shutdown Current: 3 μA (Typ) **Operating Quiescent Current:** 20 µA (Typ)

#### **Package**

W (Typ) x D (Typ) x H (Max) 3.00 mm x 3.00 mm x 1.00 mm

VQFN016V3030



VQFN016V3030

## **Typical Application Circuit**



OProduct structure: Silicon integrated circuit OThis product has no designed protection against radioactive rays.

## **Pin Configuration**



**Pin Descriptions** 

| Description | S        |                                                                                                                                                                                                                                                                                                                                                                          |
|-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin No.     | Pin Name | Function                                                                                                                                                                                                                                                                                                                                                                 |
| 1, 2, 3     | SW       | Switch pin. These pins are connected to the drain of the High-Side and Low-Side FET. In addition, connect an inductor considering the direct current superimposition characteristic.                                                                                                                                                                                     |
| 4           | PGD      | Power Good pin. This pin is an open drain output that requires a pull-up resistor (to the VOUTS pin). See <a href="mailto:page-15">page-15</a> for setting the resistance. If not used, this pin can be left floating or connected to Ground.                                                                                                                            |
| 5           | FB       | Output voltage feedback pin. See page 32 for how to calculate the resistances of the output voltage setting.                                                                                                                                                                                                                                                             |
| 6           | AGND     | Ground pin for the control circuit.                                                                                                                                                                                                                                                                                                                                      |
| 7           | RESERVE  | Reserve pin. Connect to Ground.                                                                                                                                                                                                                                                                                                                                          |
| 8           | MODE     | Pin for setting switching control mode. Connecting this pin to the VOUTS pin forces the device to operate in the Pulse Width Modulation (PWM) mode control. Connecting to Ground, the mode is automatically switched between the Light Load mode control and PWM mode control. Fix this pin to the VOUTS pin or Ground. Do not change the mode control during operation. |
| 9           | SS       | Pin for setting the soft start time of output voltage. The soft start time is 1 ms (Typ) when the SS pin is open. A ceramic capacitor connected to the SS pin makes the soft start time 1 ms or more. See <a href="page 32">page 32</a> for how to calculate the capacitance.                                                                                            |
| 10          | AVIN     | Pin for supplying power to the control circuit. Connecting 0.1 $\mu$ F (Typ) ceramic capacitor is recommended. This pin is connected to PVIN.                                                                                                                                                                                                                            |
| 11, 12      | PVIN     | Power supply pins for the output MOSFETs. Connecting 10 $\mu\text{F}$ (Typ) ceramic capacitor is recommended.                                                                                                                                                                                                                                                            |
| 13          | EN       | Enable pin. The device starts up when $V_{\text{EN}}$ is set to 0.9 V (Min) or more. The device enters the shutdown mode with setting $V_{\text{EN}}$ to 0.3 V (Max) or less. This pin must be properly terminated.                                                                                                                                                      |
| 14          | VOUTS    | Pin for discharging output and detecting output voltage. Connect to output voltage node.                                                                                                                                                                                                                                                                                 |
| 15, 16      | PGND     | Ground pins for the output stage of the switching regulator.                                                                                                                                                                                                                                                                                                             |
| -           | EXP-PAD  | A backside heat dissipation pad. Connecting to the internal PCB Ground plane by using via provides excellent heat dissipation characteristics.                                                                                                                                                                                                                           |

## **Block Diagram**



## **Description of Blocks**

#### 1. REG

This block generates the internal power supply.

#### EN

This is the enable block. When EN voltage ( $V_{EN}$ ) is set to 0.9 V (Min) or more, the internal circuit is activated and the device starts operation. Shutdown is forced if  $V_{EN}$  is set to 0.3 V (Max) or less.

#### 3 UVLO

This block is for under voltage lockout protection. The device shuts down when input voltage falls to 3.6 V (Typ) or less. The threshold voltage has a hysteresis of 200 mV (Typ).

#### VREF

This block generates the internal reference voltage.

#### TSD

This block is for thermal protection. The device is shut down when the junction temperature (Tj) reaches to 175 °C (Typ) or more. The device is automatically restored to normal operation with a hysteresis of 25 °C (Typ) when the Tj goes down.

#### 6. Soft Start

This block slows down the rise of output voltage during start-up and controls the current, which allows the prevention of output voltage (V<sub>OUT</sub>) overshoot and inrush current. The internal soft start time is 1 ms (Typ) when the SS pin is open. A capacitor connected to the SS pin makes the rising time 1 ms or more.

#### 7. PGOOD

This block is for power good function. When the FB voltage ( $V_{FB}$ ) is more than or equal to 95 % (Typ) of 0.8 V, the built-in open drain Nch MOSFET connected to the PGD pin is off, and the PGD pin becomes High impedance. When  $V_{FB}$  is less than or equal to 90 % (Typ) of 0.8 V, it turns on the built-in open drain Nch MOSFET and the PGD pin is pulled down with 100  $\Omega$  (Typ).

#### Control Logic + DRV

This block controls switching operation and various protection functions.

#### OVP

This block is for output over voltage protection. When  $V_{FB}$  is more than or equal to 120 % (Typ) of 0.8 V, the output MOSFETs are off. After  $V_{FB}$  is less than or equal to 115 % (Typ) of 0.8 V, the output MOSFETs are returned to normal operation condition. In addition, when VOUTS voltage ( $V_{VOUTS}$ ) reaches 5.95 V (Typ) or more, the output MOSFETs are off. After  $V_{VOUTS}$  falls 5.65 V (Typ) or less, the output MOSFETs are returned to normal operation condition. If the condition of the over voltage protection is continued for 20  $\mu$ s (Typ), the output MOSFETs are latched to off.

#### 10. HOCP

This block is for over current protection of the High-Side FET. When the current that flows through the High-Side FET reaches the value of over current limit, it turns off the High-Side FET and turns on the Low-Side FET.

#### 11. LOCP

This block is for over current protection of the Low-Side FET. While the current that flows through the Low-Side FET over the value of over current limit, the condition that being turned on the Low-Side FET is continued.

#### 12. SCP

This block is for short circuit protection. After soft start is completed and in condition where  $V_{FB}$  is less than or equal to 90 % (Typ) of 0.8 V, this block counts the number of times of which current flowing in the High-Side FET or the Low-Side FET reaches over current limit. When 256 times is counted, the device is shut down for 15 ms (Typ) and re-operates. Counting is reset when  $V_{FB}$  is more than or equal to 95 % (Typ) of 0.8V, or IC re-operates by EN, UVLO and SCP function.

## 13. Error Amplifier

The Error Amplifier adjusts Main Comparator input voltage to make the internal reference voltage equal to VFB.

#### 14. Main Comparator

The Main Comparator compares the Error Amplifier output voltage and  $V_{FB}$ . When  $V_{FB}$  becomes lower than the Error Amplifier output voltage, the output turns High and reports to the On Time block that the output voltage has dropped below the control voltage.

## 15. On Time

This block generates On Time. The designed On Time is generated after the Main Comparator output turns High. The On Time is adjusted to control the frequency to be fixed even with I/O voltage is changed.

#### 16. ZXCMP

The ZXCMP is a comparator that monitors the inductor current. When inductor current falls below 0 A (Typ) while the Low-Side FET is on, it turns the FET off.

Absolute Maximum Ratings (Ta = 25°C)

| Parameter                    | Symbol                                | Rating                          | Unit |
|------------------------------|---------------------------------------|---------------------------------|------|
| Input Voltage                | V <sub>PVIN</sub> , V <sub>AVIN</sub> | -0.3 to +20                     | V    |
| EN Voltage                   | V <sub>EN</sub>                       | -0.3 to V <sub>PVIN</sub> + 0.3 | V    |
| MODE Voltage                 | V <sub>MODE</sub>                     | -0.3 to +7                      | V    |
| RESERVE Voltage              | V <sub>RESERVE</sub>                  | -0.3 to +7                      | V    |
| SS Voltage                   | Vss                                   | -0.3 to +20                     | V    |
| PGD Voltage                  | $V_{PGD}$                             | -0.3 to +7                      | V    |
| FB Voltage                   | $V_{FB}$                              | -0.3 to +7                      | V    |
| VOUTS Voltage                | V <sub>VOUTS</sub>                    | -0.3 to +7                      | V    |
| SW Voltage                   | $V_{SW}$                              | -0.3 to V <sub>PVIN</sub> + 0.3 | V    |
| Output Current               | I <sub>OUT</sub>                      | 3.5                             | Α    |
| Maximum Junction Temperature | Tjmax                                 | 150                             | °C   |
| Storage Temperature Range    | Tstg                                  | -55 to +150                     | °C   |

Caution 1: Operating the IC over the absolute maximum ratings may damage the IC. The damage can either be a short circuit between pins or an open circuit between pins and the internal circuitry. Therefore, it is important to consider circuit protection measures, such as adding a fuse, in case the IC is operated over the absolute maximum ratings.

Caution 2: Should by any chance the maximum junction temperature rating be exceeded the rise in temperature of the chip may result in deterioration of the properties of the chip. In case of exceeding this absolute maximum rating, design a PCB with thermal resistance taken into consideration by increasing board size and copper area so as not to exceed the maximum junction temperature rating.

#### Thermal Resistance (Note 1)

| Parameter                                           |               | Thermal Res | l lmit        |      |
|-----------------------------------------------------|---------------|-------------|---------------|------|
|                                                     |               | 1s (Note 3) | 2s2p (Note 4) | Unit |
| VQFN016V3030                                        |               |             |               |      |
| Junction to Ambient                                 | $\theta_{JA}$ | 189.0       | 57.5          | °C/W |
| Junction to Top Characterization Parameter (Note 2) | $\Psi_{JT}$   | 23          | 10            | °C/W |

(Note 1) Based on JESD51-2A (Still-Air).

(Note 2) The thermal characterization parameter to report the difference between junction temperature and the temperature at the top center of the outside surface of the component package. (Note 3) Using a PCB board based on JESD51-3. (Note 4) Using a PCB board based on JESD51-5, 7

| Layer Number of<br>Measurement Board | Material | Board Size                    |
|--------------------------------------|----------|-------------------------------|
| Single                               | FR-4     | 114.3 mm x 76.2 mm x 1.57 mmt |
| Top                                  |          |                               |

| Тор                   |           |
|-----------------------|-----------|
| Copper Pattern        | Thickness |
| Footprints and Traces | 70 µm     |

| Layer Number of Material Board Size |           | Thermal V          | ia (Note 5) |                  |           |
|-------------------------------------|-----------|--------------------|-------------|------------------|-----------|
| Measurement Board                   | Material  | Board Size         |             | Pitch            | Diameter  |
| 4 Layers                            | FR-4      | 114.3 mm x 76.2 mm | x 1.6 mmt   | 1.20 mm          | Ф0.30 mm  |
| Тор                                 |           | 2 Internal Layers  |             | Bottom           |           |
| Copper Pattern                      | Thickness | Copper Pattern     | Thickness   | Copper Pattern   | Thickness |
| Footprints and Traces               | 70 µm     | 74.2 mm x 74.2 mm  | 35 µm       | 74.2 mm x 74.2 m | nm 70 µm  |

(Note 5) This thermal via connects with the copper pattern of all layers.

**Recommended Operating Conditions** 

| Parameter              | Symbol                                | Min          | Тур | Max          | Unit |
|------------------------|---------------------------------------|--------------|-----|--------------|------|
| Input Voltage          | V <sub>PVIN</sub> , V <sub>AVIN</sub> | 4.0          | -   | 17           | V    |
| Operating Temperature  | Та                                    | -40          | -   | +85 (Note 1) | °C   |
| Output Current         | l <sub>OUT</sub>                      | 0            | -   | 3            | Α    |
| Output Voltage Setting | V <sub>RANGE</sub>                    | 0.9 (Note 2) | -   | 5.25         | V    |

<sup>(</sup>Note 1) Tj must be lower than 150°C under actual operating environment. Life time is derated at junction temperature greater than 125 °C. (Note 2) Use under the condition of the output voltage (Vour) ≥ input voltage (Vin) × 0.125.

Electrical Characteristics (Unless otherwise specified Ta = 25 °C, V<sub>PVIN</sub> = V<sub>AVIN</sub> = 12 V, V<sub>EN</sub> = 5 V, V<sub>MODE</sub> = GND)

| Parameter                                               | Symbol               | Min   | Тур   | Max                | Unit | Conditions                                                     |  |
|---------------------------------------------------------|----------------------|-------|-------|--------------------|------|----------------------------------------------------------------|--|
| Power Supply (AVIN)                                     |                      |       |       |                    |      |                                                                |  |
| Shutdown Current                                        | I <sub>SDN</sub>     | -     | 3     | 10                 | μΑ   | V <sub>EN</sub> = 0 V                                          |  |
| Operating Quiescent Current                             | I <sub>CC</sub>      | -     | 20    | 40                 | μΑ   | I <sub>OUT</sub> = 0 mA<br>No switching                        |  |
| UVLO Detection Threshold Voltage                        | $V_{\text{UVLO}}$    | 3.4   | 3.6   | 3.8                | V    | V <sub>IN</sub> falling                                        |  |
| UVLO Hysteresis Voltage                                 | V <sub>UVLOHYS</sub> | -     | 200   | -                  | mV   |                                                                |  |
| Enable                                                  |                      |       |       |                    |      |                                                                |  |
| EN Input High Level Voltage                             | V <sub>ENH</sub>     | 0.9   | -     | V <sub>AVIN</sub>  | V    |                                                                |  |
| EN Input Low Level Voltage                              | V <sub>ENL</sub>     | GND   | -     | 0.3                | V    |                                                                |  |
| EN Input Current                                        | I <sub>EN</sub>      | -     | -     | 10                 | μΑ   |                                                                |  |
| Reference Voltage, Error Amplifier, Sc                  | oft Start            |       |       |                    |      |                                                                |  |
| FB threshold Voltage                                    | $V_{FBTH}$           | 0.792 | 0.800 | 0.808              | V    |                                                                |  |
| FB Input Current                                        | I <sub>FB</sub>      | -     | 1     | 100                | nA   | V <sub>FB</sub> = 0.8 V                                        |  |
| Soft Start Charge Current                               | I <sub>SS</sub>      | 2.3   | 2.5   | 2.7                | μA   |                                                                |  |
| Internal Soft Start Time                                | t <sub>SS</sub>      | 0.4   | 1     | 1.8                | ms   |                                                                |  |
| Control                                                 |                      |       |       | II.                |      |                                                                |  |
| MODE Input High Level Voltage                           | $V_{MODEH}$          | 0.9   | -     | V <sub>VOUTS</sub> | V    |                                                                |  |
| MODE Input Low Level Voltage                            | V <sub>MODEL</sub>   | GND   | -     | 0.3                | V    |                                                                |  |
| On Time                                                 | t <sub>ONT</sub>     | -     | 333   | -                  | ns   | V <sub>OUT</sub> = 5.0 V                                       |  |
| Power Good                                              |                      |       |       |                    |      | 1                                                              |  |
| Power Good Rising<br>Threshold Voltage                  | $V_{PGDR}$           | 92    | 95    | 98                 | %    | $V_{FB}$ rising,<br>$V_{PGDR} = V_{FB} / V_{FBTH} \times 100$  |  |
| Power Good Falling<br>Threshold Voltage                 | $V_{PGDF}$           | 87    | 90    | 93                 | %    | $V_{FB}$ falling,<br>$V_{PGDF} = V_{FB} / V_{FBTH} \times 100$ |  |
| PGD Output Leakage Current                              | I <sub>LKPGD</sub>   | -     | 0     | 800                | nA   | $V_{PGD} = 5 V$                                                |  |
| PGD MOSFET ON Resistance                                | $R_{PGD}$            | -     | 100   | 200                | Ω    |                                                                |  |
| PGD Low Level Voltage                                   | $V_{PGDL}$           | -     | 0.2   | 0.4                | V    | $I_{PGD} = 2 \text{ mA}$                                       |  |
| SW (MOSFET)                                             |                      |       |       |                    |      |                                                                |  |
| High-Side FET ON Resistance                             | Ronh                 | -     | 110   | 220                | mΩ   |                                                                |  |
| Low-Side FET ON Resistance                              | R <sub>ONL</sub>     | -     | 50    | 100                | mΩ   |                                                                |  |
| High-Side Output Leakage Current                        | I <sub>LKH</sub>     | -     | 0     | 10                 | μΑ   | No switching                                                   |  |
| Low-Side Output Leakage Current                         | I <sub>LKL</sub>     | -     | 0     | 10                 | μΑ   | No switching                                                   |  |
| Protection                                              |                      |       |       |                    |      |                                                                |  |
| Output OVP Detection Voltage                            | V <sub>OVPH</sub>    | 115   | 120   | 125                | %    | $V_{FB}$ rising,<br>$V_{OVPH} = V_{FB} / V_{FBTH} \times 100$  |  |
| Output OVP Release Voltage                              | V <sub>OPVL</sub>    | 110   | 115   | 120                | %    | $V_{FB}$ falling,<br>$V_{OVPL} = V_{FB} / V_{FBTH} \times 100$ |  |
| Low-Side FET Over Current<br>Detection Current (Note 3) | I <sub>LOCP</sub>    | 3.1   | 3.8   | -                  | Α    |                                                                |  |

(Note 3) No tested on outgoing inspection.

## **Typical Performance Curves**





Figure 1. Operating Quiescent Current vs Temperature

Figure 2. Shutdown Supply Current vs Temperature



Figure 3. Efficiency vs Output Current ( $V_{OUT}$  = 5 V, L = 2.2  $\mu$ H, MODE = High)



Figure 4. Efficiency vs Output Current  $(V_{OUT} = 5 \text{ V}, L = 2.2 \mu\text{H}, MODE = \text{High})$ 



Figure 5. Efficiency vs Output Current ( $V_{OUT} = 3.3 \text{ V}, L = 2.2 \mu\text{H}, MODE = Low$ )



Figure 6. Efficiency vs Output Current ( $V_{OUT} = 3.3 \text{ V}, L = 2.2 \mu\text{H}, MODE = \text{High}$ )



Figure 7. FB Threshold Voltage vs Temperature



Figure 8. UVLO Threshold Voltage vs Temperature



Figure 9. EN Threshold Voltage vs Temperature



Figure 10. EN Input Current vs Temperature



Figure 11. MODE Threshold Voltage vs Temperature



Figure 12. MODE Input Current vs Temperature





Figure 13. High-Side FET ON Resistance vs Temperature

Figure 14. Low-Side FET ON Resistance vs Temperature







Figure 16. PGD MOSFET ON Resistance vs Temperature





Figure 17. Internal Soft Start Time vs Temperature

Figure 18. Soft Start Charge Current vs Temperature



Figure 19. Switching Frequency vs Output Current  $(V_{IN} = 12 \text{ V}, V_{OUT} = 5 \text{ V})$ 



Figure 20. Switching Frequency vs Input Voltage (V<sub>OUT</sub> = 5.0 V, I<sub>OUT</sub> = 1 A, MODE = High)





Figure 21. EN Start-up Waveform ( $V_{IN}$  = 12 V,  $V_{OUT}$  = 5 V,  $R_{LOAD}$  = 5  $\Omega$ , MODE = Low)

Figure 22. EN Shutdown Waveform (V<sub>IN</sub> = 12 V, V<sub>OUT</sub> = 5 V, R<sub>LOAD</sub> = 5  $\Omega$ , MODE = Low)





Figure 23. VIN Start-up Waveform ( $V_{OUT} = 5 \text{ V}, R_{LOAD} = 5 \Omega, \text{MODE} = \text{Low}, V_{PVIN} = V_{AVIN} = V_{EN}$ )

Figure 24. VIN Shutdown Waveform ( $V_{OUT} = 5$  V,  $R_{LOAD} = 5$   $\Omega$ , MODE = Low,  $V_{PVIN} = V_{AVIN} = V_{EN}$ )





Figure 25. Switching Waveform (V<sub>IN</sub> = 12 V, V<sub>OUT</sub> = 5 V, I<sub>OUT</sub> = 0.1 A, L = 2.2  $\mu$ H, C<sub>OUT</sub> = 47  $\mu$ F, MODE = Low)

Figure 26. Switching Waveform (V<sub>IN</sub> = 12 V, V<sub>OUT</sub> = 5 V, I<sub>OUT</sub> = 3.0 A, L = 2.2  $\mu$ H, C<sub>OUT</sub> = 47  $\mu$ F, MODE = Low)



Figure 27. Line Regulation ( $V_{OUT} = 5 \text{ V}, L = 2.2 \mu\text{H}, I_{OUT} = 3.0 \text{ A}$ )



Figure 28. Load Regulation ( $V_{IN} = 12 \text{ V}, V_{OUT} = 5 \text{ V}, L = 2.2 \mu\text{H}$ )

## **Function Explanations**

## 1. Basic Operation

## (1) DC/DC Converter Operation

BD9D300MUV is a synchronous rectifying step-down switching regulator that has original on-time control method. When the MODE pin is connected to Ground, it utilizes switching operation in Pulse Width Modulation (PWM) mode control for heavier load, and it operates in Light Load mode control at lighter load to improve efficiency. When the MODE pin is connected to the VOUTS pin, the device operates in PWM mode control regardless of the load.



Figure 29. Efficiency Image between Light Load Mode Control and PWM Mode Control

#### (2) Enable Control

The start-up and shutdown can be controlled by the EN voltage ( $V_{EN}$ ). When  $V_{EN}$  becomes 0.9 V (Min) or more, the internal circuit is activated and the device starts up. When  $V_{EN}$  becomes 0.3 V (Max) or less, the device is shut down. The start-up with  $V_{EN}$  must be at the same time of the input voltage ( $V_{IN}$ = $V_{EN}$ ) or after supplying  $V_{IN}$ .



Figure 30. Start-up and Shutdown with Enable Control Timing Chart

#### 1. Basic Operation - continued

#### (3) Soft Start

When V<sub>EN</sub> goes high, soft start function operates and output voltage gradually rises. This soft start function can prevent overshoot of the output voltage and excessive inrush current. The soft start time (tss) is 1 ms (Typ) when the SS pin is left floating. A capacitor connected to the SS pin makes tss more than 1 ms. See page 32 for how to set the soft start time. When Short Circuit Protection (SCP) is released, tss is 1 ms (Typ) regardless of a capacitor connected to the SS pin.



Figure 31. Soft Start Timing Chart

## (4) Power Good

When the FB voltage (VFB) is more than or equal to 95 % (Typ) of 0.8 V, the built-in open drain Nch MOSFET connected to the PGD pin is off, and the PGD pin becomes Hi-Z (High impedance). When VFB is less than or equal to 90 % (Typ) of 0.8V, it turns on the built-in open drain Nch MOSFET turns on and the PGD pin is pulled down with 100  $\Omega$  (Typ). It is recommended to connect a pull-up resistor of 10 k $\Omega$  to 100 k $\Omega$  to the VOUTS pin.

| Table 1. PGD Output           |                                                                                                 |                 |  |  |  |  |
|-------------------------------|-------------------------------------------------------------------------------------------------|-----------------|--|--|--|--|
| State                         | Condition                                                                                       | PGD Output      |  |  |  |  |
| Before Supply Input Voltage   | V <sub>IN</sub> < 1.6 V (Typ)                                                                   | Hi-Z            |  |  |  |  |
| Shutdown                      | V <sub>EN</sub> ≤ 0.3 V (Max)                                                                   | Low (Pull-down) |  |  |  |  |
| Enable                        | 95 % (Typ) $\leq$ V <sub>FB</sub> / V <sub>FBTH</sub>                                           | Hi-Z            |  |  |  |  |
| V <sub>EN</sub> ≥ 0.9 V (Min) | $V_{FB} / V_{FBTH} \le 90 \% (Typ)$                                                             | Low (Pull-down) |  |  |  |  |
| UVLO                          | $1.6 \text{ V (Typ)} < V_{IN} \le 3.6 \text{ V (Typ)}$                                          | Low (Pull-down) |  |  |  |  |
| TSD                           | Tj ≥ 175 °C (Typ)                                                                               | Low (Pull-down) |  |  |  |  |
| OVP                           | 120 % (Typ) $\leq$ V <sub>FB</sub> / V <sub>FBTH</sub> , 5.95 V (Typ) $\leq$ V <sub>VOUTS</sub> | Low (Pull-down) |  |  |  |  |
| SCP                           | Complete Soft Start<br>V <sub>FB</sub> / V <sub>FBTH</sub> ≤ 90 % (Typ)<br>OCP 256 counts       | Low (Pull-down) |  |  |  |  |

## (4) Power Good – continued



Figure 32. Power Good Timing Chart (Connecting a pull-up resistor to the PGD pin)

#### Function Explanations - continued

#### 2. Protection

The protection circuits are intended for prevention of damage caused by unexpected accidents. Do not use the continuous protection.

## (1) Over Current Protection (OCP) / Short Circuit Protection (SCP)

Over Current Protection (OCP) restricts the flowing current through the Low-Side FET or High-Side FET for every switching period. If the inductor current exceeds the Low-Side OCP  $I_{LOCP} = 3.8$  A (Typ) while the Low-Side FET is on, the Low-Side FET remains on even with FB voltage ( $V_{FB}$ ) falls to  $V_{FBTH} = 0.8$  V (Typ) or less. If the inductor current becomes lower than  $I_{LOCP}$ , the High-Side FET is able to be turned on. When the inductor current is the High-Side OCP  $I_{HOCP} = 4.8$  A (Typ) or more while the High-Side FET is on, it is turned off. Output voltage may decrease by changing frequency and duty due to OCP operation.

Short Circuit Protection (SCP) function is a Hiccup mode. When OCP operates 256 cycles while  $V_{FB}$  is less than or equal to 90 % (Typ) of 0.8V ( $V_{PGD} = Low$ ), the device stops the switching operation for 15 ms (Typ). After 15 ms (Typ), the device restarts. SCP does not operate during the soft start even if the device is in the SCP condition. Do not exceed the maximum junction temperature (Tjmax = 150 °C) during OCP and SCP operation.

Table 2. The Operating Condition of OCP and SCP

| V <sub>EN</sub> | $V_{FB}$                         | Start-up            | OCP     | SCP     |
|-----------------|----------------------------------|---------------------|---------|---------|
|                 | ≤ V <sub>FBTH</sub> x 90 % (Typ) | During Soft Start   | Enable  | Disable |
| ≥ 0.9 V (Typ)   | > V <sub>FBTH</sub> x 95 % (Typ) | Complete Soft Start | Enable  | Disable |
|                 | ≤ V <sub>FBTH</sub> x 90 % (Typ) | Complete Soft Staft | Enable  | Enable  |
| ≤ 0.3 V (Typ)   | -                                | Shutdown            | Disable | Disable |



Figure 33. OCP and SCP Timing Chart

#### 2. Protection - continued

## (2) Under Voltage Lockout Protection (UVLO)

When input voltage  $(V_{IN})$  falls to 3.6 V (Typ) or less, the device is shut down. When  $V_{IN}$  becomes 3.8 V (Typ) or more, the device starts up. The hysteresis is 200 mV (Typ).



Figure 34. UVLO Timing Chart

#### (3) Thermal Shutdown Protection (TSD)

Thermal shutdown circuit prevents heat damage to the IC. Normal operation should always be within the IC's maximum junction temperature rating (Tjmax = 150 °C). However, if it continues exceeding the rating and the junction temperature Tj rises to 175 °C (Typ), the TSD circuit is activated and it turns the output MOSFETs off. When the Tj falls below the TSD threshold, the circuits are automatically restored to normal operation. The TSD threshold has a hysteresis of 25 °C (Typ). Note that the TSD circuit operates in a situation that exceeds the absolute maximum ratings. Therefore, under no circumstances, should the TSD circuit be used in a set design or for any purpose other than protecting the IC from heat damage.

## (4) Over Voltage Protection (OVP)

When  $V_{FB}$  is more than or equal to 120 % (Typ) of 0.8 V, the output MOSFETs are off. After  $V_{FB}$  is less than or equal to 115 % (Typ) of 0.8 V, the output MOSFETs are returned to normal operation condition. In addition, when VOUTS voltage ( $V_{VOUTS}$ ) reaches 5.95 V (Typ) or more, the output MOSFETs are off. After  $V_{VOUTS}$  falls 5.65 V (Typ) or less, the output MOSFETs are returned to normal operation condition. If the condition of the over voltage protection is continued for 20 µs (Typ), the output MOSFETs are latched to off, and it re-operates by Enable control or UVLO function.

## **Application Examples**

#### 1. $V_{IN} = 12 \text{ V} / V_{OUT} = 5.0 \text{ V}$

Table 3. Specification of Application ( $V_{IN} = 12 \text{ V} / V_{OUT} = 5.0 \text{ V}$ )

| Parameter              | Symbol              | Specification Value |
|------------------------|---------------------|---------------------|
| Input Voltage          | $V_{IN}$            | 12 V                |
| Output Voltage         | V <sub>OUT</sub>    | 5.0 V               |
| Switching Frequency    | fosc                | 1.25 MHz (Typ)      |
| Maximum Output Current | I <sub>OUTMAX</sub> | 3 A                 |
| Operating Temperature  | Ta                  | 25 °C               |



Figure 35. Application Circuit

Table 4. Recommended Component Values  $^{(Note 1)}$  ( $V_{IN} = 12 \text{ V} / V_{OUT} = 5.0 \text{ V}$ )

|                         |                      | •                 | 1         | ,            |
|-------------------------|----------------------|-------------------|-----------|--------------|
| Part No.                | Value                | Part Name         | Size (mm) | Manufacturer |
| L <sub>1</sub>          | 2.2 μH               | FDSD0518-H-2R2M   | 5249      | Murata       |
| C <sub>1</sub> (Note 2) | 10 μF (35 V / X5R)   | GRM21BR6YA106ME43 | 2012      | Murata       |
| C <sub>2</sub>          | -                    | -                 | -         | -            |
| C <sub>3</sub>          | -                    | -                 | -         | -            |
| C <sub>4</sub> (Note 3) | 47 μF (16 V / X5R)   | GRM31CR61C476ME44 | 3216      | Murata       |
| C <sub>5</sub>          | -                    | -                 | -         | -            |
| C <sub>6</sub>          | -                    | -                 | -         | -            |
| C <sub>7</sub> (Note 4) | 0.1 μF (35 V / X5R)  | GRM033R6YA104ME14 | 0603      | Murata       |
| C <sub>8</sub>          | -                    | -                 | -         | -            |
| C <sub>9</sub>          | -                    | -                 | -         | -            |
| R <sub>1</sub>          | 270 kΩ (1 %, 1/16 W) | MCR01MZPF2703     | 1005      | ROHM         |
| R <sub>2</sub>          | 51 kΩ (1 %, 1/16 W)  | MCR01MZPF5102     | 1005      | ROHM         |
| R <sub>3</sub>          | 100 kΩ (1 %, 1/16 W) | MCR01MZPF1003     | 1005      | ROHM         |
| R <sub>0</sub> (Note 5) | Short                | -                 | -         | -            |

<sup>(</sup>Note 1) You agree that this is presented only as guidance for products use. Confirm on the actual equipment considering variations of the characteristics of the product and external components.

<sup>(</sup>Note 2) For the capacitance of input capacitor, take temperature characteristics, DC bias characteristics, etc. into consideration to set to a minimum value of no less than 2 µF.

<sup>(</sup>Note 3) In case capacitance value fluctuates due to temperature characteristics, DC bias characteristics, etc. of the output capacitor, loop response characteristics may change. Confirm on the actual equipment. When selecting a capacitor, confirm the characteristics of the capacitor in its datasheet.

<sup>(</sup>Note 4) In order to reduce the influence of high frequency noise, connect a 0.1 µF ceramic capacitor as close as possible to the PVIN pin and the PGND pin if needed.

<sup>(</sup>Note 5)  $R_0$  is an option used for feedback's frequency response measurement. By inserting a resistor at  $R_0$ , it is possible to measure the frequency response (phase margin) using a FRA. However, the resistor will not be used in actual application, use this resistor pattern in short-circuit mode.

## 1. $V_{IN} = 12 \text{ V} / V_{OUT} = 5.0 \text{ V} - \text{continued}$







Figure 37. Frequency Characteristics I<sub>OUT</sub> = 2.0 A



Figure 38. Load Transient Response  $I_{OUT} = 0.1 A - 2.0 A$  (MODE = Low)



Figure 39.  $V_{OUT}$  Ripple  $I_{OUT} = 3.0 \text{ A}$  (MODE = High)

## Application Examples - continued

#### 2. $V_{IN} = 7.4 \text{ V} / V_{OUT} = 5.0 \text{ V}$

Table 5. Specification of Application (V<sub>IN</sub> = 7.4 V / V<sub>OUT</sub> = 5.0 V)

| Parameter              | Symbol              | Specification Value |
|------------------------|---------------------|---------------------|
| Input Voltage          | V <sub>IN</sub>     | 7.4 V               |
| Output Voltage         | V <sub>ОUТ</sub>    | 5.0 V               |
| Switching Frequency    | fosc                | 1.25 MHz (Typ)      |
| Maximum Output Current | I <sub>OUTMAX</sub> | 3 A                 |
| Operating Temperature  | Ta                  | 25 °C               |



Figure 40. Application Circuit

Table 6. Recommended Component Values (Note 1) (VIN = 7.4 V / VOUT = 5.0 V)

| Part No.                | Value                | Part Name         | Size (mm) | Manufacturer |
|-------------------------|----------------------|-------------------|-----------|--------------|
| L <sub>1</sub>          | 2.2 µH               | FDSD0518-H-2R2M   | 5249      | Murata       |
| C <sub>1</sub> (Note 2) | 10 μF (35 V / X5R)   | GRM21BR6YA106ME43 | 2012      | Murata       |
| C <sub>2</sub>          | -                    | -                 | -         | -            |
| C <sub>3</sub>          | -                    | -                 | -         | -            |
| C <sub>4</sub> (Note 3) | 47 μF (16 V / X5R)   | GRM31CR61C476ME44 | 3216      | Murata       |
| C <sub>5</sub>          | -                    | -                 | -         | -            |
| C <sub>6</sub>          | -                    | -                 | -         | -            |
| C <sub>7</sub> (Note 4) | 0.1 μF (35 V / X5R)  | GRM033R6YA104ME14 | 0603      | Murata       |
| C <sub>8</sub>          | -                    | -                 | -         | -            |
| C <sub>9</sub>          | -                    | -                 | -         | -            |
| R <sub>1</sub>          | 270 kΩ (1 %, 1/16 W) | MCR01MZPF2703     | 1005      | ROHM         |
| R <sub>2</sub>          | 51 kΩ (1 %, 1/16 W)  | MCR01MZPF5102     | 1005      | ROHM         |
| R <sub>3</sub>          | 100 kΩ (1 %, 1/16 W) | MCR01MZPF1003     | 1005      | ROHM         |
| R <sub>0</sub> (Note 5) | Short                | -                 | -         | -            |

<sup>(</sup>Note 1) You agree that this is presented only as guidance for products use. Confirm on the actual equipment considering variations of the characteristics of the product and external components.

<sup>(</sup>Note 2) For the capacitance of input capacitor, take temperature characteristics, DC bias characteristics, etc. into consideration to set to a minimum value of no less than 2 µF.

<sup>(</sup>Note 3) In case capacitance value fluctuates due to temperature characteristics, DC bias characteristics, etc. of the output capacitor, loop response characteristics may change. Confirm on the actual equipment. When selecting a capacitor, confirm the characteristics of the capacitor in its datasheet.

<sup>(</sup>Note 4) In order to reduce the influence of high frequency noise, connect a 0.1 µF ceramic capacitor as close as possible to the PVIN pin and the PGND pin if needed.

<sup>(</sup>Note 5)  $R_0$  is an option used for feedback's frequency response measurement. By inserting a resistor at  $R_0$ , it is possible to measure the frequency response (phase margin) using a FRA. However, the resistor will not be used in actual application, use this resistor pattern in short-circuit mode.

## 2. $V_{IN} = 7.4 \text{ V} / V_{OUT} = 5.0 \text{ V} - \text{continued}$







Figure 42. Frequency Characteristics  $I_{OUT} = 2.0 \text{ A}$ 



Figure 43. Load Transient Response  $I_{OUT} = 0.1 A - 2.0 A$  (MODE = Low)



Figure 44.  $V_{OUT}$  Ripple  $I_{OUT} = 3.0$  A (MODE = High)

## Application Examples - continued

#### 3. $V_{IN} = 12 \text{ V} / V_{OUT} = 3.3 \text{ V}$

Table 7. Specification of Application ( $V_{IN} = 12 \text{ V} / V_{OUT} = 3.3 \text{ V}$ )

| Parameter              | Symbol              | Specification Value |
|------------------------|---------------------|---------------------|
| Input Voltage          | $V_{IN}$            | 12 V                |
| Output Voltage         | V <sub>OUT</sub>    | 3.3 V               |
| Switching Frequency    | fosc                | 1.25 MHz (Typ)      |
| Maximum Output Current | I <sub>OUTMAX</sub> | 3 A                 |
| Operating Temperature  | Ta                  | 25 °C               |



Figure 45. Application Circuit

Table 8. Recommended Component Values (Note 1)  $(V_{IN} = 12 \text{ V} / V_{OUT} = 3.3 \text{ V})$ 

|                         |                      |                   | ,         | ,            |
|-------------------------|----------------------|-------------------|-----------|--------------|
| Part No.                | Value                | Part Name         | Size (mm) | Manufacturer |
| L <sub>1</sub>          | 2.2 μH               | FDSD0518-H-2R2M   | 5249      | Murata       |
| C <sub>1</sub> (Note 2) | 10 μF (35 V / X5R)   | GRM21BR6YA106ME43 | 2012      | Murata       |
| C <sub>2</sub>          | -                    | -                 | -         | -            |
| C <sub>3</sub>          | -                    | -                 | -         | -            |
| C <sub>4</sub> (Note 3) | 47 μF (16 V / X5R)   | GRM31CR61C476ME44 | 3216      | Murata       |
| C <sub>5</sub>          | -                    | -                 | -         | -            |
| C <sub>6</sub>          | -                    | -                 | -         | -            |
| C <sub>7</sub> (Note 4) | 0.1 μF (35 V / X5R)  | GRM033R6YA104ME14 | 0603      | Murata       |
| C <sub>8</sub>          | -                    | -                 | -         | -            |
| C <sub>9</sub>          | -                    | -                 | -         | -            |
| R <sub>1</sub>          | 160 kΩ (1 %, 1/16 W) | MCR01MZPF1603     | 1005      | ROHM         |
| R <sub>2</sub>          | 51 kΩ (1 %, 1/16 W)  | MCR01MZPF5102     | 1005      | ROHM         |
| R <sub>3</sub>          | 100 kΩ (1 %, 1/16 W) | MCR01MZPF1003     | 1005      | ROHM         |
| R <sub>0</sub> (Note 5) | Short                | -                 | -         | -            |

<sup>(</sup>Note 1) You agree that this is presented only as guidance for products use. Confirm on the actual equipment considering variations of the characteristics of the product and external components.

<sup>(</sup>Note 2) For the capacitance of input capacitor, take temperature characteristics, DC bias characteristics, etc. into consideration to set to a minimum value of no less than 2 µF.

<sup>(</sup>Note 3) In case capacitance value fluctuates due to temperature characteristics, DC bias characteristics, etc. of the output capacitor, loop response characteristics may change. Confirm on the actual equipment. When selecting a capacitor, confirm the characteristics of the capacitor in its datasheet.

<sup>(</sup>Note 4) In order to reduce the influence of high frequency noise, connect a 0.1 µF ceramic capacitor as close as possible to the PVIN pin and the PGND pin if needed.

<sup>(</sup>Note 5)  $R_0$  is an option used for feedback's frequency response measurement. By inserting a resistor at  $R_0$ , it is possible to measure the frequency response (phase margin) using a FRA. However, the resistor will not be used in actual application, use this resistor pattern in short-circuit mode.

## 3. $V_{IN} = 12 \text{ V} / V_{OUT} = 3.3 \text{ V} - \text{continued}$



Figure 46. Efficiency vs Output Current



Figure 47. Frequency Characteristics  $I_{OUT} = 2.0 \text{ A}$ 



Figure 48. Load Transient Response  $I_{OUT} = 0.1 A - 2.0 A$  (MODE = Low)



Figure 49.  $V_{OUT}$  Ripple  $I_{OUT} = 3.0 \text{ A}$  (MODE = High)

## Application Examples - continued

#### 4. $V_{IN} = 7.4 \text{ V} / V_{OUT} = 3.3 \text{ V}$

Table 9. Specification of Application (V<sub>IN</sub> = 7.4 V / V<sub>OUT</sub> = 3.3 V)

| Parameter              | Symbol              | Specification Value |
|------------------------|---------------------|---------------------|
| Input Voltage          | V <sub>IN</sub>     | 7.4 V               |
| Output Voltage         | V <sub>OUT</sub>    | 3.3 V               |
| Switching Frequency    | fosc                | 1.25 MHz (Typ)      |
| Maximum Output Current | I <sub>OUTMAX</sub> | 3 A                 |
| Operating Temperature  | Ta                  | 25 °C               |



Figure 50. Application Circuit

Table 10. Recommended Component Values  $^{(Note\ 1)}$  ( $V_{IN}$  = 7.4 V /  $V_{OUT}$  = 3.3 V)

| Part No.                | Value                | Part Name         | Size (mm) | Manufacturer |
|-------------------------|----------------------|-------------------|-----------|--------------|
| L <sub>1</sub>          | 2.2 μH               | FDSD0518-H-2R2M   | 5249      | Murata       |
| C <sub>1</sub> (Note 2) | 10 μF (35 V / X5R)   | GRM21BR6YA106ME43 | 2012      | Murata       |
| C <sub>2</sub>          | -                    | -                 | -         | -            |
| C <sub>3</sub>          | -                    | -                 | -         | -            |
| C <sub>4</sub> (Note 3) | 47 μF (16 V / X5R)   | GRM31CR61C476ME44 | 3216      | Murata       |
| C <sub>5</sub>          | -                    | -                 | -         | -            |
| C <sub>6</sub>          | -                    | -                 | -         | -            |
| C <sub>7</sub> (Note 4) | 0.1 μF (35 V / X5R)  | GRM033R6YA104ME14 | 0603      | Murata       |
| C <sub>8</sub>          | -                    | -                 | -         | -            |
| C <sub>9</sub>          | -                    | -                 | -         | -            |
| R <sub>1</sub>          | 160 kΩ (1 %, 1/16 W) | MCR01MZPF1603     | 1005      | ROHM         |
| R <sub>2</sub>          | 51 kΩ (1 %, 1/16 W)  | MCR01MZPF5102     | 1005      | ROHM         |
| R <sub>3</sub>          | 100 kΩ (1 %, 1/16 W) | MCR01MZPF1003     | 1005      | ROHM         |
| R <sub>0</sub> (Note 5) | Short                | -                 | -         | -            |

<sup>(</sup>Note 1) You agree that this is presented only as guidance for products use. Confirm on the actual equipment considering variations of the characteristics of the product and external components.

<sup>(</sup>Note 2) For the capacitance of input capacitor, take temperature characteristics, DC bias characteristics, etc. into consideration to set to a minimum value of no less than 2 µF.

<sup>(</sup>Note 3) In case capacitance value fluctuates due to temperature characteristics, DC bias characteristics, etc. of the output capacitor, loop response characteristics may change. Confirm on the actual equipment. When selecting a capacitor, confirm the characteristics of the capacitor in its datasheet.

<sup>(</sup>Note 4) In order to reduce the influence of high frequency noise, connect a 0.1 µF ceramic capacitor as close as possible to the PVIN pin and the PGND pin if needed

<sup>(</sup>Note 5) R<sub>0</sub> is an option used for feedback's frequency response measurement. By inserting a resistor at R<sub>0</sub>, it is possible to measure the frequency response (phase margin) using a FRA. However, the resistor will not be used in actual application, use this resistor pattern in short-circuit mode.

## 4. $V_{IN} = 7.4 \text{ V} / V_{OUT} = 3.3 \text{ V} - \text{continued}$



Figure 51. Efficiency vs Output Current



Figure 52. Frequency Characteristics  $I_{OUT} = 2.0 \text{ A}$ 



Figure 53. Load Transient Response  $I_{OUT} = 0.1 A - 2.0 A$  (MODE = Low)



Figure 54.  $V_{OUT}$  Ripple  $I_{OUT} = 3.0$  A (MODE = High)

## Application Examples - continued

#### 5. $V_{IN} = 7.4 \text{ V} / V_{OUT} = 1.8 \text{ V}$

Table 11. Specification of Application ( $V_{IN} = 7.4 \text{ V} / V_{OUT} = 1.8 \text{ V}$ )

| Parameter              | Symbol           | Specification Value |
|------------------------|------------------|---------------------|
| Input Voltage          | V <sub>IN</sub>  | 7.4 V               |
| Output Voltage         | V <sub>OUT</sub> | 1.8 V               |
| Switching Frequency    | fosc             | 1.25 MHz (Typ)      |
| Maximum Output Current | loutmax          | 3 A                 |
| Operating Temperature  | Ta               | 25 °C               |



Figure 55. Application Circuit

Table 12. Recommended Component Values (Note 1) ( $V_{IN} = 7.4 \text{ V} / V_{OUT} = 1.8 \text{ V}$ )

| Part No.                | Value                | Part Name         | Part Name Size (mm) |        |
|-------------------------|----------------------|-------------------|---------------------|--------|
| L <sub>1</sub>          | 1.5 µH               | FDSD0518-H-1R5M   | 5249                | Murata |
| C <sub>1</sub> (Note 2) | 10 μF (35 V / X5R)   | GRM21BR6YA106ME43 | 2012                | Murata |
| C <sub>2</sub>          | -                    | -                 | -                   | -      |
| C <sub>3</sub>          | -                    | -                 | -                   | -      |
| C <sub>4</sub> (Note 3) | 47 μF (16 V / X5R)   | GRM31CR61C476ME44 | 3216                | Murata |
| C <sub>5</sub>          | -                    | -                 | -                   | -      |
| C <sub>6</sub>          | -                    | -                 | -                   | -      |
| C <sub>7</sub> (Note 4) | 0.1 μF (35 V / X5R)  | GRM033R6YA104ME14 | 0603                | Murata |
| C <sub>8</sub>          | -                    | -                 | -                   | -      |
| C <sub>9</sub>          | -                    | -                 | -                   | -      |
| R <sub>1</sub>          | 150 kΩ (1 %, 1/16 W) | MCR01MZPF1503     | 1005                | ROHM   |
| R <sub>2</sub>          | 120 kΩ (1 %, 1/16 W) | MCR01MZPF1203     | 1005                | ROHM   |
| R <sub>3</sub>          | 100 kΩ (1 %, 1/16 W) | MCR01MZPF1003     | 1005                | ROHM   |
| R <sub>0</sub> (Note 5) | Short                | -                 | -                   | -      |

<sup>(</sup>Note 1) You agree that this is presented only as guidance for products use. Confirm on the actual equipment considering variations of the characteristics of the product and external components.

<sup>(</sup>Note 2) For the capacitance of input capacitor, take temperature characteristics, DC bias characteristics, etc. into consideration to set to a minimum value of no less than 2 µF.

<sup>(</sup>Note 3) In case capacitance value fluctuates due to temperature characteristics, DC bias characteristics, etc. of the output capacitor, loop response characteristics may change. Confirm on the actual equipment. When selecting a capacitor, confirm the characteristics of the capacitor in its datasheet.

<sup>(</sup>Note 4) In order to reduce the influence of high frequency noise, connect a 0.1 µF ceramic capacitor as close as possible to the PVIN pin and the PGND pin if needed

<sup>(</sup>Note 5) R<sub>0</sub> is an option used for feedback's frequency response measurement. By inserting a resistor at R<sub>0</sub>, it is possible to measure the frequency response (phase margin) using a FRA. However, the resistor will not be used in actual application, use this resistor pattern in short-circuit mode.

## 5. $V_{IN} = 7.4 \text{ V} / V_{OUT} = 1.8 \text{ V} - \text{continued}$



Figure 56. Efficiency vs Output Current



Figure 57. Frequency Characteristics I<sub>OUT</sub> = 2.0 A



Figure 58. Load Transient Response  $I_{OUT} = 0.1 A - 2.0 A$  (MODE = Low)



Figure 59.  $V_{OUT}$  Ripple  $I_{OUT} = 3.0 \text{ A}$  (MODE = High)

## Application Examples - continued

#### 6. $V_{IN} = 7.4 \text{ V} / V_{OUT} = 1.2 \text{ V}$

Table 13. Specification of Application (V<sub>IN</sub> = 7.4 V / V<sub>OUT</sub> = 1.2 V)

| Parameter              | Symbol           | Specification Value |
|------------------------|------------------|---------------------|
| Input Voltage          | V <sub>IN</sub>  | 7.4 V               |
| Output Voltage         | V <sub>OUT</sub> | 1.2 V               |
| Switching Frequency    | fosc             | 1.25 MHz (Typ)      |
| Maximum Output Current | loutmax          | 3 A                 |
| Operating Temperature  | Ta               | 25 °C               |



Figure 60. Application Circuit

Table 14. Recommended Component Values (Note 1)  $(V_{IN} = 7.4 \text{ V} / V_{OUT} = 1.2 \text{ V})$ 

| Part No.                | Value                | Part Name         | Size (mm) | Manufacturer |
|-------------------------|----------------------|-------------------|-----------|--------------|
| L <sub>1</sub>          | 1.0 µH               | FDSD0518-H-1R0M   | 5249      | Murata       |
| C <sub>1</sub> (Note 2) | 10 μF (35 V / X5R)   | GRM21BR6YA106ME43 | 2012      | Murata       |
| $C_2$                   | -                    | -                 | -         | -            |
| C <sub>3</sub>          | -                    | -                 | -         | -            |
| C <sub>4</sub> (Note 3) | 47 μF (16 V / X5R)   | GRM31CR61C476ME44 | 3216      | Murata       |
| C <sub>5</sub>          | -                    | -                 | -         | -            |
| C <sub>6</sub>          | -                    | -                 | -         | -            |
| C <sub>7</sub> (Note 4) | 0.1 μF (35 V / X5R)  | GRM033R6YA104ME14 | 0603      | Murata       |
| C <sub>8</sub>          | -                    | -                 | -         | -            |
| C <sub>9</sub>          | -                    | -                 | -         | -            |
| R <sub>1</sub>          | 150 kΩ (1 %, 1/16 W) | MCR01MZPF1503     | 1005      | ROHM         |
| R <sub>2</sub>          | 300 kΩ (1 %, 1/16 W) | MCR01MZPF3003     | 1005      | ROHM         |
| R <sub>3</sub>          | 100 kΩ (1 %, 1/16 W) | MCR01MZPF1003     | 1005      | ROHM         |
| R <sub>0</sub> (Note 5) | Short                | -                 | -         | -            |

<sup>(</sup>Note 1) You agree that this is presented only as guidance for products use. Confirm on the actual equipment considering variations of the characteristics of the product and external components.

<sup>(</sup>Note 2) For the capacitance of input capacitor, take temperature characteristics, DC bias characteristics, etc. into consideration to set to a minimum value of no less than 2 µF.

<sup>(</sup>Note 3) In case capacitance value fluctuates due to temperature characteristics, DC bias characteristics, etc. of the output capacitor, loop response characteristics may change. Confirm on the actual equipment. When selecting a capacitor, confirm the characteristics of the capacitor in its datasheet.

<sup>(</sup>Note 4) In order to reduce the influence of high frequency noise, connect a 0.1 µF ceramic capacitor as close as possible to the PVIN pin and the PGND pin if needed

<sup>(</sup>Note 5) R<sub>0</sub> is an option used for feedback's frequency response measurement. By inserting a resistor at R<sub>0</sub>, it is possible to measure the frequency response (phase margin) using a FRA. However, the resistor will not be used in actual application, use this resistor pattern in short-circuit mode.

## 6. $V_{IN} = 7.4 \text{ V} / V_{OUT} = 1.2 \text{ V} - \text{continued}$



Figure 61. Efficiency vs Output Current



Figure 62. Frequency Characteristics  $I_{OUT} = 2.0 \text{ A}$ 



Figure 63. Load Transient Response  $I_{OUT} = 0.1 A - 2.0 A$  (MODE = Low)



Figure 64.  $V_{OUT}$  Ripple  $I_{OUT} = 3.0 \text{ A}$  (MODE = High)

## **Selection of Components Externally Connected**

Contact us if not use the recommended component values in Application Examples.

#### 1. Output LC Filter

In order to supply a continuous current to the load, the DC/DC converter requires an LC filter for smoothing the output voltage.



Figure 65. Waveform of current through inductor



Figure 66. Output LC filter circuit

For example, given that  $V_{IN}$  = 12 V,  $V_{OUT}$  = 5.0 V,  $L_1$  = 2.2  $\mu H$ , and the switching frequency  $f_{OSC}$  = 1.25 MHz, the inductor ripple current  $\Delta I_L$  can be calculated as below.

$$\Delta I_L = V_{OUT} \times (V_{IN} - V_{OUT}) \times \frac{1}{V_{IN} \times f_{OSC} \times L_1} = 1061 \text{ mA}$$

The inductance value of  $L_1$  is recommended in the range between 1.0  $\mu H$  and 3.3  $\mu H$ . However,  $\Delta I_L$  should be set 400 mA or more when using Light Load mode control by the MODE pin connecting to Ground.

The rated current of the inductor (Inductor saturation current) must be larger than the sum of the maximum output current  $I_{OUTMAX}$  and 1/2 of the inductor ripple current  $\Delta I_L$ .

The output capacitor  $C_{\text{OUT}}$  affects the output ripple voltage characteristics. The capacitance value of  $C_{\text{OUT}}$  is recommended in the range between 22  $\mu\text{F}$  and 47  $\mu\text{F}$  for stability of the control loop.  $C_{\text{OUT}}$  must satisfy the required ripple voltage characteristics.

The output ripple voltage  $\Delta V_{RPL}$  can be estimated by the following equation.

$$\Delta V_{RPL} = \Delta I_L \times \left( R_{ESR} + \frac{1}{8 \times C_{OUT} \times f_{OSC}} \right)$$
 [V]

Where

 $R_{ESR}$  is the Equivalent Series Resistance of the output capacitor.

For example, given that  $C_{OUT} = 47 \mu F$ , and  $R_{ESR} = 3 m\Omega$ ,  $\Delta V_{RPL}$  can be calculated as below.

$$\Delta V_{RPL} = 1061 \, mA \times \left(3 \, m\Omega + \frac{1}{8 \times 47 \, \mu F \times 1.25 \, MHz}\right) = 5.4 \, [\text{mV}]$$

The total capacitance C<sub>OUTMAX</sub> connected to V<sub>OUT</sub> needs to satisfy the value obtained by the following equation.

$$C_{OUTMAX} < \frac{t_{SSMIN}}{V_{OUT}} \times (3.1 + \frac{\Delta I_L}{2} - I_{OUTSS})$$
 [F]

where:

 $t_{SSMIN}$  is the minimum soft start time.

 $V_{OUT}$  is the output voltage.

 $\Delta I_L$  is the inductor current.

 $I_{OUTSS}$  is the maximum output current during soft start.

For example, given that  $V_{IN}$  = 12 V,  $V_{OUT}$  = 5.0 V,  $L_1$  = 2.2  $\mu$ H,  $f_{OSC}$  = 1.25 MHz (Typ),  $t_{SSMIN}$  = 0.4 ms ( $C_{SS}$  = OPEN), and  $I_{OUTSS}$  = 3 A,  $C_{OUTMAX}$  can be calculated as below.

$$C_{OUTMAX} < \frac{0.4 \text{ ms}}{5.0 \text{ V}} \times \left(3.1 + \frac{1061 \text{ mA}}{2} - 3.0 \text{ A}\right) = 50.4 \text{ [µF]}$$

If the total capacitance connected to  $V_{\text{OUT}}$  is larger than  $C_{\text{OUTMAX}}$ , over current protection may be activated by the inrush current at start-up and prevented to turn on the output. In addition,  $C_{\text{OUT}}$  affects the load transient response and stability of the control loop. Confirm it on the actual application.

## Selection of Components Externally Connected - continued

## 2. Output Voltage Setting

The output voltage value can be set by the feedback resistance ratio. For stable operation, use feedback resistance  $R_1$  of value from 100 k $\Omega$  to 300 k $\Omega$ .



$$V_{OUT} = \frac{R_1 + R_2}{R_2} \times V_{FB}$$
 [V]

$$R_2 = \frac{V_{FB}}{V_{OUT} - V_{FB}} \times R_1 [\Omega]$$

Figure 67. Feedback Resistor Circuit

#### 3. Soft Start Capacitor (Soft Start Time Setting)

The soft start time tss depends on the value of the capacitor connected to the SS pin. tss is 1 ms (Typ) when the SS pin is left floating. The capacitor connected to the SS pin makes t<sub>SS</sub> more than 1 ms. The t<sub>SS</sub> and C<sub>SS</sub> can be calculated using below equation. The  $C_{SS}$  should be set in the range between 3300 pF and 0.1  $\mu$ F.

$$t_{SS} = \frac{(C_{SS} \times V_{SS})}{I_{SS}}$$

Where:

 $t_{SS}$  is the soft start time.

 $C_{SS}$  is the capacitor connected to the SS pin.  $V_{SS}$  is the SS voltage finished soft start function.

 $I_{SS}$  is the soft start current. 2.5  $\mu$ A (Typ)

1.2 V (Typ) x 0.95 (Typ)

With  $C_{SS} = 0.01 \mu F$ ,  $t_{SS}$  can be calculated as below.

$$t_{SS} = \frac{(0.01 \,\mu\text{F} \times 1.2 \,\text{V} \times 0.95)}{2.5 \,\mu\text{A}} = 4.56 \,\,\text{ms}$$

## **PCB Layout Design**

PCB layout design for DC/DC converter power supply IC is as important as the circuit design. Appropriate layout can avoid various problems caused by power supply circuit. Figure 68-a to Figure 68-c show the current path in a buck converter circuit. The Loop1 in Figure 68-a is a current path when H-side switch is ON and L-side switch is OFF and the Loop2 in Figure 68-b is when H-side switch is OFF and L-side switch is ON. The thick line in Figure 68-c shows the difference between Loop1 and Loop2. The current in thick line changes sharply each time the switching element H-side and L-side switch change from OFF to ON, and vice versa. These sharp changes induce several harmonics in the waveform. Therefore, the loop area of thick line that is consisted by input capacitor and IC should be as small as possible to minimize noise. For more detail, refer to application note of switching regulator series "PCB Layout Techniques of Buck Converter".



Figure 68-a. Current Path when H-side Switch = ON, L-side Switch = OFF



Figure 68-b. Current Path when H-side Switch = OFF, L-side Switch = ON



Figure 68-c. Difference of Current and Critical Area in Layout

## I/O Equivalence Circuits



## **Operational Notes**

#### 1. Reverse Connection of Power Supply

Connecting the power supply in reverse polarity can damage the IC. Take precautions against reverse polarity when connecting the power supply, such as mounting an external diode between the power supply and the IC's power supply pins.

## 2. Power Supply Lines

Design the PCB layout pattern to provide low impedance supply lines. Separate the ground and supply lines of the digital and analog blocks to prevent noise in the ground and supply lines of the digital block from affecting the analog block. Furthermore, connect a capacitor to ground at all power supply pins. Consider the effect of temperature and aging on the capacitance value when using electrolytic capacitors.

#### 3. Ground Voltage

Ensure that no pins are at a voltage below that of the ground pin at any time, even during transient condition. However, pins that drive inductive loads (e.g. motor driver outputs, DC-DC converter outputs) may inevitably go below ground due to back EMF or electromotive force. In such cases, the user should make sure that such voltages going below ground will not cause the IC and the system to malfunction by examining carefully all relevant factors and conditions such as motor characteristics, supply voltage, operating frequency and PCB wiring to name a few.

#### 4. Ground Wiring Pattern

When using both small-signal and large-current ground traces, the two ground traces should be routed separately but connected to a single ground at the reference point of the application board to avoid fluctuations in the small-signal ground caused by large currents. Also ensure that the ground traces of external components do not cause variations on the ground voltage. The ground lines must be as short and thick as possible to reduce line impedance.

#### 5. Recommended Operating Conditions

The function and operation of the IC are guaranteed within the range specified by the recommended operating conditions. The characteristic values are guaranteed only under the conditions of each item specified by the electrical characteristics.

#### 6. Inrush Current

When power is first supplied to the IC, it is possible that the internal logic may be unstable and inrush current may flow instantaneously due to the internal powering sequence and delays, especially if the IC has more than one power supply. Therefore, give special consideration to power coupling capacitance, power wiring, width of ground wiring, and routing of connections.

#### 7. Testing on Application Boards

When testing the IC on an application board, connecting a capacitor directly to a low-impedance output pin may subject the IC to stress. Always discharge capacitors completely after each process or step. The IC's power supply should always be turned off completely before connecting or removing it from the test setup during the inspection process. To prevent damage from static discharge, ground the IC during assembly and use similar precautions during transport and storage.

#### 8. Inter-pin Short and Mounting Errors

Ensure that the direction and position are correct when mounting the IC on the PCB. Incorrect mounting may result in damaging the IC. Avoid nearby pins being shorted to each other especially to ground, power supply and output pin. Inter-pin shorts could be due to many reasons such as metal particles, water droplets (in very humid environment) and unintentional solder bridge deposited in between pins during assembly to name a few.

#### 9. Unused Input Pins

Input pins of an IC are often connected to the gate of a MOS transistor. The gate has extremely high impedance and extremely low capacitance. If left unconnected, the electric field from the outside can easily charge it. The small charge acquired in this way is enough to produce a significant effect on the conduction through the transistor and cause unexpected operation of the IC. So unless otherwise specified, unused input pins should be connected to the power supply or ground line.

## **Operation Notes - continued**

#### 10. Regarding the Input Pin of the IC

This monolithic IC contains P+ isolation and P substrate layers between adjacent elements in order to keep them isolated. P-N junctions are formed at the intersection of the P layers with the N layers of other elements, creating a parasitic diode or transistor. For example (refer to figure below):

When GND > Pin A and GND > Pin B, the P-N junction operates as a parasitic diode. When GND > Pin B, the P-N junction operates as a parasitic transistor.

Parasitic diodes inevitably occur in the structure of the IC. The operation of parasitic diodes can result in mutual interference among circuits, operational faults, or physical damage. Therefore, conditions that cause these diodes to operate, such as applying a voltage lower than the GND voltage to an input pin (and thus to the P substrate) should be avoided.



Figure 69. Example of Monolithic IC Structure

#### 11. Ceramic Capacitor

When using a ceramic capacitor, determine a capacitance value considering the change of capacitance with temperature and the decrease in nominal capacitance due to DC bias and others.

## 12. Thermal Shutdown Circuit(TSD)

This IC has a built-in thermal shutdown circuit that prevents heat damage to the IC. Normal operation should always be within the IC's maximum junction temperature rating. If however the rating is exceeded for a continued period, the junction temperature (Tj) will rise which will activate the TSD circuit that will turn OFF power output pins. When the Tj falls below the TSD threshold, the circuits are automatically restored to normal operation.

Note that the TSD circuit operates in a situation that exceeds the absolute maximum ratings and therefore, under no circumstances, should the TSD circuit be used in a set design or for any purpose other than protecting the IC from heat damage.

## 13. Over Current Protection Circuit (OCP)

This IC incorporates an integrated overcurrent protection circuit that is activated when the load is shorted. This protection circuit is effective in preventing damage due to sudden and unexpected incidents. However, the IC should not be used in applications characterized by continuous operation or transitioning of the protection circuit.

## **Ordering Information**



## **Marking Diagram**



**Physical Dimension and Packing Information** 



## **Revision History**

| Date        | Revision | Changes     |
|-------------|----------|-------------|
| 18.Mar.2019 | 001      | New Release |

# **Notice**

#### **Precaution on using ROHM Products**

Our Products are designed and manufactured for application in ordinary electronic equipment (such as AV equipment, OA equipment, telecommunication equipment, home electronic appliances, amusement equipment, etc.). If you intend to use our Products in devices requiring extremely high reliability (such as medical equipment (Note 1), transport equipment, traffic equipment, aircraft/spacecraft, nuclear power controllers, fuel controllers, car equipment including car accessories, safety devices, etc.) and whose malfunction or failure may cause loss of human life, bodily injury or serious damage to property ("Specific Applications"), please consult with the ROHM sales representative in advance. Unless otherwise agreed in writing by ROHM in advance, ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of any ROHM's Products for Specific Applications.

(Note1) Medical Equipment Classification of the Specific Applications

| JÁPAN   | USA      | EU         | CHINA     |
|---------|----------|------------|-----------|
| CLASSⅢ  | CL ACCTI | CLASS II b | CL ACCIII |
| CLASSIV | CLASSⅢ   | CLASSⅢ     | CLASSⅢ    |

- 2. ROHM designs and manufactures its Products subject to strict quality control system. However, semiconductor products can fail or malfunction at a certain rate. Please be sure to implement, at your own responsibilities, adequate safety measures including but not limited to fail-safe design against the physical injury, damage to any property, which a failure or malfunction of our Products may cause. The following are examples of safety measures:
  - [a] Installation of protection circuits or other protective devices to improve system safety
  - [b] Installation of redundant circuits to reduce the impact of single or multiple circuit failure
- 3. Our Products are designed and manufactured for use under standard conditions and not under any special or extraordinary environments or conditions, as exemplified below. Accordingly, ROHM shall not be in any way responsible or liable for any damages, expenses or losses arising from the use of any ROHM's Products under any special or extraordinary environments or conditions. If you intend to use our Products under any special or extraordinary environments or conditions (as exemplified below), your independent verification and confirmation of product performance, reliability, etc, prior to use, must be necessary:
  - [a] Use of our Products in any types of liquid, including water, oils, chemicals, and organic solvents
  - [b] Use of our Products outdoors or in places where the Products are exposed to direct sunlight or dust
  - [c] Use of our Products in places where the Products are exposed to sea wind or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub>
  - [d] Use of our Products in places where the Products are exposed to static electricity or electromagnetic waves
  - [e] Use of our Products in proximity to heat-producing components, plastic cords, or other flammable items
  - [f] Sealing or coating our Products with resin or other coating materials
  - [g] Use of our Products without cleaning residue of flux (Exclude cases where no-clean type fluxes is used. However, recommend sufficiently about the residue.); or Washing our Products by using water or water-soluble cleaning agents for cleaning residue after soldering
  - [h] Use of the Products in places subject to dew condensation
- 4. The Products are not subject to radiation-proof design.
- 5. Please verify and confirm characteristics of the final or mounted products in using the Products.
- 6. In particular, if a transient load (a large amount of load applied in a short period of time, such as pulse, is applied, confirmation of performance characteristics after on-board mounting is strongly recommended. Avoid applying power exceeding normal rated power; exceeding the power rating under steady-state loading condition may negatively affect product performance and reliability.
- 7. De-rate Power Dissipation depending on ambient temperature. When used in sealed area, confirm that it is the use in the range that does not exceed the maximum junction temperature.
- 8. Confirm that operation temperature is within the specified range described in the product specification.
- 9. ROHM shall not be in any way responsible or liable for failure induced under deviant condition from what is defined in this document.

#### **Precaution for Mounting / Circuit board design**

- 1. When a highly active halogenous (chlorine, bromine, etc.) flux is used, the residue of flux may negatively affect product performance and reliability.
- 2. In principle, the reflow soldering method must be used on a surface-mount products, the flow soldering method must be used on a through hole mount products. If the flow soldering method is preferred on a surface-mount products, please consult with the ROHM representative in advance.

For details, please refer to ROHM Mounting specification

## **Precautions Regarding Application Examples and External Circuits**

- 1. If change is made to the constant of an external circuit, please allow a sufficient margin considering variations of the characteristics of the Products and external components, including transient characteristics, as well as static characteristics.
- You agree that application notes, reference designs, and associated data and information contained in this document are presented only as guidance for Products use. Therefore, in case you use such information, you are solely responsible for it and you must exercise your own independent verification and judgment in the use of such information contained in this document. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of such information.

#### **Precaution for Electrostatic**

This Product is electrostatic sensitive product, which may be damaged due to electrostatic discharge. Please take proper caution in your manufacturing process and storage so that voltage exceeding the Products maximum rating will not be applied to Products. Please take special care under dry condition (e.g. Grounding of human body / equipment / solder iron, isolation from charged objects, setting of lonizer, friction prevention and temperature / humidity control).

## **Precaution for Storage / Transportation**

- 1. Product performance and soldered connections may deteriorate if the Products are stored in the places where:
  - [a] the Products are exposed to sea winds or corrosive gases, including Cl2, H2S, NH3, SO2, and NO2
  - [b] the temperature or humidity exceeds those recommended by ROHM
  - [c] the Products are exposed to direct sunshine or condensation
  - [d] the Products are exposed to high Electrostatic
- Even under ROHM recommended storage condition, solderability of products out of recommended storage time period
  may be degraded. It is strongly recommended to confirm solderability before using Products of which storage time is
  exceeding the recommended storage time period.
- 3. Store / transport cartons in the correct direction, which is indicated on a carton with a symbol. Otherwise bent leads may occur due to excessive stress applied when dropping of a carton.
- 4. Use Products within the specified time after opening a humidity barrier bag. Baking is required before using Products of which storage time is exceeding the recommended storage time period.

#### **Precaution for Product Label**

A two-dimensional barcode printed on ROHM Products label is for ROHM's internal use only.

#### **Precaution for Disposition**

When disposing Products please dispose them properly using an authorized industry waste company.

#### **Precaution for Foreign Exchange and Foreign Trade act**

Since concerned goods might be fallen under listed items of export control prescribed by Foreign exchange and Foreign trade act, please consult with ROHM in case of export.

#### **Precaution Regarding Intellectual Property Rights**

- 1. All information and data including but not limited to application example contained in this document is for reference only. ROHM does not warrant that foregoing information or data will not infringe any intellectual property rights or any other rights of any third party regarding such information or data.
- 2. ROHM shall not have any obligations where the claims, actions or demands arising from the combination of the Products with other articles such as components, circuits, systems or external equipment (including software).
- 3. No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of ROHM or any third parties with respect to the Products or the information contained in this document. Provided, however, that ROHM will not assert its intellectual property rights or other rights against you or your customers to the extent necessary to manufacture or sell products containing the Products, subject to the terms and conditions herein.

#### Other Precaution

- 1. This document may not be reprinted or reproduced, in whole or in part, without prior written consent of ROHM.
- 2. The Products may not be disassembled, converted, modified, reproduced or otherwise changed without prior written consent of ROHM.
- In no event shall you use in any way whatsoever the Products and the related technical information contained in the Products or this document for any military purposes, including but not limited to, the development of mass-destruction weapons.
- 4. The proper names of companies or products described in this document are trademarks or registered trademarks of ROHM, its affiliated companies or third parties.

Notice-PGA-E Rev.004

#### **General Precaution**

- 1. Before you use our Products, you are requested to carefully read this document and fully understand its contents. ROHM shall not be in any way responsible or liable for failure, malfunction or accident arising from the use of any ROHM's Products against warning, caution or note contained in this document.
- 2. All information contained in this document is current as of the issuing date and subject to change without any prior notice. Before purchasing or using ROHM's Products, please confirm the latest information with a ROHM sales representative.
- 3. The information contained in this document is provided on an "as is" basis and ROHM does not warrant that all information contained in this document is accurate and/or error-free. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties resulting from inaccuracy or errors of or concerning such information.

Notice – WE Rev.001

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Switching Voltage Regulators category:

Click to view products by ROHM manufacturer:

Other Similar products are found below:

FAN53610AUC33X FAN53611AUC123X FAN48610BUC33X FAN48610BUC45X FAN48617UC50X R3 430464BB KE177614

MAX809TTR NCV891234MW50R2G NCP81103MNTXG NCP81203PMNTXG NCP81208MNTXG NCP81109GMNTXG

SCY1751FCCT1G NCP81109JMNTXG AP3409ADNTR-G1 NCP81241MNTXG LTM8064IY LT8315EFE#TRPBF LTM4668AIY#PBF

NCV1077CSTBT3G XCL207A123CR-G MPM54304GMN-0002 MPM54304GMN-0003 XDPE132G5CG000XUMA1 MP8757GL-P

MP9943AGQ-P MIC23356YFT-TR LD8116CGL HG2269M/TR OB2269 XD3526 U6215A U6215B U6620S LTC3412IFE LT1425IS

MAX25203BATJA/VY+ MAX77874CEWM+ XC9236D08CER-G ISL95338IRTZ MP3416GJ-P BD9S201NUX-CE2 MP5461GC-Z

MPQ4415AGQB-Z MPQ4590GS-Z MCP1603-330IMC MCP1642B-18IMC MCP1642D-ADJIMC