## POWER MANAGEMENT

## Description

The SC4508A is a low voltage current mode switching regulator controller that drives a P-channel power MOSFET with programmable switching frequency. It can be configured in either buck or buck boost (inverting) converters. The converters can be operated from 2.7V to 15 V input voltage range. The typical operating supply current is 3 mA and a shutdown pin allows the user to turn the controller off reducing it to less than $200 \mu \mathrm{~A}$. The output voltage can adjusted by external resistor divider. The switching frequency is programmable up to 1.5 MHz , allowing small inductor and capacitor values to minimize PCB space. The operating current level is programmable via an external sense resistor. Accessible reference voltage allows users to make output voltage as low as they want.

## Features

- Wide input voltage range 2.7 V to 15 V
- Programmable output voltage
- Programmable switching frequency up to 1.5 MHz
- Buck or buck boost (inverting) configuration
- Current mode control with slope compensation
- Very low quiescent current in shutdown mode
- Accessible reference voltage
- Hiccup mode after 32 cycle-by-cycle OCP
- $4 \mathrm{~mm} \times 4 \mathrm{~mm}$ MLPQ-12 lead free package. This product is fully WEEE and RoHS compliant


## Applications

- Low power point of use converters
- Single or multiple output low power converters
- Positive and/or negative output voltage
- DSL cards
- Graphic cards
- I/O cards
- Negative bias supplies

Typical Application Circuits


## SC4508A

POWER MANAGEMENT

## Absolute Maximum Rating

Exceeding the specifications below may result in permanent damage to the device, or device malfunction. Operation outside of the parameters specified in the Electrical Characteristics section is not implied.

| Parameter | Symbol | Maximum | Units |
| :--- | :---: | :---: | :---: |
| VDD to GND |  | -0.3 to 16 | V |
| SS/EN to GND(1) | 3.2 | V |  |
| FB+, FB-, COMP, OSC to GND |  | 5 | V |
| VREF Current | $\theta_{\text {JA }}$ | 1 | mA |
| Thermal Resistance, Junction to Ambient | $\theta_{\text {JC }}$ | 48 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Thermal Resistance, Junction to Case | $\mathrm{T}_{\text {STG }}$ | 3 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Storage Temperature Range | $\mathrm{T}_{\mathrm{J}}$ | -60 to +150 | ${ }^{\circ} \mathrm{C}$ |
| Junction Temperature Range | $\mathrm{T}_{\text {PKG }}$ | -40 to +150 | ${ }^{\circ} \mathrm{C}$ |
| Peak IR Reflow Temperature $10-40 \mathrm{~S}$ | 260 | ${ }^{\circ} \mathrm{C}$ |  |

Note: (1) Voltage from internal circuitry could be higher than 3.2V. See Application Information, Soft-Start section.

## Electrical Characteristics

Unless specified: $\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{FB}+}=\mathrm{V}_{\mathrm{REF}}, \mathrm{V}_{\mathrm{FB}}=0$, $\mathrm{OUT}=$ open, $\mathrm{C}_{\mathrm{VDD}}=1 \mathrm{uF}, \mathrm{C}_{\mathrm{SSI} / \mathrm{N}}=0.1 \mathrm{uF}, \mathrm{C}_{\mathrm{OSC}}=330 \mathrm{pF} . \mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$

| Parameter | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Power Supply |  |  |  |  |  |
| Input Voltage Range |  | 2.7 |  | 15 | V |
| Quiescent Current | SS/EN = low |  | 200 | 500 | $\mu \mathrm{A}$ |
| Operating Current | SS/EN = high, No load |  | 3 |  | mA |
| Undervoltage Lockout |  |  |  |  |  |
| Start Threshold | $\mathrm{V}_{\mathrm{DD}}$ rising | 2.35 | 2.5 | 2.55 | V |
| UVLO Hysteresis |  |  | 100 |  | mV |
| Oscillator |  |  |  |  |  |
| Frequency Range |  | 100 |  | 1500 | KHz |
| Frequency |  | 450 | 500 | 550 | KHz |
| Charge Current |  |  | 100 |  | $\mu \mathrm{A}$ |
| Error Amplifier |  |  |  |  |  |
| Feedback Input Voltage |  | -0.2 |  | 0.7 | V |
| Offset Voltage |  |  | 2 |  | mV |
| Input Bias Current |  |  | 100 | 300 | nA |
| Transconductance |  |  | 5 |  | mS |
| Output Source or Sink Current |  | 50 | 100 |  | $\mu \mathrm{A}$ |

POWER MANAGEMENT
Electrical Characteristics (Cont.)
Unless specified: $\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}, \mathrm{~V}_{\text {FB+ }}=\mathrm{V}_{\text {REF }}, \mathrm{V}_{\text {FB. }}=0$, OUT $=$ open, $\mathrm{C}_{\text {VDD }}=1 \mathrm{uF}, \mathrm{C}_{\text {SSIEN }}=0.1 \mathrm{uF}, \mathrm{C}_{\mathrm{OSC}}=330 \mathrm{pF} . \mathrm{T}_{\mathrm{A}}=\mathrm{T}_{J}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$

| Parameter | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| PWM Comparator |  |  |  |  |  |
| Maximum Duty Cycle | $\mathrm{C}=1.5 \mathrm{nF}, 100 \mathrm{kHz}$ |  | 97 |  | \% |
|  | $\mathrm{C}=100 \mathrm{pF}, 1.5 \mathrm{MHz}$ |  | 95 |  | \% |
| Minimum On Time |  |  | 200 |  | nS |
| Slope Compensation |  |  | 63 |  | $\mathrm{mV} / \mathrm{Ts}$ |
| Delay to Output |  |  | 50 |  | ns |
| VREF Reference |  |  |  |  |  |
| Output Voltage |  | 0.4925 | 0.5 | 0.5075 | V |
| Output Voltage | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ | 0.496 | 0.5 | 0.504 | V |
| Output Current |  |  |  | 1 | mA |
| Line Regulation | $\mathrm{V}_{\mathrm{DD}}=2.7$ to $15 \mathrm{~V}, \mathrm{l}_{\text {VREF }}=1 \mathrm{~mA}$ |  | 5 | 10 | mV |
| Load Regulation | $V_{\text {DD }}=5 \mathrm{~V}, \mathrm{I}_{\text {VREF }}=0$ to 1 mA |  | 2 | 4 | mV |
| Soft Start/Enable/Shutdown |  |  |  |  |  |
| Charge Current | $\mathrm{V}_{\text {SSIEN }}>0.9 \mathrm{~V}$ |  | 20 |  | $\mu \mathrm{A}$ |
|  | $\mathrm{V}_{\text {SSIEN }}<0.9 \mathrm{~V}$ |  | 10 |  |  |
| Discharge Current |  |  | 12 |  | mA |
| Enable Logic Voltage |  | 2 |  |  | V |
| SHDN Logic Voltage |  |  |  | 0.35 | V |
| Current Limit |  |  |  |  |  |
| Cycle by Cycle Threshold | $V_{D D}=5 \mathrm{~V}$ | 90 | 110 | 130 | mV |
| Consecutive Overcurrent Clock Cycles before Auto Restart Shutdown |  |  | 32 |  |  |
| Delay to Output |  |  | 50 |  | nS |
| Output |  |  |  |  |  |
| Gate Drive On-Resistance(H) |  |  | 8 |  | Ohm |
| Gate Drive On-Resistance(L) |  |  | 8 |  | Ohm |
| Gate Drive On-Resistance(H) | $V_{D D}=5 \mathrm{~V}$ |  | 15 |  | Ohm |
| Gate Drive On-Resistance(L) | $V_{D D}=5 \mathrm{~V}$ |  | 15 |  | Ohm |
| Rise Time | $\mathrm{C}_{\text {out }}=1000 \mathrm{pF}$ |  | 20 |  | nS |
| Fall Time | $\mathrm{C}_{\text {OUT }}=1000 \mathrm{pF}$ |  | 20 |  | nS |

POWER MANAGEMENT
Pin Configuration

(MLPQ - 12, 4mm x 4mm)

## Ordering Information

| Part Number | Package $^{\text {(1) }}$ |
| :---: | :---: |
| SC4508AMLTRT ${ }^{(2)}$ | MLPQ -12 |
| SC4508ABUCKEVB | Evaluation Board |
| SC4508ABUCK-BOOSTEVB | Evaluation Board |

Notes:
(1) Only available in tape and reel packaging. A reel contains 3000 devices.
(2) Lead free product. This product is fully WEEE and RoHS compliant.

## Pin Descriptions

| Pin \# | Pin Name | Pin Function |
| :---: | :---: | :---: |
| 1 | OUT | Gate driver output for external P-MOSFET. OUT swings from VDD to PGND. |
| 2 | CS | Current sense input pin. Connect a current sense resistor between VDD and CS. |
| 3 | SSIEN | Soft start pin. Connects an external capacitor between this pin and AGND. The ramp up time is defined by the capacitor. The device goes into shutdown when VSS/EN is pulled below 0.25 V . |
| 4 | VREF | 0.5 V reference output. VREF can source up to 1 mA . Bypass with a 0.1 uF ceramic capacitor from VREF to AGND. |
| 5 | NC | No connection. |
| 6 | AGND | Analog ground. |
| 7 | PGND | Power ground. |
| 8 | FB- | Error amplifier inverting input. |
| 9 | FB+ | Error amplifier non-inverting input. |
| 10 | COMP | Compensation pin for internal transconductance error amplifier. Connect loop compensation network from COMP to AGND. |
| 11 | OSC | Oscillator frequency set input. Connect a ceramic capacitor from OSC to AGND to set the internal oscillator frequency from 100 KHz to 1.5 MHz . Use equation $\mathrm{f}=\frac{100 \mu \mathrm{~A}}{\mathrm{C} \bullet 0.65}$ to set the oscillator frequency. C is the capacitor from OSC to AGND. |
| 12 | VDD | Supply voltage. Bypass a 1uF ceramic capacitor from VDD to PGND. |
|  | $\begin{aligned} & \text { THERMAL } \\ & \text { PAD } \end{aligned}$ | Pad for heatsinking purposes. Connect to ground plane using multiple vias. Not connected internally. |

POWER MANAGEMENT

## Block Diagram



## Marking Information

$\square$

## Application Information

The SC4508A is designed to control buck (step down) or buck-boost (inverting) converter with P-channel MOSFET as a switch using current mode, programmable switching frequency architecture. During steady state operation, the switch is turned on each cycle and turned off when the voltage across current sense resistor exceeds the voltage level at COMP pin set by voltage loop error amplifier. A fixed 0.5 V artificial ramp is added internally to the amplified current signal for operations when dutycycle is larger than $50 \%$. In over load or output shortage condition, if the sensed current signal reaches typical 100 mV , the switch is turned off immediately in the same cycle. If the sensed current signal continues up to 32 cycles, not only the switch is turned off but also the soft start capacitor is discharged by a internal MOSFET to ground then charging back to threshold 1.4 V during which the switch is held off. With the "hiccup" mode over current protection, the thermal stress is reduced in the faulty conditions.

## Frequency Setting

The switching frequency in the SC4508A is userprogrammable. The advantages of using constant frequency operation are simple passive component selection and ease of feedback compensation. Before setting the operating frequency, the following trade-offs should be considered.

1) Passive component size
2) Circuitry efficiency
3) EMI condition
4) Minimum switch on time and
5) Maximum duty ratio

For a given output power, the sizes of the passive components are inversely proportional to the switching frequency, whereas MOSFET's/Diodes switching losses are proportional to the operating frequency. Other issues such as heat dissipation, packaging and the cost issues are also to be considered. The frequency bands for signal transmission should be avoided because of EM interference.

The free-running frequency of the internal oscillator can be programmed with an external capacitor from the OSC pin to the ground. The SC4508A controller is capable of
operating up to 1.5 MHz . It is necessary to consider the operating duty-ratio before deciding the switching frequency.

## Minimum Switch On Time Consideration

In the SC4508A the falling edge of the clock turns on the MOSFET. The inductor current and the sensed voltage ramp up. After the sensed voltage crosses a threshold determined by the error amplifier output, the MOSFET is turned off. The propagation delay time from the turn-on of the controlling MOSFET to its turn-off is the minimum switch on time. The SC4508A has a minimum on time of about 180 ns at room temperature. This is the shortest on interval of the controlling PFET. The controller either does not turn on the MOSFET at all or turns it on for at least 80ns.
For a buck converter, the operating duty cycle is $\mathrm{V}_{0} / \mathrm{V}_{\mathrm{IN}}$. So the required on time for the MOSFET is $V_{d} /\left(\mathrm{V}_{1 N} \mathrm{fs}\right)$. If the frequency is set such that the required pulse width is less than 180 ns , then the converter will start skipping cycles. Due to minimum on time limitation, simultaneously operating at very high switching frequency and very short duty cycle is not practical. If the voltage conversion ratio $\mathrm{V}_{\mathrm{d}} \mathrm{V}_{\text {IN }}$ and hence the required duty cycle is higher, the switching frequency can be increased to reduce the sizes of passive components.
There will not be enough modulation headroom if the on time is simply made equal to the minimum on time of the SC4508A. For ease of control, we recommend the required pulse width to be at least 1.5 times the minimum on time.

## Current Sense and Current Limit

The SC4508A senses peak inductor current by a current sense resistor. The sensed voltage is referenced to VDD and the typical current limit threshold is 100 mV . The current sense resistor can be calculated by the following equation assuming the current limit is $20 \%$ above peak incuctor current:

$$
\begin{gathered}
R s=\frac{100 \mathrm{mV}}{120 \% \bullet I_{L}(\mathrm{pk})} \\
\mathrm{I}_{\mathrm{L}}(\mathrm{pk})=\mathrm{I}_{\mathrm{O}}+\frac{1}{2} \frac{\mathrm{~V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{O}}}{f_{\mathrm{s}} \bullet \mathrm{~L}}\left(\frac{\mathrm{~V}_{\mathrm{O}}+\mathrm{V}_{\mathrm{D}}}{\mathrm{~V}_{\mathrm{IN}}+\mathrm{V}_{\mathrm{D}}}\right) \text { for Buck }
\end{gathered}
$$

## Application Information (Cont.)

$$
\begin{aligned}
& I_{L}(\mathrm{pk})=\mathrm{I}_{\mathrm{O}} \frac{\mathrm{~V}_{\mathbb{I N}}+\left|\mathrm{V}_{\mathrm{O}}\right|+\mathrm{V}_{\mathrm{D}}}{\mathrm{~V}_{\mathbb{I N}}}+\frac{1}{2} \frac{\mathrm{~V}_{\mathbb{I N}}}{f_{\mathrm{S}} \bullet \mathrm{~L}}\left(\frac{\left|\mathrm{~V}_{\mathrm{O}}\right|+\mathrm{V}_{\mathrm{D}}}{\mathrm{~V}_{\mathbb{N}}+\left|\mathrm{V}_{\mathrm{O}}\right|+\mathrm{V}_{\mathrm{D}}}\right) \\
& \text { for Buck-Boost }
\end{aligned}
$$

$I_{0}$ - full load current
$\mathrm{V}_{0}$ - output voltage
$V_{\text {IN }}$ - input voltage
$V_{D}$ - diode forward voltage drop
$f_{S}$ - switching frequency
L- inductor

## Error Amplifier

The error amplifier in the SC4508A is a transconductance error amplifier, which is easily configured as a type two compensator by connecting compensation network from the COMP pin to AGND. The output voltage of the error amplifier is compared to the sensed current signal (amplified by gain 8 ) plus internal 500 mV ramp to generate duty cycle.

Both the non-inverting and the inverting inputs of the error amplifier are brought out as device pins so that a converter can be configured as either buck or buck-boost converter.

## Soft-Start and Overload Protection

The undervoltage lockout circuit discharges the SS/EN capacitors. After $\mathrm{V}_{\mathrm{DD}}$ rises above 2.5 V , the SS/EN capacitors are slowly charged by internal 10uA current source. As the SS/EN capacitor continues to be charged, the VREF and the COMP voltage follows. The converter gradually delivers increasing power to the output. The inductor current follows the COMP voltage envelope until the output goes into regulation.

After the SS/EN capacitor is charged above 1.4 V (high enough for the error amplifier to provide full load current), the overload detection circuit is activated. If the CS pin senses 32 consective switching cycles of over current, the SC4508A will shut down and hold off the MOSFET while discharging the soft-start capacitor. The SS/EN capacitor is discharged with an internal 12 mA current sink. The overload latch is reset when the SS/EN capacitor is discharged below 0.5 V . The SS/EN capacitor is then recharged with the $10 \mu \mathrm{~A}$ current source and the converter
undergoes soft-start. If overload persists, the SC4508A will undergo repetitive auto-shutdown-restart hiccup mode.

In normal operation, the VREF voltage follows the SS/ EN voltage from 0 to 0.5 V as the $\mathrm{SS} / \mathrm{EN}$ voltage ramps up from 1.4 V to 1.9 V . After the $\mathrm{SS} / \mathrm{EN}$ voltage rises above 1.9 V , it settles at final value depending upon VDD. If VDD higher than 7 V , it is clamped around 6.8 V . In the worst case, the clamped voltage is about 10 V . Therefore, the external soft-start capacitor should be rated at least 16 V .

The SS/EN pin can also be used as the enable input. The MOSFET will be turned off if the SS/EN pin is pulled below 0.5 V .

## Converter Specifications

Buck or buck-boost converter design includes the following specifications:
Input voltage range: $\mathrm{V}_{\text {in }} \in\left[\mathrm{V}_{\mathrm{in}, \text { min }}, \mathrm{V}_{\text {in, max }}\right]$
Input voltage ripple (peak-to-peak): $D V_{\text {in }}$
Output voltage: $V_{0}$
Output voltage accuracy: e
Output voltage ripple (peak-to-peak): DV
Nominal output (load) current: $I_{\text {。 }}$
Maximum output current limit: $\stackrel{\circ}{o, \text { max }}_{\circ}$
Output (load) current transient slew rate: $d l_{o}(\mathrm{~A} / \mathrm{s})$
Circuit efficiency: h
Selection criteria and design procedures for the following are described.

1) output inductor ( $L$ ) type and value
2) output capacitor ( $C_{0}$ ) type and value
3) input capacitor $\left(C_{i n}\right)$ type and value
4) power MOSFETs
5) current sensing and limiting circuit
6) voltage sensing circuit
7) loop compensation network

## Inductor (L) and Ripple Current

The output inductor selection/design is based on the output DC and transient requirements. Both output current and voltage ripples are reduced with larger inductors but it takes longer to change the inductor current during load transients. Conversely smaller inductors results in lower DC copper losses but the AC

## POWER MANAGEMENT

## Application Information (Cont.)

core losses (flux swing) and the winding AC resistance losses are higher. A compromise is to choose the inductance such that peak-to-peak inductor ripplecurrent is $20 \%$ to $30 \%$ of the rated output load current or the inductor DC current. Assuming that the inductor current ripple (peak-to-peak) value is $\Delta \mathrm{I}_{\mathrm{L}}=\delta$ *ldc, the inductance value will then be:
$\mathrm{L}=\frac{\mathrm{V}_{\text {IN }}-\mathrm{V}_{\mathrm{O}}}{\mathrm{f}_{\mathrm{s}} \cdot \Delta \mathrm{I}_{\mathrm{L}}}\left(\frac{\mathrm{V}_{\mathrm{O}}+\mathrm{V}_{\mathrm{D}}}{\mathrm{V}_{\text {IN }}+\mathrm{V}_{\mathrm{D}}}\right)$ for Buck
$L=\frac{V_{\mathbb{I N}}}{f_{s} \bullet \Delta I_{\mathrm{L}}}\left(\frac{\left|V_{\mathrm{O}}\right|+V_{\mathrm{D}}}{\mathrm{V}_{\mathbb{I N}}+\left|V_{\mathrm{O}}\right|+\mathrm{V}_{\mathrm{D}}}\right)$ for Buck-Boost
The peak current in the inductor becomes $(1+\delta / 2) *$ Idc and the RMS current is:

$$
I_{\mathrm{L}, \mathrm{~ms}}=\mathrm{I}_{\mathrm{dc}} \sqrt{1+\frac{\delta^{2}}{12}}
$$

The Idc is the inductor average or DC current.
The following are to be considered when choosing inductors:
a) Inductor core material: For high efficiency applications above 350 KHz , ferrite, Kool-Mu and polypermalloy materials should be used. Low-cost powdered iron cores can be used for cost sensitive-applications below 350 KHz but with attendant higher core losses.
b) Select inductance value: Sometimes the calculated inductance value is not available off-the-shelf. The designer can choose the adjacent (larger) standard inductance value. The inductance varies with temperature and DC current. It is a good engineering practice to re-evaluate the resultant current ripple at the rated DC output current.
c) Current rating: The saturation current of the inductor should be at least 1.5 times of the peak inductor current under all conditions.

## Output Capacitor ( $\mathbf{C}_{\mathbf{o}}$ ) and $\mathbf{V}_{\text {out }}$ Ripple

The output capacitor provides output current filtering in steady state and serves as a reservoir during load transient. The output capacitor can be modeled as an ideal capacitor in series with its parasitic $\operatorname{ESR}\left(R_{\text {ess }}\right)$ and ESL ( $L_{\text {es }}$ ) (Figure 1).


Figure 1. An equivalent circuit of $C$ 。
If the current through the branch is $\mathrm{i}_{\mathrm{b}}(\mathrm{t})$, the voltage across the terminals will then be:

$$
v_{o}(t)=V_{o}+\frac{1}{C_{0}} \int_{0}^{t} i_{b}(t) d t+L_{\text {est }} \frac{d i_{b}(t)}{d t}+R_{\text {esr }} i_{b}(t)
$$

This basic equation illustrates the effect of ESR, ESL and $C_{o}$ on the output voltage.

The first term is the DC voltage across $C_{0}$ at time $t=0$. The second term is the voltage variation caused by the charge balance between the load and the converter output. The third term is voltage ripple due to ESL and the fourth term is the voltage ripple due to ESR. The total output voltage ripple is then a vector sum of the last three terms.

Since the inductor current is a triangular waveform in buck configuration with peak-to-peak value $\delta * I_{o}$, the ripple-voltage caused by inductor current ripples is:

$$
\Delta \mathrm{v}_{\mathrm{C}} \approx \frac{\delta \mathrm{I}_{0}}{8 \mathrm{C}_{0} \mathrm{f}_{\mathrm{s}}}
$$

the ripple-voltage due to ESL is:

$$
\Delta v_{\text {ESL }}=\mathrm{L}_{\text {est }} \mathrm{f}_{\mathrm{s}} \frac{\delta \mathrm{l}_{\mathrm{o}}}{\mathrm{D}}
$$

and the ESR ripple-voltage is:

$$
\Delta \mathrm{v}_{\text {ESR }}=\mathrm{R}_{\mathrm{esI}} \delta I_{0}
$$

Aluminum capacitors (e.g. electrolytic, solid OS-CON, POSCAP, tantalum) have high capacitances and low ESL's. The ESR has the dominant effect on the output ripple voltage. It is therefore very important to minimize the ESR.

## POWER MANAGEMENT

## Application Information (Cont.)

When determining the ESR value, both the steady state ripple-voltage and the dynamic load transient need to be considered. To keep the steady state output ripple-voltage $<\Delta \mathrm{V}_{\mathrm{o}}$, the ESR should satisfy:

$$
\mathrm{R}_{\mathrm{ess} 1}<\frac{\Delta \mathrm{V}_{\mathrm{o}}}{\delta \mathrm{I}_{0}}
$$

To limit the dynamic output voltage overshoot/ undershoot within $\alpha$ (say 3\%) of the steady state output voltage) from no load to full load, the ESR value should satisfy:

$$
\mathrm{R}_{\text {ess } 2}<\frac{\alpha V_{0}}{I_{0}}
$$

Then, the required ESR value of the output capacitors should be:

$$
R_{\text {est }}=\min \left\{R_{\text {ess } 1}, R_{\text {est } 2}\right\}
$$

The voltage rating of aluminum capacitors should be at least $1.5 \mathrm{~V}_{\mathrm{o}}$. The RMS current ripple rating should also be greater than:

$$
\frac{\delta I_{0}}{2 \sqrt{3}}
$$

Usually it is necessary to have several capacitors of the same type in parallel to satisfy the ESR requirement. The voltage ripple cause by the capacitor charge/ discharge should be an order of magnitude smaller than the voltage ripple caused by the ESR. To guarantee this, the capacitance should satisfy:

$$
C_{0}>\frac{10}{2 \pi f_{s} R_{\text {esr }}}
$$

Buck-boost converter has higher ripple current than buck in output. The RMS value is the most important factor to consider. It has to be less than the output capacitor ripple current rating.
The buck-boost output capacitor RMS current is:

$$
\begin{aligned}
\mathrm{I}_{\text {RMS_CAP }} & \approx \mathrm{I}_{\mathrm{O}} \sqrt{\frac{\mathrm{~V}_{\mathrm{O}}+\mathrm{V}_{\mathrm{d}}}{\mathrm{~V}_{\mathrm{IN}}}} \\
\Delta \mathrm{v}_{\text {ESR }} & =\mathrm{R}_{\text {est }} \cdot \mathrm{I}_{\mathrm{d}}
\end{aligned}
$$

where, $\mathrm{V}_{\mathrm{d}}$ and $\mathrm{I}_{\mathrm{d}}$ are rectifier forward voltage and current.
In many applications, several low ESR ceramic capacitors are added in parallel with the aluminum capacitors in order to further reduce ESR and improve high frequency decoupling. Because the values of capacitance and ESR are usually different in ceramic and aluminum capacitors,
the following remarks are made to clarify some practical issues.

Remark 1: High frequency ceramic capacitors may not carry most of the ripple current. It also depends on the capacitor value. Only when the capacitor value is set properly, the effect of ceramic capacitor low ESR starts to be significant.
For example, if a $10 \mu \mathrm{~F}, 4 \mathrm{~m} \Omega$ ceramic capacitor is connected in parallel with $2 \times 1500 \mu \mathrm{~F}, 90 \mathrm{~m} \Omega$ electrolytic capacitors, the ripple current in the ceramic capacitor is only about $42 \%$ of the current in the electrolytic capacitors at the ripple frequency. If a $100 \mu \mathrm{~F}, 2 \mathrm{~m} \Omega$ ceramic capacitor is used, the ripple current in the ceramic capacitor will be about 4.2 times of that in the electrolytic capacitors. When two $100 \mu \mathrm{~F}, 2 \mathrm{~m} \Omega$ ceramic capacitors are used, the current ratio increases to 8.3. In this case most of the ripple current flows in the ceramic decoupling capacitor. The ESR of the ceramic capacitors will then determine the output ripple-voltage.

Remark 2: The total equivalent capacitance of the filter bank is not simply the sum of all the paralleled capacitors. The total equivalent ESR is not simply the parallel combination of all the individual ESRs either. Instead they should be calculated using the following formulae.

$$
\begin{aligned}
& \mathrm{C}_{\text {eq }}(\omega):=\frac{\left(\mathrm{R}_{1 \mathrm{a}}+\mathrm{R}_{1 \mathrm{~b}}\right)^{2} \omega^{2} \mathrm{C}_{1 \mathrm{a}}{ }^{2} \mathrm{C}_{1 \mathrm{~b}}{ }^{2}+\left(\mathrm{C}_{1 \mathrm{a}}+\mathrm{C}_{1 \mathrm{~b}}\right)^{2}}{\left(\mathrm{R}_{1 \mathrm{ab}}{ }^{2} \mathrm{C}_{1 \mathrm{a}}+\mathrm{R}_{1 \mathrm{~b}}{ }^{2} \mathrm{C}_{1 \mathrm{~b}}\right) \omega^{2} \mathrm{C}_{1 \mathrm{a}} \mathrm{C}_{1 \mathrm{~b}}+\left(\mathrm{C}_{1 \mathrm{a}}+\mathrm{C}_{1 \mathrm{~b}}\right)} \\
& \mathrm{R}_{\mathrm{eq}}(\omega):=\frac{\mathrm{R}_{1 \mathrm{a}} \mathrm{R}_{1 \mathrm{~b}}\left(\mathrm{R}_{1 \mathrm{a}}+\mathrm{R}_{1 \mathrm{~b}}\right) \omega^{2} \mathrm{C}_{\mathrm{aa}}{ }^{2} \mathrm{C}_{1 \mathrm{~b}}{ }^{2}+\left(\mathrm{R}_{1 \mathrm{~b}} \mathrm{C}_{1 \mathrm{~b}}{ }^{2}+\mathrm{R}_{1 \mathrm{a}} \mathrm{C}_{1 \mathrm{a}}{ }^{2}\right)}{\left(\mathrm{R}_{1 \mathrm{a}}+\mathrm{R}_{1 \mathrm{~b}}\right)^{2} \omega^{2} \mathrm{C}_{1 \mathrm{a}}{ }^{2} \mathrm{C}_{1 \mathrm{~b}}{ }^{2}+\left(\mathrm{C}_{1 \mathrm{ab}}+\mathrm{C}_{1 \mathrm{~b}}\right)^{2}}
\end{aligned}
$$

where $R_{1 \mathrm{a}}$ and $C_{1 \mathrm{a}}$ are the ESR and capacitance of electrolytic capacitors, and $R_{1 b}$ and $C_{1 b}$ are the ESR and capacitance of the ceramic capacitors respectively. (Figure 2)


Figure 2. Equivalent RC branch.

## POWER MANAGEMENT

## Application Information (Cont.)

Req and Ceq are both functions of frequency. For rigorous design, the equivalent ESR should be evaluated at the ripple frequency for voltage ripple calculation when both ceramic and electrolytic capacitors are used. If $R_{1 a}=R_{1 b}$ $=R_{1}$ and $C_{1 a}=C_{1 b}=C_{1}$, then $R_{e q}$ and $C_{e q}$ will be frequencyindependent and

$$
R_{e q}=1 / 2 R_{1} \text { and } C_{\text {eq }}=2 C_{1}
$$

## Input Capacitor ( $\mathrm{C}_{\text {in }}$ )

The input supply to the converter usually comes from a pre-regulator. Since the input supply is not ideal, input capacitors are needed to filter the current pulses at the switching frequency. A simple buck converter is shown in Figure 3.


Figure 3. A simple model for the converter input
In Figure 3 the DC input voltage source has an internal impedance $R_{\text {in }}$ and the input capacitor $C_{i n}$ has an ESR of $\mathrm{R}_{\text {esr }}$. MOSFET and input capacitor current waveforms, ESR voltage ripple and input voltage ripple are shown in Figure 4.


It can be seen that the current in the input capacitor pulses with high di/dt. Capacitors with low ESL should be used. It is also important to place the input capacitor close to the MOSFETs on the PC board to reduce trace inductances around the pulse current loop.

The RMS value of the capacitor current is approximately

$$
\mathrm{I}_{\mathrm{Cin}}=\mathrm{I}_{0} \sqrt{\mathrm{D}\left[\left(1+\frac{\delta^{2}}{12}\right)\left(1-\frac{\mathrm{D}}{\eta}\right)^{2}+\frac{\mathrm{D}}{\eta^{2}}(1-\mathrm{D})\right]}
$$

The power dissipated in the input capacitors is then:

$$
P_{\text {Cin }}=I_{\text {Cin }}{ }^{2} R_{\text {esr }}
$$

For reliable operation, the maximum power dissipation in the capacitors should not result in more than $10^{\circ} \mathrm{C}$ of temperature rise. Many manufacturers specify the maximum allowable ripple current (RMS) rating of the capacitor at a given ripple frequency and ambient temperature. The input capacitance should be high enough to handle the ripple current. For higher power applications, multiple capacitors are placed in parallel to increase the ripple current handling capability.

Sometimes meeting tight input voltage ripple specifications may require the use of larger input capacitance. At full load, the peak-to-peak input voltage ripple due to the ESR is:

$$
\Delta \mathrm{v}_{\mathrm{ESR}}=\mathrm{R}_{\mathrm{esr}}\left(1+\frac{\delta}{2}\right) \mathrm{l}_{\mathrm{dc}}
$$

The peak-to-peak input voltage ripple due to the capacitor is:

$$
\Delta \mathrm{v}_{\mathrm{c}} \approx \frac{\mathrm{DI} \mathrm{l}_{\mathrm{dc}}}{\mathrm{C}_{\mathrm{in}} \mathrm{f}_{\mathrm{s}}}
$$

From these two expressions, $\mathrm{C}_{\mathbb{N}}$ can be found to meet the input voltage ripple specification.

## Power MOSFETs Selection

Main considerations in selecting the MOSFETs are power dissipation, cost and packaging. Switching losses and conduction losses of the MOSFETs are directly related to the total gate charge $\left(C_{g}\right)$ and channel on-resistance $\left(R_{d s(o n)}\right)$. In order to judge the performance of MOSFETs, the product of the total gate charge and on-resistance is used as a figure of merit (FOM). Transistors with the same FOM follow the same curve in Figure 5.

Figure 4. Typical waveforms at converter input.

## POWER MANAGEMENT

Application Information (Cont.)


Figure 5. Figure of Merit curves.
The closer the curve is to the origin, the lower is the FOM. This means lower switching loss or lower conduction loss or both. It may be difficult to find MOSFETs with both low $C_{g}$ and low $R_{d s(o n}$. Usually a trade-off between $R_{d s l o n}$ and $C_{g}$ has to be made.

MOSFET selection also depends on applications. In many applications, either switching loss or conduction loss dominates for a particular MOSFET. For buck and buckboost converters with high input to output voltage ratios, the MOSFET is hard switched but conducts with very low duty cycle. For such applications, MOSFETs with low $C_{g}$ should be used.

MOSFET power dissipation consists of:
a) conduction loss due to the channel resistance $R_{\text {ds(on) }}$,
b) switching loss due to the switch rise time $t_{r}$ and fall time $t_{f}$ and
c) the gate loss due to the gate resistance $R_{G}$.

The RMS value of the MOSFET switch current is calculated as:

$$
I_{\mathrm{arms}}=I_{\mathrm{dc}} \sqrt{D\left(1+\frac{\delta^{2}}{12}\right)}
$$

The conduction losses are then

$$
P_{\mathrm{tc}}=I_{\mathrm{Qrms}}{ }^{2} R_{\mathrm{ds}(0 \mathrm{n})}
$$

Idc is average inductor current. In buck converter, it is also load current. In buck-boost, it is load current divided by 1-D.
$R_{d s(o n)}$ varies with temperature and gate-source voltage. Curves showing $R_{\text {ds(on) }}$ variations can be found in
manufacturers' data sheet. From the FDS6675 datasheet, $\mathrm{R}_{\mathrm{ds}(0 n)}$ is less than $14 \mathrm{~m} \Omega$ when $\mathrm{V}_{\mathrm{gs}}$ is greater than 10V. However $R_{\text {ds(on) }}$ increases by $30 \%$ as the junction temperature increases from $25^{\circ} \mathrm{C}$ to $110^{\circ} \mathrm{C}$.

The switching losses can be estimated using the simple formula:

$$
\mathrm{P}_{\mathrm{ts}}=\frac{1}{2}\left(\mathrm{t}_{\mathrm{r}}+\mathrm{t}_{\mathrm{f}}\right)\left(1+\frac{\delta}{2}\right) \|_{\mathrm{dc}} \mathrm{~V}_{\mathrm{in}} \mathrm{f}_{\mathrm{s}}
$$

where $t_{r}$ is the rise time and $t_{f}$ is the fall time of the switching process. Different manufacturers have different definitions and test conditions for $t_{r}$ and $t_{f}$. To clarify these, we sketch the typical MOSFEf switching characteristics under clamped inductive mode in Figure 6.


Figure 6. MOSFET switching characteristics
In Figure 6,
$Q_{\text {gsi }}$ is the gate charge needed to bring the gate-to-source voltage $V_{g s}$ to the threshold voltage $V_{g_{s s}+t h}$,
$Q_{\mathrm{gs} 2}$ is the additional gate charge required for the switch current to reach its full-scale value $I_{d s}$ and
$Q_{g d}$ is the charge needed to charge gate-to-drain (Miller) capacitance when $V_{d s}$ is falling.
Switching losses occur during the time interval $\left[t_{1}, t_{3}\right]$. Defining $t_{r}=t_{3}-t_{1}$ and $t_{r}$ can be approximated as:

$$
\mathrm{t}_{\mathrm{r}}=\frac{\left(\mathrm{Q}_{\mathrm{gs} 2}+\mathrm{Q}_{\mathrm{gd}}\right) R_{\mathrm{gt}}}{\mathrm{~V}_{\mathrm{cc}}-\mathrm{V}_{\mathrm{gsp}}}
$$

where $R_{\mathrm{gt}}$ is the total resistance from the driver supply rail to the gate of the MOSFET. It includes the gate driver internal impedance $R_{\text {git }}$, external resistance $R_{g e}$ and the gate resistance $R_{g}$ within the MOSFET i.e.

$$
\mathrm{R}_{\mathrm{gt}}=\mathrm{R}_{\mathrm{gi}}+\mathrm{R}_{\mathrm{ge}}+\mathrm{R}_{\mathrm{g}}
$$

$\mathrm{V}_{\text {gsp }}$ is the Miller plateau voltage shown in Figure 11. Similarly an approximate expression for $t_{f}$ is:

Application Information (Cont.)

$$
\mathrm{t}_{\mathrm{f}}=\frac{\left(\mathrm{Q}_{\mathrm{gs} 2}+\mathrm{Q}_{\mathrm{gd}}\right) \mathrm{R}_{\mathrm{gt}}}{\mathrm{~V}_{\mathrm{gsp}}}
$$

Only a portion of the total losses ( $\mathrm{P}_{\mathrm{g}}=\mathrm{Q}_{\mathrm{g}} \mathrm{V}_{\mathrm{cc}} \mathrm{f}_{\mathrm{s}}$ ) is dissipated in the MOSFET package. Here Qg is the total gate charge specified in the datasheet. The power dissipated within the MOSFET package is:

$$
P_{t g}=\frac{R_{g}}{R_{g t}} Q_{g} V_{c c} f_{s}
$$

The total power loss of the top switch is then:

$$
P_{t}=P_{t c}+P_{t s}+P_{t g}
$$

If the input supply of the power converter varies over a wide range, then it will be necessary to weigh the relative importance of conduction and switching losses. This is because conduction losses are inversely proportional to the input voltage. Switching loss however increases with the input voltage. The total power loss of MOSFET should be calculated and compared for high-line and low-line cases. The worst case is then used for thermal design.

## Freewheeling Diode Selection

The Schottky diode is recommended as freewheeling diode in the both Buck and Buck-Boost applications. The diode conducts during the off-time. The diode voltage and current ratings are selected based on the peak reverse voltage, the peak current and average power dissipation. The following could be used to determine the diode reversed voltage:
$V_{D(R E V)}=V_{\mathbb{I N}}, I_{D(\text { PEAK })}=I_{O}+\frac{\Delta I_{L}}{2}, I_{D(A V G)}=I_{o} \frac{V_{\mathbb{I N}}-V_{O}}{V_{\mathbb{I}}+V_{D}}$ for Buck
$V_{D(R E V)}=V_{\mathbb{N}}+\left|V_{0}\right|, I_{D(P E A K)}=I_{0}\left(\frac{V_{\mathbb{I N}}+\left|V_{0}\right|+V_{D}}{V_{\mathbb{D}}}\right)+\frac{\Delta \mathrm{L}_{\mathrm{L}}}{2}, I_{(A V G)}=I_{0}$
for Buck - Boost

The most stressful condition for the diode occurs when the output is shorted. Under this condition, due to the $V_{\text {out }}=0$, the diode conducts at close to $100 \%$ duty cycle. Therefore, attention should be paid to the thermal condition when laying out a board.

Once the power losses ( $\mathrm{P}_{\text {loss }}$ ) for the MOSFET and freewheeling diode are known, thermal and package design at component and system level should be done to verify that the maximum die junction temperature
( $\mathrm{T}_{\mathrm{j}, \text { max }}$, usually $125^{\circ} \mathrm{C}$ ) is not exceeded under the worstcase condition. The equivalent thermal impedance from junction to ambient $\left(\theta_{\mathrm{j} a}\right)$ should satisfy:

$$
\theta_{\mathrm{ja}} \leq \frac{\mathrm{T}_{\mathrm{j}, \text { max }}-\mathrm{T}_{\mathrm{a}, \text { max }}}{\mathrm{P}_{\text {loss }}}
$$

$\theta_{\mathrm{ja}}$ depends on the die to substrate bonding, packaging material, the thermal contact surface, thermal compound property, the available effective heat sink area and the air flow condition (free or forced convection). Actual temperature measurement of the prototype should be carried out to verify the thermal design.

## Overload Protection and Hiccup

During start-up, the capacitor from the SS/EN pin to ground functions as a soft-start capacitor. After the converter starts and enters regulation, the same capacitor operates as an overload shutoff timing capacitor. As the load current increases, the cycle-bycycle current-limit comparator will first limit the inductor current. If the over-current persists for more than 32 consecutive switching cycles, the controller will shut off the MOSFETs. Meanwhile an internal 12 mA current source discharges the soft-start capacitor $\mathrm{C}_{\mathrm{ss}}$ connected to the SS/EN pin.

When the capacitor is discharged to 0.5 V, a $10 \mu \mathrm{~A}$ current source recharges the SS/EN capacitor to 0.9 V and driver stage is enabled. Then a 20uA current source continues to charge the soft-start capacitor. As the soft-start capacitor reaches 1.4 V , VREF will start to follow the softstart capacitor voltage until VREF $=0.5 \mathrm{~V}$. If overload persists, the controller will shut down the converter when the soft-start capacitor voltage exceeds 1.4 V . The converter will repeatedly start and shut off until it is no longer overloaded. This hiccup mode of overload protection is a form of foldback current limiting. The following calculations estimate the average inductor current when the converter output is shorted to the ground.
a) The time taken to charge the capacitor from 0.5 V to 0.9 V

$$
\mathrm{t}_{\mathrm{ssr} 1}=\mathrm{C}_{\mathrm{ss}} \frac{(0.9-0.5) \mathrm{V}}{10 \mathrm{uA}}
$$

If $C_{s s}=0.1 \mu \mathrm{~F}, t_{\mathrm{ssr} 1}$ is calculated as 4 ms .
b) The time to charge the capacitor from 0.9 V to 1.4 V (driver is enabled but output duty cycle is 0 )

## Application Information (Cont.)

$$
\mathrm{t}_{\mathrm{ssr} 2}=\mathrm{C}_{\mathrm{ss}} \frac{(1.4-0.9) \mathrm{V}}{20 \mu \mathrm{~A}}
$$

When $C_{S S}=0.1 \mu \mathrm{~F}, t_{\text {ssr2 }}$ is calculated as 2.5 ms . Note that during this period, the converter does not start switching until SS/EN reaches 1.4 V .
c) The effective start-up time is:

$$
\mathrm{t}_{\mathrm{sse}}=\frac{32}{200 \mathrm{KHz}}
$$

Assuming inductor current hitting current limit for 32 cycles after SS/EN reaches 1.4 V and $\mathrm{fs}=200 \mathrm{KHz}$. The average inductor current is then:

$$
I_{\text {Leff }}=I_{\text {LII }} \frac{t_{\text {sse }}}{t_{\text {sss1 }}+t_{\text {sss2 } 2}}
$$

$I_{\text {Leff }} \approx 0.025 I_{\text {LIM }}$ and is independent of the soft start capacitor value. The converter will not overheat in hiccup.

## Setting the Output Voltage

The non-inverting input of the error amplifier is brought out as a device pin (Pin 9) to which the user can connect Pin 4 or an external voltage reference. A simple voltage divider ( $R_{01}$ at top and $R_{02}$ at bottom) sets the converter output voltage. In buck converter, the voltage feedback gain ( $h=0.5 / V_{0}$ ) is related to the divider resistors value as:

$$
R_{02}=\frac{h}{1-h} R_{01}
$$

Once either $R_{01}$ or $R_{02}$ is chosen, the other can be calculated for the desired output voltage $V_{\text {. }}$. Since the number of standard resistance values is limited, the calculated resistance may not be available as a standard value resistor. As a result, there will be a set error in the converter output voltage. This non-random error is caused by the feedback voltage divider ratio. It cannot be corrected by the feedback loop.
The following table lists a few standard resistor combinations for realizing some commonly used output voltages.

| Vo (V) | $\mathbf{0 . 6}$ | 0.9 | $\mathbf{1 . 2}$ | $\mathbf{1 . 5}$ | 1.8 | 2.5 | 3.3 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $(1-\mathrm{h}) / \mathrm{h}$ | $\mathbf{0 . 2}$ | 0.8 | $\mathbf{1 . 4}$ | $\mathbf{2}$ | 2.6 | 4 | 5.6 |
| Ro1 (Ohm) | $\mathbf{2 0 0}$ | 806 | $\mathbf{1 . 4 K}$ | $\mathbf{2 K}$ | 2.61 K | 4.02 K | 5.62 K |
| Ro2 (Ohm) | $\mathbf{1 K}$ | 1 K | $\mathbf{1 K}$ | $\mathbf{1 K}$ | 1 K | 1 K | 1 K |

Only the voltages in boldface can be precisely set with standard 1\% resistors.
From this table, one may also observe that when the value

$$
\frac{1-h}{h}=\frac{V_{o}-0.5}{0.5}
$$

and its multiples fall into the standard resistor value chart ( $1 \%, 5 \%$ or so), it is possible to use standard value resistors to exactly set up the required output voltage value.

In buck-boost converter, output voltage is set by

$$
R_{o 2}=\frac{0.5}{V_{\mathrm{O}}} R_{\mathrm{o} 1}
$$

The input bias current of the error amplifier also causes an error in setting the output voltage. The inverting input bias currents of error amplifiers is -100nA. Since the non-inverting input is biased to 0.5 V in buck converter, the percentage error in the second output voltage will be $-100 \% \cdot(0.1 \mu \mathrm{~A}) \cdot R_{o 1} R_{02} /\left[0.5 \cdot\left(R_{o 1}+R_{o 2}\right)\right]$. To keep this error below $0.2 \%, R_{o 1} / / R_{o 2}<10 \mathrm{k} \Omega$.

## Loop Compensation

SC4508A is a current-mode controller. Current-mode control is a dual-loop control system in which the inductor peak current is loosely controlled by the inner currentloop. The higher gain outer loop regulates the output voltage. Since the current loop makes the inductor appear as a current source, the complex high-Q poles of the output LC networks is split into a dominant pole determined by the output capacitor and the load resistance and a high frequency pole. This pole-splitting property of current-mode control greatly simplifies loop compensation.

## POWER MANAGEMENT

## Application Information (Cont.)

The inner current-loop is unstable (sub-harmonic oscillation) unless the inductor current up-slope is steeper than the inductor current down-slope. For stable operation above $50 \%$ duty-cycle, a compensation ramp is added to the sensed-current. In the SC4508A the compensation ramp is made switching frequency dependent. The slope of the compensation ramp is:

$$
S_{e}=500 * f_{s} m V
$$

The slope of the internal compensation ramp is above the minimal slope requirement for current loop stability and is sufficient for all the applications. With the inner current loop stable, the output voltage is then regulated with the outer voltage feedback loop. A simplified equivalent circuit model of the buck converter with current mode control is shown in Figure 7.


Figure 7. A simple model of buck converter with current mode control.

The transconductance error amplifier (in the SC4508A) has a gain $\left(g_{m}\right)$ of $100 \mu \mathrm{~A} / \mathrm{V}$. The target of the compensation design is to select the compensation network consisting of $\mathrm{C}_{2}, \mathrm{C}_{3}$ and $\mathrm{R}_{2}$, along with the feedback resistors $R_{01}, R_{02}$ and the current sensing gain, such that the converter output voltage is regulated with satisfactory dynamic performance.
With the output voltage $\mathrm{V}_{\mathrm{o}}$ known, the feedback gain h and the feedback resistor values are determined using the equations given in the "Output Voltage Setting" section with:

$$
h=\frac{0.5}{V_{0}}
$$

For the rated output current $I_{0}$, the current sensing gain k is fixed as:

$$
k=\frac{1}{8 \cdot R_{S}}
$$

From Figure 7, the transfer function from the voltage error amplifier output ( $\mathrm{v}_{\mathrm{c}}$ ) to the converter output ( $\mathrm{v}_{\mathrm{o}}$ ) is:

$$
\frac{V_{0}(s)}{V_{c}(s)}:=G_{v c}(s)=k R_{o} \frac{1+\frac{s}{s_{\mathrm{z} 1}}}{1+\frac{\mathrm{s}}{\mathrm{~s}_{\mathrm{p} 1}}}
$$

where, the single dominant pole is:

$$
s_{p 1}=\frac{1}{\left(R_{o}+R_{\text {oest }}\right) C_{o}}
$$

and the zero due to the output capacitor ESR is:

$$
\mathrm{s}_{\mathrm{z} 1}=\frac{1}{R_{\text {oesr }} \mathrm{C}_{\mathrm{o}}}
$$

The dominant pole moves as output load varies. The controller transfer function (from the converter output $\left(v_{o}\right)$ to the voltage error amplifier output $\left(v_{c}\right)$ is:

$$
\mathrm{G}_{\mathrm{c}}(\mathrm{~s})=\frac{\mathrm{g}_{\mathrm{m}}}{\mathrm{~s}\left(\mathrm{C}_{2}+\mathrm{C}_{3}\right)} \frac{1+\frac{\mathrm{s}}{\mathrm{~s}_{\mathrm{z} 2}}}{1+\frac{\mathrm{s}}{\mathrm{~s}_{\mathrm{p} 2}}}
$$

where

$$
\mathrm{s}_{\mathrm{z} 2}=\frac{1}{\mathrm{R}_{2} \mathrm{C}_{2}}
$$

and

$$
\mathrm{s}_{\mathrm{p} 2}=\frac{1}{\mathrm{R}_{2} \frac{\mathrm{C}_{2} \mathrm{C}_{3}}{\mathrm{C}_{2}+\mathrm{C}_{3}}}
$$

The loop transfer function is then:

$$
\mathrm{T}(\mathrm{~s})=\mathrm{G}_{\mathrm{vc}}(\mathrm{~s}) \mathrm{G}_{\mathrm{c}}(\mathrm{~s}) \mathrm{h}
$$

To simplify design, we assume that $\mathrm{C}_{3} \ll \mathrm{C}_{2}, \mathrm{R}_{\text {oest }} \ll \mathrm{R}_{\mathrm{o}}$, selects $S_{p 1}=S_{z 2}$ and specifies the loop crossover frequency $\left(\mathrm{f}_{\mathrm{c}}\right)$. It is noted that the crossover frequency determines the converter dynamic bandwidth. With these

## POWER MANAGEMENT

## Application Information (Cont.)

assumptions, the controller parameters are determined as follows:

$$
\begin{gathered}
C_{2}=\frac{g_{\mathrm{m}} k R_{0}}{2 \pi f_{\mathrm{c}}} h \\
\mathrm{R}_{2}=\frac{\mathrm{R}_{0} \mathrm{C}_{0}}{\mathrm{C}_{2}}
\end{gathered}
$$

and

$$
\mathrm{C}_{3}=\frac{\mathrm{R}_{\text {oesr }} \mathrm{C}_{0}}{\mathrm{R}_{2}}
$$

For example, if $V_{0}=3.3 \mathrm{~V}, \mathrm{I}_{0}=2 \mathrm{~A}, \mathrm{f}_{\mathrm{s}}=300 \mathrm{kHz}, \mathrm{C}_{0}=100 \mathrm{uF}$, $R_{\text {oesr }}=10 \mathrm{~m} \Omega, R_{\mathrm{s}}=35 \mathrm{~m} \Omega$, one can calculate that::

$$
\begin{aligned}
& \mathrm{R}_{\mathrm{o}}=\frac{\mathrm{V}_{\mathrm{o}}}{\mathrm{I}_{\mathrm{o}}}=1.65 \Omega \\
& \mathrm{~h}=\frac{0.5}{\mathrm{~V}_{\mathrm{o}}}=0.152
\end{aligned}
$$

and

$$
\mathrm{k}=\frac{1}{8 \cdot \mathrm{R}_{\mathrm{s}}}=3.57
$$

If the converter crossover frequency is set around $1 / 10$ of the switching frequency, $f_{c}=30 \mathrm{kHz}$, the controller parameters then can be calculated as:

$$
\mathrm{C}_{2}=\frac{\mathrm{g}_{\mathrm{m}} k \mathrm{R}_{\mathrm{o}}}{2 \pi \mathrm{f}_{\mathrm{c}}} \mathrm{~h} \approx 23.6 \mathrm{nF}
$$

where, gm is the error amplifier transconductance gain (100 $\mu \Omega^{-1}$ ).

If we use $\mathrm{C}_{2}=22 \mathrm{nF}$,

$$
\mathrm{R}_{2}=\frac{\mathrm{R}_{0} \mathrm{C}_{0}}{\mathrm{C}_{2}}=7.5 \mathrm{k} \Omega
$$

use $R_{2}=7.5 \mathrm{k} \Omega$.
It is further calculated that:

$$
\mathrm{C}_{3}=\frac{\mathrm{R}_{\text {oesr }} \mathrm{C}_{0}}{\mathrm{R}_{2}} \approx 134 \mathrm{pF}
$$

use $\mathrm{C}_{3}=120 \mathrm{pF}$. The Bode plot of the loop transfer function (magnitude and phase) is shown in Figure 8.

## POWER MANAGEMENT

## Application Information (Cont.)

where, the single dominant pole is:

$$
s_{p 1}=\frac{1+D}{R_{o} C_{o}}
$$



Figure 9. A simple model of buck-boost converter with current mode control.
and the zero due to the output capacitor ESR is:

$$
\mathrm{s}_{\mathrm{z} 1}=\frac{1}{\mathrm{R}_{\mathrm{oesr}} \mathrm{C}_{0}}
$$

and the RHP zero associated to the topoly is:

$$
S_{z R H P}=\frac{(1-D)^{2} \cdot R_{0}}{D \cdot L}
$$

The dominant pole moves as input voltage and output load varies.
The controller transfer function (from the converter output $\left(v_{o}\right)$ to the voltage error amplifier output $\left(v_{c}\right)$ is:

$$
\mathrm{G}_{\mathrm{c}}(\mathrm{~s})=\frac{\mathrm{g}_{\mathrm{m}}}{\mathrm{~s}\left(\mathrm{C}_{2}+\mathrm{C}_{3}\right)} \frac{1+\frac{\mathrm{s}}{\mathrm{~s}_{\mathrm{z} 2}}}{1+\frac{\mathrm{s}}{\mathrm{~s}_{\mathrm{p} 2}}}
$$

where

$$
\mathrm{s}_{\mathrm{z} 2}=\frac{1}{\mathrm{R}_{2} \mathrm{C}_{2}}
$$

and

$$
\mathrm{s}_{\mathrm{p} 2}=\frac{1}{\mathrm{R}_{2} \frac{\mathrm{C}_{2} \mathrm{C}_{3}}{\mathrm{C}_{2}+\mathrm{C}_{3}}}
$$

The loop transfer function is then

$$
\mathrm{T}(\mathrm{~s})=\mathrm{G}_{\mathrm{vc}}(\mathrm{~s}) \mathrm{G}_{\mathrm{c}}(\mathrm{~s}) \mathrm{h}
$$

To simplify design, we assume that $\mathrm{C}_{3} \ll \mathrm{C}_{2}, \mathrm{R}_{\text {oess }} \ll \mathrm{R}_{\mathrm{o}}$, With these assumptions, the controller zero is placed at the converter dominant pole, the controller second pole is placed at the converter ESR zero or RHP zero depending on whichever is lower. The DC gain is finally adjusted for desired phase margin. The controller parameters are determined as following:
Assuming a DC gain $\omega_{\text {, }}$,

$$
\begin{gathered}
\mathrm{C}_{2}=\frac{\mathrm{g}_{\mathrm{m}}}{\omega_{1}} \\
\mathrm{R}_{2}=\frac{1}{\mathrm{C}_{2} \cdot \mathrm{~s}_{\mathrm{p} 1}}
\end{gathered}
$$

and

$$
C_{3}=\frac{1}{R_{2} \cdot s_{z 1}} \text { or } C_{3}=\frac{1}{R_{2} \cdot s_{z R H P}}
$$

For example, if $\mathrm{V}_{\mathrm{in}}=12 \mathrm{~V}, \mathrm{~V}_{0}=-12 \mathrm{~V}, \mathrm{I}_{0}=1 \mathrm{~A}, \mathrm{f}_{\mathrm{s}}=300 \mathrm{kHz}$, $D=0.51, C_{o}=100 u F, R_{\text {oesr }}=35 \mathrm{~m} \Omega, R_{s}=35 \mathrm{~m} \Omega$, one can calculate that::

$$
\begin{gathered}
R_{o}=\frac{V_{o}}{I_{o}}=12 \Omega \\
h=\frac{0.5}{V_{o}+0.5}=0.04
\end{gathered}
$$

Set $\omega_{1}=500$, the controller parameters then can be calculated as:

$$
\mathrm{C}_{2}=\frac{\mathrm{g}_{\mathrm{m}}}{\omega_{1}} \mathrm{~h} \approx 400 \mathrm{nF}
$$

where, gm is the error amplifier transconductance gain (100 $\mu \Omega^{-1}$ ).

If we use $\mathrm{C}_{2}=390 \mathrm{nF}$,

## Application Information (Cont.)

$$
\mathrm{R}_{2}=\frac{1}{\mathrm{~s}_{\mathrm{p} 1} \mathrm{C}_{2}} \approx 2.03 \mathrm{k} \Omega
$$

use $R_{2}=2 \mathrm{k} \Omega$.
Since $S_{2 R H P}<S_{21}$, it is further calculated that::

$$
\mathrm{C}_{3}=\frac{1}{\mathrm{R}_{2} \cdot \mathrm{~S}_{\mathrm{zRHP}}} \approx 2.92 \mathrm{nF}
$$

use $\mathrm{C}_{3}=3.3 \mathrm{nF}$. The Bode plot of the loop transfer function (magnitude and phase) is shown in Figure 10.


Figure 10. The loop transfer function Bode plot of the buck-boost example.
It is clear that the resulted crossover frequency is about 1 kHz with phase margin $90^{\circ}$.
In some initial prototypes, if the circuit noise makes the control loop jitter, it is suggested to use a bigger $C_{3}$ value than the calculated one here. Effectively, the converter
bandwidth is reduced in order to reject some high frequency noises. In the final working circuit, the loop transfer function should be measured using network analyzer and compared with the design to ensure circuit stability under different line and load conditions. The load transient response behavior is further tested and measured to meet the specification.

## Layout Guidelines

In order to achieve optimal electrical, thermal and noise performance for high frequency converters, attention must be paid to the PCB layouts. The goal of layout optimization is to place components properly and identify the high di/dt loops to minimize them. The following guideline should be used to ensure proper functions of the converters.

1. A ground plane is recommended to minimize noises and copper losses, and maximize heat dissipation.
2. Start the PCB layout by placing the power components first. Arrange the power circuit to achieve a clean power flow route. Put all the connections on one side of the PCB with wide copper filled areas if possible.
3. The VDD bypass capacitors should be placed next to the VDD and PGND, AGND pins respectively.
4. Separate the power ground from the signal ground. In SC4508A, the power ground PGND connection should make PFET driving current loop as small as possible. The signal ground AGND should be tied to the negative terminal of the output capacitor.
5. The trace connecting the feedback resistors to the output should be short, direct and far away from the noise sources such as switching node and switching components. Minimize the traces between OUT and the gates of the PFETs to reduce their impedance to drive the MOSFET.
6. Minimize the loop including input capacitors, top/ bottom MOSFETs. This loop passes high di/dt current. Make sure the trace width is wide enough to reduce copper losses in this loop.
7. Maximize the trace width of the loop connecting the inductor, PFET and the output capacitors.
8. Connect the ground of the feedback divider and the compensation components directly to the AGND pin of the SC4508A by using a separate ground trace. Then connect this pin to the ground of the output capacitor as close as possible.

POWER MANAGEMENT

## Evaluation Board Schematic, Buck



Bill of Materials

| Item | Quantity | Reference | Part | Manufacturer |
| :---: | :---: | :--- | :---: | :--- |
| 1 | 2 | C1,C2 | $47 \mathrm{uF} / 16 \mathrm{~V}$ | Sanyo P/N: 16TPB47M |
| 2 | 1 | C3 | 1 nF |  |
| 3 | 1 | C4 | 1 uF |  |
| 4 | 2 | C5,C7 | 0.1 uF |  |
| 5 | 1 | C6 | 330 pF |  |
| 6 | 2 | C8,C9 | $470 \mathrm{uF} / 6.3 \mathrm{~V}$ | Sanyo P/N: 16TPB470M |
| 7 | 1 | C10 | 2 nF |  |
| 8 | 1 | C11 | 2.7 nF |  |
| 9 | 1 | L1 | 10 uH |  |
| 10 | 1 | R1 | 0.09 |  |
| 11 | 1 | R2 | 10 |  |
| 12 | 1 | R4 | 20 K |  |
| 13 | 1 | R5 | 18.0 K |  |
| 14 | 1 | R6 | 2.0 K |  |
| 15 | 1 | R7 | Sem |  |
| 16 | 1 | U1 | SC4508A | Semtech Corp. |
| 17 | 1 | U2 | FDFS2P102A | Fairchild P/N: FDFS2P102A |

POWER MANAGEMENT
Evaluation Board Schematic, Buck-Boost


## Bill of Materials

| Item | Quantity | Reference | Part | Manufacturer |
| :---: | :---: | :---: | :---: | :---: |
| 1 | 3 | C1,C2,C8 | 47uF/16V | Sanyo P/N: 16TPB47M |
| 2 | 1 | C3 | 1 nF |  |
| 3 | 1 | C4 | 1uF |  |
| 4 | 2 | C5, C7 | 0.1 uF |  |
| 5 | 1 | C6 | 680pF |  |
| 6 | 1 | C9 | 100uF/6.3V |  |
| 7 | 1 | C10 | 100pF |  |
| 8 | 1 | C11 | 2.7 nF |  |
| 10 | 1 | L1 | 33uH |  |
| 11 | 1 | R1 | 0.06 |  |
| 12 | 1 | R2 | 100 |  |
| 13 | 1 | R4 | 20K |  |
| 14 | 1 | R5 | 4.99K |  |
| 15 | 1 | R6 | 499 |  |
| 16 | 1 | R7 | 10K |  |
| 19 | 1 | U1 | SC4508A | Semtech Corp. |
| 20 | 1 | U2 | Si4831DY | Vishay |

## POWER MANAGEMENT

## Typical Characteristics

Buck Converter Sartup

a: OUTPUT VOLTAGE, 5V/DIV
b: SS/EN PIN VOLTAGE, 5V/DIV
C: INDUCTOR CURRENT, 2A/DIV
D: VREF PIN VOLTAGE, 0.5V/DIV

## Buck CCM Operation



500nS/DIV
a: OUT PIN VOLTAGE, 10V/DIV
b: PHASE NODE VOLTAGE, 10V/DIV
c: INDUCTOR CURRENT, $200 \mathrm{~mA} /$ DIV

Buck Overcurrent Protection


10mS/DIV
a: OUT PIN VOLTAGE, 10V/DIV
b: SS/EN PIN VOLTAGE, 1V/DIV
c: INDUCTOR CURRENT, 2A/DIV

## Buck-Boost Converter Startup


a: OUTPUT VOLTAGE, 5V/DIV
b: SS/EN PIN VOLTAGE, 5V/DIV
C: INDUCTOR CURRENT, 2A/DIV
D: VREF PIN VOLTAGE, 0.5V/DIV

## Buck-Boost DCM Operation



500nS/DIV
a: OUT PIN VOLTAGE, 10V/DIV
b: PHASE NODE VOLTAGE, 10V/DIV
c: INDUCTOR CURRENT, 1A/DIV

Buck-Boost Overcurrent Protection


10mS/DIV
a: OUT PIN VOLTAGE, 10V/DIV
b: SS/EN PIN VOLTAGE, 1V/DIV
c: INDUCTOR CURRENT, 2A/DIV

POWER MANAGEMENT
Outline Drawing - MLPQ-12, $4 \times 4$


NOTES:

1. CONTROLLING DIMENSIONS ARE IN MILLIMETERS (ANGLES IN DEGREES).
2. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.

## Land Pattern - MLPQ-12, $4 \times 4$



| DIMENSIONS |  |  |
| :---: | :---: | :---: |
| DIM | INCHES | MILLIMETERS |
| C | $(.148)$ | $(3.75)$ |
| G | .106 | 2.70 |
| H | .091 | 2.30 |
| K | .091 | 2.30 |
| P | .031 | 0.80 |
| X | .016 | 0.40 |
| Y | .041 | 1.05 |
| Z | .189 | 4.80 |

NOTES:

1. THIS LAND PATTERN IS FOR REFERENCE PURPOSES ONLY CONSULT YOUR MANUFACTURING GROUP TO ENSURE YOUR COMPANY'S MANUFACTURING GUIDELINES ARE MET.

Contact Information

Semtech Corporation
Power Management Products Division 200 Flynn Road, Camarillo, CA 93012
Phone: (805)498-2111 FAX (805)498-3804

## X-ON Electronics

Largest Supplier of Electrical and Electronic Components
Click to view similar products for Switching Controllers category:
Click to view products by Semtech manufacturer:

Other Similar products are found below :
AZ7500EP-E1 NCP1218AD65R2G NCP1234AD100R2G NCP1244BD065R2G NCP1336ADR2G NCP6153MNTWG NCP81101BMNTXG
NCP81205MNTXG SJE6600 SG3845DM NCP4204MNTXG NCP6132AMNR2G NCP81102MNTXG NCP81203MNTXG
NCP81206MNTXG NX2155HCUPTR UBA2051C MAX8778ETJ+ NTBV30N20T4G NCP1015ST65T3G NCP1240AD065R2G
NCP1240FD065R2G NCP1361BABAYSNT1G NCP1230P100G NCP1612BDR2G NX2124CSTR SG2845M NCP81101MNTXG
TEA19362T/1J IFX81481ELV NCP81174NMNTXG NCP4308DMTTWG NCP4308DMNTWG NCP4308AMTTWG NCP1251FSN65T1G
NCP1246BLD065R2G NTE7154 NTE7242 LTC7852IUFD-1\#PBF LTC7852EUFD-1\#PBF MB39A136PFT-G-BND-ERE1
NCP1256BSN100T1G LV5768V-A-TLM-E NCP1365BABCYDR2G NCP1365AABCYDR2G MCP1633T-E/MG MCP1633-E/MG
NCV1397ADR2G NCP1246ALD065R2G AZ494AP-E1

