

## SX9210

PerSe<sup>™</sup> Control, Low Power 3-ch. Human Sensor

#### **WIRELESS & SENSING PRODUCTS**

#### **Features**

- ~1.8V Input Supply Voltage
- Up to 3 Capacitive Sensor Inputs
  - Patented Smart Sense Engine
  - Capacitance Resolution down to 0.008fF
  - Capacitance Offset Compensation up to 75pF
  - Advanced Temperature Compensation
- Automatic Calibration
- Ultra Low Power Consumption
  - Active Mode: 22 uA
  - Doze Mode: 6 uA
  - Sleep Mode: 1.75 uA
- 400kHz I2C Serial Interface
  - 2 Sub-Addresses Selectable by Pin
- Programmable Interrupt or Real-Time Status Pin
- Two Reset Sources: POR, Soft Reset
- -40°C to +85°C Operation
- Compact Size: 0.92 x 1.69 mm WLCSP package
- Pb & Halogen Free, RoHS/WEEE compliant

### **Applications**

- Wearables
- Hearables

#### Description

The SX9210 is a capacitive controller used in wearable and hearable applications where package size, power consumption and small sensors are of special importance.

The SX9210 can use any of its three sensor inputs along with its Smart Sense Engine for features such as in-ear detection, on-table detection and proximity detection to intelligently power on/off, play/pause, change volume, as well as many other features specific for wearable/hearable applications.

Operating directly from an input supply voltage of 1.7 to 2V, the SX9210 outputs its data via I2C serial bus. The I2C serial communication bus port is compatible with 1.8V host control to report body detection/proximity and to facilitate parameter settings adjustment. Upon detection, the NIRQ output asserts, enabling the user to either determine the relative proximity distance, or simply obtain an indication of the type of detection.

The SX9210 includes an on-chip auto-calibration controller that regularly performs sensitivity adjustments to maintain peak performance over a wide variation of temperature, humidity and noise environments, providing simplified product development and enhanced performance.

### **Typical Application Circuit**



### **Table of Contents**

| 1. General Description                              |
|-----------------------------------------------------|
| 1.1. Pin Diagram                                    |
| 1.2. Marking Information                            |
| 1.3. Pin Description                                |
| 2. Electrical Characteristics                       |
| 2.1. Absolute Maximum Ratings7                      |
| 2.2. Operating Conditions                           |
| 2.3. Thermal Characteristics                        |
| 2.4. Electrical Specifications                      |
| 3. Proximity Sensing Interface10                    |
| 3.1. Introduction                                   |
| 3.2. Scan Period                                    |
| 3.3. Analog Front-End (AFE)11                       |
| 3.3.1. Capacitive Sensing Basics                    |
| 3.3.2. AFE Block-Diagram                            |
| 3.3.3. Capacitance-to-Voltage Conversion (C-to-V)13 |
| 3.3.4. Shield Control                               |
| 3.3.5. Offset Compensation                          |
| 3.3.6. Analog-to-Digital Conversion (ADC)14         |
| 3.4. Digital Processing                             |
| 3.4.1. Overview                                     |
| 3.4.2. PROXRAW Update                               |
| 3.4.3. PROXUSEFUL Update                            |
| 3.4.4. PROXAVG Update                               |
| 3.4.5. PROXDIFF Update                              |
| 3.4.6. PROXSTAT Update                              |
| 3.5. Host Operation                                 |
| 3.6. Operational Modes                              |
| 3.6.1. Active                                       |
| 3.6.2. Doze                                         |

www.semtech.com

| 3.6.3. Sleep                                |
|---------------------------------------------|
| 4. Smart Sense Engine                       |
| 4.1. Introduction                           |
| 4.2. Sensor Design                          |
| 4.3. Processing                             |
| 5. I2C Interface                            |
| 5.1. Introduction                           |
| 5.2. I2C Write                              |
| 5.3. I2C Read                               |
| 6. Reset                                    |
| 6.1. Power-Up                               |
| 6.2. Software Reset                         |
| 7. Interrupt                                |
| 7.1. Power-Up                               |
| 7.2. Assertion And Clearing                 |
| 8. Registers                                |
| 9. Application Information                  |
| 9.1. Typical Application Circuit            |
| 9.2. External Components Recommended Values |
| 10. Packaging Information45                 |
| 10.1. Outline Drawing                       |
| 10.2. Land Pattern                          |

#### **Ordering Information**

| Part Number               | Package   | Marking |
|---------------------------|-----------|---------|
| SX9210ICSTRT <sup>1</sup> | WLCSP-8   | A2N5    |
| SX9210EVKA                | Eval. Kit | -       |

<sup>1</sup> 3000 Units/reel

Table 1: Ordering Information

# **1. General Description**

## 1.1. Pin Diagram



Figure 1: Pin Diagram

## 1.2. Marking Information



## xxxx = Lot Number

Figure 2: Marking Information

www.semtech.com

# 1.3. Pin Description

|        |      | -                    |                                                              |
|--------|------|----------------------|--------------------------------------------------------------|
| Number | Name | Туре                 | Description                                                  |
| A2     | VDD  | Power                | Power Supply, requires decoupling capacitor.                 |
| A4     | GND  | Ground               | Ground.                                                      |
| A3     | CS0  | Analog               | Secondary Capacitive Sensor Input                            |
| B4     | CS1  | Analog               | Primary Capacitive Sensor Input                              |
| B3     | CS2  | Analog               | Primary Capacitive Sensor Input or I2C Sub-Address Input.    |
| A1     | SCL  | Digital Input        | I2C Clock, requires pull-up resistor.                        |
| B1     | SDA  | Digital Input/Output | I2C Data, requires pull-up resistor.                         |
| B2     | NIRQ | Digital Input/Output | Interrupt Output and Pause Input, requires pull-up resistor. |

Table 2: Pin Description

# 2. Electrical Characteristics

# 2.1. Absolute Maximum Ratings

Stresses above the values listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these, or any other conditions beyond the "Operating Conditions", is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability and proper functionality.

| Parameter                        | Symbol            | Min  | Max                  | Unit |
|----------------------------------|-------------------|------|----------------------|------|
| Supply Voltage                   | V <sub>DD</sub>   | -0.5 | 2.2                  |      |
| Pull-up Voltage                  | V <sub>PULL</sub> | -0.5 | 3.9                  | V    |
| Input Voltage (non-supply pins)  | V <sub>IN</sub>   | -0.5 | V <sub>DD</sub> +0.3 |      |
| Input Current (non-supply pins)  | l <sub>in</sub>   | -10  | 10                   | mA   |
| Operating Junction Temperature   | Тјст              | -40  | 125                  |      |
| Reflow Temperature               | T <sub>RE</sub>   | -    | 260                  | °C   |
| Storage Temperature              | T <sub>STOR</sub> | -50  | 150                  |      |
| ESD HBM (ANSI/ESDA/JEDEC JS-001) | ESDнвм            | 8    | -                    | kV   |

#### Table 3: Absolute Maximum Ratings

### 2.2. Operating Conditions

| Parameter           | Symbol          | Min | Мах | Unit |
|---------------------|-----------------|-----|-----|------|
| Supply Voltage      | V <sub>DD</sub> | 1.7 | 2   | V    |
| Ambient Temperature | TA              | -40 | 85  | °C   |

#### Table 4: Operating Conditions

Note: VDD and VPULL are fully independent, i.e. can be turned ON/OFF separately and in any sequence without creating any leakage current.

### 2.3. Thermal Characteristics

| Parameter                                             | Symbol          | Typical | Unit |
|-------------------------------------------------------|-----------------|---------|------|
| Thermal Resistance - Junction to Air (Static Airflow) | θ <sub>JA</sub> | 120     | °C/W |

#### Table 5: Thermal Characteristics

Note:  $\theta_{JA}$  is calculated from a package in still air, mounted to 3" x 4.5", 4-layer FR4 PCB per JESD51 standards.

# 2.4. Electrical Specifications

All values are valid within the full operating conditions unless otherwise specified. Typical values are given for  $T_A = +25^{\circ}$ C,  $V_{DD}=1.8V$  unless otherwise specified.

| Parameter                                              | Symbol              | Conditions                                                                 | Min                    | Тур.    | Мах                           | Unit |  |
|--------------------------------------------------------|---------------------|----------------------------------------------------------------------------|------------------------|---------|-------------------------------|------|--|
| Current Consumption                                    |                     | · · · · · · · · · · · · · · · · · · ·                                      |                        |         |                               |      |  |
| Sleep (no phase enabled)                               | I <sub>SLEEP</sub>  | Power down. (I2C listening)<br>PHEN = 0000                                 | -                      | 1.75    | 5                             |      |  |
| Doze                                                   | I <sub>DOZE</sub>   | SCANPERIOD = 400ms<br>FREQ = 100kHz<br>RESOLUTION = 64<br>PHEN = 0001      | -                      | 6       | 14                            | uA   |  |
| Active                                                 | I <sub>ACTIVE</sub> | SCANPERIOD = 30ms<br>FREQ = 100kHz<br>RESOLUTION = 64<br>PHEN = 0001       | -                      | 22      | 45                            | 15   |  |
| Capacitive Sensing Interface                           |                     |                                                                            |                        |         |                               |      |  |
| Measurement Range                                      | C <sub>RANGE</sub>  | AGAIN=1000,<br>GAIN01/23=001                                               | -                      | +/-2.65 | -                             | pF   |  |
|                                                        | N <sub>BIT</sub>    |                                                                            | -                      | 16      | -                             | bits |  |
| Measurement Resolution                                 | C <sub>RES</sub>    | AGAIN=0110,<br>GAIN01/23=100                                               | -                      | 0.008   | -                             | fF   |  |
| Nominal Sampling Frequencies                           | Fs                  | Programmable with FREQ01/23                                                | 4.63                   | -       | 250                           | kHz  |  |
| Nominal Scan Periods                                   | T <sub>SCAN</sub>   | Programmable with SCANPERIOD                                               | -*                     | -       | 4000                          | ms   |  |
| Sampling & Scan Frequencies<br>Trim Accuracy           | F <sub>Trim</sub>   | Around Nominal Values.<br>T <sub>A</sub> = +25°C, $V_{DD}$ =1.8V.          | -4                     | -       | +4                            | %    |  |
| Sampling & Scan Frequencies<br>Temperature Dependency  | $F_{Temp}$          | Around Trim Result. Full T <sub>A</sub> range, V <sub>DD</sub> =1.8V.      | -                      | +/-1    | -                             | %    |  |
| Sampling & Scan Frequencies V <sub>DD</sub> Dependency | F <sub>VDD</sub>    | Around Trim Result.<br>T <sub>A</sub> = +25°C, Full V <sub>DD</sub> range. | -                      | +/-0.6  | -                             | %    |  |
| External DC Cap. to Ground per<br>Measurement Phase    | C <sub>DC</sub>     |                                                                            | -                      | -       | 75                            | pF   |  |
| Outputs: SDA, NIRQ                                     |                     |                                                                            |                        |         |                               |      |  |
| Output Low Current                                     | I <sub>OL04</sub>   | $V_{OL} \le 0.32V$                                                         | 3                      | -       | -                             | mA   |  |
|                                                        | I <sub>OL06</sub>   | $V_{OL} \le 0.6V$                                                          | 6                      | -       | -                             | ША   |  |
| Inputs: SCL, SDA, NIRQ                                 |                     |                                                                            |                        |         |                               |      |  |
| Input High Voltage                                     | V <sub>IH</sub>     |                                                                            | 0.7 x V <sub>DD</sub>  | -       | 3.6                           | V    |  |
| Input Low Voltage                                      | V <sub>IL</sub>     |                                                                            | -0.5                   | -       | $0.3 \text{ x V}_{\text{DD}}$ | v    |  |
| Input Leakage Current                                  | ١L                  |                                                                            | -1                     | -       | 1                             | uA   |  |
| Hysteresis                                             | V <sub>HYS</sub>    |                                                                            | 0.04 x V <sub>DD</sub> | -       | -                             | V    |  |
| Miscellaneous                                          | ·<br>1              |                                                                            | · · ·                  |         | •                             |      |  |
| Power-up Time                                          | T <sub>POR</sub>    | determined by the total measurement time                                   | -                      | -       | 1                             | ms   |  |

Min is achieved when SCANPERIOD=00000 and determined by the total measurement time.

**Table 6: Electrical Specifications** 

| Parameter                               | Symbol                                      | Conditions | Min    | Typ  | Max   | Unit |  |  |  |  |
|-----------------------------------------|---------------------------------------------|------------|--------|------|-------|------|--|--|--|--|
|                                         | -                                           |            | IVIIII | Тур. | IVIAX | onit |  |  |  |  |
| 12C Timing Specifications (C            | 2C Timing Specifications (Cf. figure below) |            |        |      |       |      |  |  |  |  |
| SCL clock frequency                     | fscl                                        |            | -      | -    | 400   | kHz  |  |  |  |  |
| SCL low period                          | tLOW                                        |            | 1.3    | -    | -     |      |  |  |  |  |
| SCL high period                         | tніgн                                       |            | 0.6    | -    | -     |      |  |  |  |  |
| Data setup time                         | tsu;dat                                     |            | 0.1    | -    | -     |      |  |  |  |  |
| Data hold time                          | thd;dat                                     |            | 0      | -    | -     |      |  |  |  |  |
| Repeated start setup time               | t <sub>SU;STA</sub>                         |            | 0.6    | -    | -     |      |  |  |  |  |
| Start condition hold time               | t <sub>HD;STA</sub>                         |            | 0.6    | -    | -     | us   |  |  |  |  |
| Stop condition setup time               | t <sub>su;sto</sub>                         |            | 0.6    | -    | -     |      |  |  |  |  |
| Bus free time between stop<br>and start | t <sub>BUF</sub>                            |            | 1.3    | -    | -     |      |  |  |  |  |
| Data valid time                         | t <sub>VD;DAT</sub>                         |            | -      | -    | 0.9   |      |  |  |  |  |
| Data valid acknowledge time             | t <sub>vd;ACK</sub>                         |            | -      | -    | 0.9   |      |  |  |  |  |
| Input glitch suppression                | tsp                                         | Note 1     | -      | -    | 50    | ns   |  |  |  |  |

Note 1: Minimum glitch amplitude is 0.7V<sub>DD</sub> at High level and Maximum 0.3V<sub>DD</sub> at Low level.

Table 7: I2C Timing Specifications



# 3. Proximity Sensing Interface

## 3.1. Introduction

The purpose of the proximity sensing interface is to detect when a conductive object (usually a body part i.e. finger, palm, face, etc) is in the proximity of the system. Note that proximity sensing can be done through the air or through a solid (typically plastic) overlay (also called "touch" sensing).

The chip's proximity sensing interface is based on capacitive sensing technology. An overview is given the in figure below.



Figure 4: Proximity Sensing Interface Overview

- The sensor can be a simple copper area on a PCB or FPC for example. Its capacitance (to ground) will vary when a conductive object is moving in its proximity.
- The optional shield can also be a simple copper area on a PCB or FPC below/under/around the sensor. It is used to protect the sensor against potential surrounding noise sources and improve its global performance. It also brings directivity to the sensing, for example sensing objects approaching from top only.
- The analog front-end (AFE) performs the raw sensor's capacitance measurement and converts it into a digital value. It also controls the shield. See §3.3 for more details.
- The digital processing block computes the raw capacitance measurement from the AFE and extracts a binary information PROXSTAT corresponding to the proximity status, i.e. object is "Far" or "Close". It also triggers AFE operations (compensation, etc). See §3.4 for more details.

### 3.2. Scan Period

To save power and since the proximity event is slow by nature, the chip will awake regularly at every programmed scan period (SCANPERIOD) to first sense sequentially each of the enabled phases (PHEN, up to 4) and then process new proximity samples/info. The chip will be in idle mode most of the time. This is illustrated in figure below.



Figure 5: Proximity Sensing Sequencing

The sensing and processing durations vary with the number of phases enabled, the sampling frequency, and the resolution programmed. During the Idle state, the chip's analog circuits are turned off. Upon expiry of the idle timer, a new scan period cycle begins.

The scan period determines the minimum reaction time (actual/final reaction time also depends on debounce and filtering settings) and can be programmed from typ. 2ms to 4s.

# 3.3. Analog Front-End (AFE)

### 3.3.1. Capacitive Sensing Basics

Capacitive sensing is the art of measuring a small variation of capacitance in a noisy environment. As mentioned above, the chip's proximity sensing interface is based on capacitive sensing technology. In order to illustrate some of the user choices and compromises required when using this technology it is useful to understand its basic principles.

To illustrate the principle of capacitive sensing we will use the simplest implementation where the sensor is a copper plate on a PCB.

The figure below shows a cross-section and top view of a typical capacitive sensing implementation. The sensor connected to the chip is a simple copper area on top layer of the PCB. It is usually surrounded (shielded) by ground for noise immunity (shield function) but also indirectly couples via the ground areas of the rest of the system (PCB ground traces/planes, housing, etc). For obvious reasons (design, isolation, robustness ...) the sensor is stacked behind an overlay which is usually integrated in the housing of the complete system.



Figure 6: Typical Capacitive Sensing Implementation

When the conductive object to be detected (finger/palm/face, etc) is not present, the sensor only sees an inherent capacitance value  $C_{Env}$  created by its electrical field's interaction with the environment, in particular with ground areas.

When the conductive object (finger/palm/face, etc) approaches, the electrical field around the sensor will be modified and the total capacitance seen by the sensor increased by the user capacitance C<sub>User</sub>. This phenomenon is illustrated in the figure below.



Figure 7: Proximity Effect on Electrical Field and Sensor Capacitance

The challenge of capacitive sensing is to detect this relatively small variation of  $C_{Sensor}$  ( $C_{User}$  usually contributes for a few percent only) and differentiate it from environmental noise ( $C_{Env}$  also slowly varies together with the environment characteristics like temperature, etc). For this purpose, the chip integrates an auto offset compensation mechanism which dynamically monitors and removes the  $C_{Env}$  component to extract and process  $C_{User}$  only. See §3.3.5 for more details.

In first order,  $C_{User}$  can be estimated by the formula below:

$$C_{User} = \frac{\varepsilon_{o} \cdot \varepsilon_{r} \cdot A}{d}$$

A is the common area between the two electrodes hence the common area between the user's finger/palm/face and the sensor.

*d* is the distance between the two electrodes hence the proximity distance between the user and the system.

 $\varepsilon_{a}$  is the free space permittivity and is equal to 8.85 10e-12 F/m (constant)

 $\mathcal{E}_r$  is the dielectric relative permittivity.

Typical permittivity of some common materials is given in the table below.

| Material      | Typical $\mathcal{E}_r$ |
|---------------|-------------------------|
| Glass         | 8                       |
| FR4           | 5                       |
| Acrylic Glass | 3                       |
| Wood          | 2                       |
| Air           | 1                       |

#### Table 8: Typical Permittivity of Some Common Materials

From the discussions above we can conclude that the most robust and efficient design will be the one that minimizes  $C_{Env}$  value and variations while improving  $C_{User}$ .

#### 3.3.2. AFE Block-Diagram



Figure 8: Analog Front-End Block Diagram

### 3.3.3.Capacitance-to-Voltage Conversion (C-to-V)

The sensitivity of the interface is determined by RANGE and GAIN parameters.

FREQ defines the operating frequency of the interface.

### 3.3.4. Shield Control

When not being measured, any CSx pin can be used as a shield (CSG).

### 3.3.5. Offset Compensation

Offset compensation consists of performing a one-time measurement of  $C_{Env}$  and subtracting it from the total capacitance  $C_{Sensor}$  in order to feed the ADC with the closest contribution of  $C_{User}$  only.



Figure 9: Offset Compensation Block Diagram

The ADC input  $C_{User}$  is the total capacitance  $C_{Sensor}$  to which  $C_{Env}$  is subtracted.

There are three possible compensation sources which are illustrated in the figure below. When set to 1 by any of these sources, COMPSTAT will only be reset once the compensation is completed.



Figure 10: Main Compensation Request Sources

- <u>PHEN</u>: a compensation is automatically requested for a measurement phase on the rising edge of its PHEN bit.
- <u>I2C:</u> a compensation for one or more phases can be manually requested anytime by the host through I2C interface by writing a 1 into COMPSTAT bit(s).
- <u>AVGTHRESH</u>: a compensation for the relevant phase only, can be automatically requested if it is detected that C<sub>Env</sub> has drifted beyond a predefined range programmed by the host.

Please note that the compensation request flag can be set anytime but the compensation itself is always done at the beginning of a scan period to keep all parameters coherent.

Also, when compensation occurs, PROXDIFF is reset and hence all compensated phases' PROXSTAT flags turn OFF (i.e. no proximity detected) independently from the user's potential actual presence (except if start-up detection is enabled).

### 3.3.6. Analog-to-Digital Conversion (ADC)

An ADC is used to convert the analog capacitance information into a digital word PROXRAW.

# 3.4. Digital Processing

### 3.4.1.Overview

The main purpose of the digital processing block is to convert the raw capacitance information coming from the AFE (PROXRAW) into a robust and reliable digital flag (PROXSTAT) indicating if something is within range of the proximity sensor.

The offset compensation performed in the AFE is a one-time measurement. However, the environment capacitance  $C_{Env}$  may vary with time (temperature, nearby objects, etc). Hence, in order to get the best estimation of  $C_{User}$  (PROXDIFF), the digital processing block dynamically tracks and subtracts  $C_{Env}$  variations. This is performed by filtering PROXUSEFUL to extract its slow variations (PROXAVG).

PROXDIFF is then compared to user programmable threshold (PROXTHRESH) to extract PROXSTAT flag.



Figure 11: Digital Processing Block Diagram

The digital processor sequence (for all enabled channels) is illustrated in figure below. At every scan period wake-up, the block updates sequentially PROXRAW, PROXUSEFUL, PROXAVG, PROXDIFF and PROXSTAT before going back to Idle mode.



Figure 12: Digital Processor Sequence

The digital processing block also updates COMPSTAT (set when compensation is currently pending execution or completion).

### 3.4.2. PROXRAW Update

PROXRAW update consists mainly of starting the AFE and waiting for the new PROXRAW values (one for each phase) to be ready. If compensation was pending it is performed first.



Figure 13: PROXRAW Update

Note that PROXRAW is not available in the "Phase Data Readback" section of the registers. If needed, it can be observed by disabling the raw filter (RAWFILT) and reading PROXUSEFUL.

### 3.4.3. PROXUSEFUL Update

PROXUSEFUL update consists of filtering PROXRAW upfront to remove its high frequencies components (system noise, interferer, etc) and extract only user activity (few Hz max) and slow environment changes.



Figure 14: PROXUSEFUL Update

F(PROXRAW; PROXUSEFUL[n-1]; RAWFILT) = (1 - RAWFILT).PROXRAW + RAWFILT.PROXUSEFUL[n-1].

### 3.4.4. PROXAVG Update

PROXAVG update consists of averaging PROXUSEFUL to ignore its "fast" variations (i.e. user finger/palm/hand) and extract only the very slow variations of environment capacitance C<sub>Env</sub>.

One can program a debounced threshold (AVGTHRESH/AVGDEB) to define a range within which PROXAVG can vary without triggering compensation (i.e. small acceptable environment drift).

Large positive values of PROXUSEFUL are considered as normal (user finger/hand/head) but large negative values are considered abnormal and should be compensated quickly. For this purpose, the averaging filter coefficient can be set independently for positive and negative variations via AVGPOSFILT and AVGNEGFILT. Typically, AVGPOSFILT > AVGNEGFILT to filter out (abnormal) negative events faster.

To prevent PROXAVG from being "corrupted" by user activity (it should only reflect environmental changes) it is frozen when proximity is detected.



Figure 15: PROXAVG vs Proximity Event



Figure 16: PROXAVG Update

F(PROXUSEFUL ; PROXAVG[n-1] ; AVGxxxFILT) = (1 - AVGxxxFILT).PROXUSEFUL + AVGxxxFILT.PROXAVG[n-1]

xxx = POS or NEG

#### 3.4.5. PROXDIFF Update

PROXDIFF update consists of the complementary operation i.e. subtracting PROXAVG to PROXUSEFUL to ignore slow capacitances variations (C<sub>Env</sub>) and extract only user related variations i.e. C<sub>User</sub>.



Figure 17: PROXDIFF Update

#### 3.4.6.PROXSTAT Update

PROXSTAT update consists of taking PROXDIFF information ( $C_{User}$ ), comparing it with a user programmable threshold PROXTHRESH and finally updating PROXSTAT accordingly. When PROXSTAT=1, PROXAVG is typically frozen to prevent the user proximity signal from being absorbed into  $C_{Env}$ .



Figure 18: PROXSTAT Update

### 3.5. Host Operation

An interrupt can be triggered when the user is detected as "close" (in range), detected as "far" (out of range), or both (CLOSEANYIRQEN, FARANYIRQEN).





An interrupt can also be triggered at the end of each scan period's conversion, indicating to the host when the proximity sensing block is running (CONVDONEIRQEN). This may be used by the host to synchronize noisy system operations or to read phase data (PROXUSEFUL, PROXAVG, and PROXDIFF) synchronously for monitoring purposes.





In both cases above, an interrupt can also be triggered at the end of compensation (COMPDONEIRQEN).

### 3.6. Operational Modes

#### 3.6.1.Active

Active mode has short scan periods, typically 100ms. In this mode, all enabled phases are scanned and information data is processed within this interval. The Active scan period is user configurable (SCANPERIOD).

#### 3.6.2.Doze

In some applications, the reaction/sensing time needs to be fast when the user is present (proximity detected), but can be slow when no detection has occurred for some time.

The Doze mode, when enabled (DOZEPERIOD), allows the chip to automatically switch between a fast scan period (SCANPERIOD) during proximity detection and a slow scan period (DOZEPERIOD) when no proximity is detected. This enables a lower average power consumption at the expense of longer reaction times.

As soon as proximity is detected on any phase, the chip will automatically switch to Active mode. Conversely when it has not detected an object for DOZEPERIOD, it will automatically switch to Doze mode.

#### 3.6.3.Sleep

Sleep mode can be entered by disabling all phases (PHEN=0000). It places the chip in its lowest power mode, with scanning completely disabled and idle period set to continuous. In this mode, only the I2C serial bus is active. Enabling any phase will make the chip leave Sleep mode (for Doze if enabled, else Active mode).

Additionally, Sleep mode can also be entered by using PAUSECTRL, PAUSEIRQEN and PAUSEPINEN. But unlike using PHEN, this will not generate any compensation when Active mode is re-entered.

# 4. Smart Sense Engine

# 4.1. Introduction

In addition to the proximity sensing interface, the SX9210 also embeds the world's first Smart Sense Engine which is able to discriminate **at a distance** between proximity generated by low permittivity (table) and high permittivity objects (body).

Typical capacitive sensing solutions are not able to discriminate between proximity detection generated when the sensor sees a table versus proximity detection do to human presence. This may prove useful in cases like conserving battery power (for example), where a watch would go to sleep if put on the table but be at full power when the user wears it.

The SX9210's Smart Sense Engine can be very useful in rejecting unwanted detections generated non user options (lower permittivity). Hence offering a significantly better user experience as well as more control over various functions.

## 4.2. Sensor Design

In order to use the SX9210's Smart Sense Engine, the sensor design should follow a few rules, which are described in this section and corresponding application note.

A Smart Sensor is physically made of two sensors (outer and inner) PH1 (CS1 pin) and PH2 (CS2 pin). In the drawing below, the dark areas represent copper (conductor) and the light areas represents a non-conductor (spacing between the two copper areas).



Figure 21: Typical Smart Sense Capacitive Sensor

**IMPORTANT:** For the Smart Sense Engine to work properly, PH1 should be used/programmed for measuring the outer sensor and PH2 for the inner sensor.

For best performance/robustness, design the copper areas of CS1 and CS2 pads to be equal (as equal as the FPC/PCB technology tolerance allows).

The figure above illustrates an example of circular shape but Smart Sense sensors can designed in a variety of shapes (square, rectangular) depending on the physical/mechanical constraints of the system.

### 4.3. Processing

The Smart Sense Engine is active when SMARTSENSEEN=1 and PROXSTAT1&2 (ignoring STEADYCOND impact) are set (i.e. both CS1 and CS2 sensors have detected proximity).

When active, the Smart Sense Engine computes a real time Smart Sense threshold value a\*PH2+b and updates BODYSTAT1&2 accordingly (both set to 1 when PH1 > (SMARTSENSESLOPE \* PH2 + SMARTSENSEOFFSET) **OR** one of the two sensors is saturated i.e. > BODYTHRESH1/2).

Hysteresis and debounce mechanisms (SMARTSENSEHYST and SMARTSENSEDEB) can also be enabled on top of the threshold.

BODYSTAT1/2 (and TABLESTAT1/2, Cf. below) are **only** updated when PROXAVG is frozen (i.e. AVGFREEZEDIS=0, or AVGFREEZEDIS=1 up to 4xAVGDEB).

TABLESTAT1/2 are built from BODYSTAT1/2 and PROXSTAT1/2 accordingly:

- When PROXSTAT1/2=0 => Set to 0

- Else, set to [NOT BODYSTAT12]

# 5. I2C Interface

# 5.1. Introduction

The I2C implemented on the chip and used by the host to interact with it is compliant with:

- Standard (100kb/s) and Fast (400kb/s) modes.
  - Slave mode
  - 7-bit address
    - Default is 0x28 (b0101000)
    - Bit 2 will be set if CS2 is grounded during reset (power-up or software).
       Important: While CS2 is externally grounded, it cannot be used for capacitive sensing; all relevant bits
      - in AFEPHx and CSIDLESLEEP should be set to HZ or GND.

The host can use the I2C to read and write data at any time, and these changes are effective immediately. Therefore, the user may have to disable/enable phases(s) or perform a compensation for the new settings to apply properly.

## 5.2. I2C Write

The format of the I2C write is given in the figure below. After the start condition [S], the slave address (SA) is sent, followed by an eighth bit ('0') indicating a Write. The chip then Acknowledges [A] that it is being addressed, and the master sends an 8-bit Data Byte consisting of Register Address (RA). The Slave Acknowledges [A] and the master sends the appropriate 8-bit Data Byte (WD0). Again the Slave Acknowledges [A]. In case the master needs to write more data, a succeeding 8-bit Data Byte will follow (WD1), acknowledged by the slave [A]. This sequence will be repeated until the master terminates the transfer with the Stop condition [P].



#### Figure 22: I2C Write

The register address is incremented automatically when successive register data (WD1...WDn) is supplied by the master.

### 5.3. I2C Read

The format of the main I2C read is given in the figure below. After the start condition [S], the slave address (SA) is sent, followed by an eighth bit ('0') indicating a Write. The SX9210 then Acknowledges [A] that it is being addressed, and the Master responds with an 8-bit Data consisting of the Register Address (RA). The Slave Acknowledges [A] and the master sends the Repeated Start Condition [Sr]. Once again, the slave address (SA) is sent, followed by an eighth bit ('1') indicating a Read. The SX9210 responds with an Acknowledge [A] and the read Data byte (RD0). If the master needs to read more data it will acknowledge [A] and the chip will send the next read byte (RD1). This sequence can be repeated until the master terminates with a NACK [N] followed by a stop [P].

| S          | SA 0                                                           | A RA    | A    | Sr     | SA | 1 | А | RD0 | А   | RD1    | ••• | A           | RDn     | Ν      | Ρ |
|------------|----------------------------------------------------------------|---------|------|--------|----|---|---|-----|-----|--------|-----|-------------|---------|--------|---|
| S:         | Start cor                                                      |         |      |        |    |   |   |     |     | $\sim$ |     | $\subseteq$ | $\sim$  | )      |   |
| SA:<br>Sr: | Slave A<br>Repeate                                             |         | cond | dition | i  |   |   |     | opt | tional |     | opt         | tional  |        |   |
| A:         | Acknowledge                                                    |         |      |        |    |   |   |     |     |        |     |             |         |        |   |
| N:<br>RA:  | Not Acknowledge (terminating read stream) from master to slave |         |      |        |    |   |   |     |     |        |     |             |         |        |   |
| RDn:       | Register Address<br>: Read Data byte (0n)                      |         |      |        |    |   |   |     |     |        | fro | m sla       | ve to r | naster | r |
| P:         | Stop cor                                                       | ndition |      |        |    |   |   |     |     |        |     |             |         |        |   |

Figure 23: I2C Read

The register address is incremented automatically when successive register data (RD1...RDn) is retrieved by the master.

An "immediate" read can also be performed by the master. In this procedure data is transmitted from the slave to the master from the register address currently pointed to (last accessed from previous read or write). The slave address is sent followed by an eighth bit ('1') indicating a Read. The SX9210 responds with an Acknowledge [A] and the read Data byte (RD0). If the master needs to read more data it will acknowledge [A] and the chip will send the next read byte (RD1). This sequence can be repeated until the master terminates with a NACK [N] followed by a stop [P].



#### Figure 24: I2C Immediate Read

The register address is incremented automatically when successive register data (RD1...RDn) is retrieved by the master.

#### 6. Reset

# 6.1. Power-Up

During a power-up condition, and if IRQFUNCTION=00000, the NIRQ output is HIGH until VDD has met its minimum input voltage requirements and a TPOR time has expired upon which, NIRQ asserts to a LOW condition indicating that the chip is initialized. The host must perform an I2C read of RegIrgSrc to clear this NIRQ status. The chip is then ready for normal I2C communication and is operational.



Figure 25: Power-up vs. NIRQ

### 6.2. Software Reset

The host can also perform a reset anytime by writing 0xDE into RegReset. The NIRQ output will be asserted LOW and the host is required to perform an I2C read to clear this NIRQ status.



# 7. Interrupt

# 7.1. Power-Up

During initial power-up, the NIRQ output is HIGH. Once the chip's internal power-up sequence has completed, NIRQ is asserted LOW, signalling that the chip is ready. The host must perform a read to RegIrqSrc to acknowledge and the chip will clear the interrupt and release the NIRQ line.

# 7.2. Assertion And Clearing

Except for Reset, the NIRQ pin can be asserted once per scan period in the processing phase. It will be automatically cleared after the host performs a read of RegIrqSrc (which content will be cleared as well).

# 8. Registers

The registers below allow the user to do full parameter customization and their values must be set in accordance with the latest application notes available (please contact your Semtech representative).

Please note the following:

- a) Addresses not listed below are reserved and should not be written.
- b) Reserved bits should be left to their default value unless otherwise specified.

| Addr | Name          | Variable    |               | Bits  | RW     | Default | Description                                                                                                                                                                                                                                                                                                           |
|------|---------------|-------------|---------------|-------|--------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |               |             | Interrupt and | Pause | Contro |         |                                                                                                                                                                                                                                                                                                                       |
| 0x00 | RegHostIrqSrc | RESETIRQ    | -             | 7     | R      | 1       | Reset interrupt source status<br>(i.e. reset occurred).                                                                                                                                                                                                                                                               |
|      |               | CLOSEANYIRQ |               | 6     | R      | 0       | Close interrupt source status                                                                                                                                                                                                                                                                                         |
|      |               | FARANYIRQ   |               | 5     | R      | 0       | (i.e. any PROXSTAT rising edge).<br>Far interrupt source status                                                                                                                                                                                                                                                       |
|      |               | COMPDONEIRQ |               | 4     | R      | 0       | (i.e. any PROXSTAT falling edge).<br>Compensation interrupt source status                                                                                                                                                                                                                                             |
|      |               | CONVDONEIRQ |               | 3     | R      | 0       | (i.e. any COMPSTAT falling edge).<br>Conversion interrupt source status                                                                                                                                                                                                                                               |
|      |               |             |               |       |        |         | (i.e. CONVSTAT falling edge).                                                                                                                                                                                                                                                                                         |
|      |               | PROG2IRQ    |               | 2     | R      | 0       | As defined by PROG2IRQCFG.                                                                                                                                                                                                                                                                                            |
|      |               | PROG1IRQ    |               | 1     | R      | 0       | As defined by PROG1IRQCFG.                                                                                                                                                                                                                                                                                            |
|      |               | PROG0IRQ    |               | 0     | R      | 0       | As defined by PROG0IRQCFG.                                                                                                                                                                                                                                                                                            |
| 0x01 | RegStat0      | STEADYSTAT  |               | 7:4   | R      | 0000    | Indicates if the Diff (or Useful, Cf.<br>STEADYEN) value of the<br>corresponding phase is steady.<br>(i.e. set when value varied by max<br>STEADYMAXVAR LSBs (peak-peak)<br>within the last STEADYMINTIME<br>sliding window; Cf. UNSTEADYDEB for<br>clearing)<br>[3:0] = [PH3, PH2, PH1, PH0]                         |
|      |               | PROXSTAT    |               | 3:0   | R      | 0000    | Indicates if proximity is currently being<br>detected for the corresponding phase.<br>(i.e. set when phase's PROXDIFF<br>value is above detection threshold; Cf.<br>FARCOND for clearing)<br>[3:0] = [PH3, PH2, PH1, PH0]                                                                                             |
| 0x02 | RegStat1      | TABLESTAT   |               | 7:4   | R      | 0000    | WhenPROXSTAT=1 (ignoring<br>STEADYCOND impact), indicates if the<br>object detected by the current phase is<br>recognized as a table.(i.e. phase's PROXDIFF value is within<br>TABLETHRESH;HYST and<br>CLOSEDEB/FARDEB apply).WhenPROXSTAT=0 (ignoring<br>STEADYCOND impact), set to 0.[3:0] = [PH3, PH2, PH1, PH0]   |
|      |               | BODYSTAT    |               | 3:0   | R      | 0000    | WhenPROXSTAT=1 (ignoring<br>STEADYCOND impact), indicates if the<br>object detected by the current phase is<br>recognized as a human body.(i.e. phase's PROXDIFF value exceeds<br>BODYTHRESH;HYST and<br>CLOSEDEB/FARDEB apply).WhenPROXSTAT=0 (ignoring<br>STEADYCOND impact), set to 0.[3:0] = [PH3, PH2, PH1, PH0] |
| 0x03 | RegStat2      | Reserved    |               | 7:4   |        | 0000    |                                                                                                                                                                                                                                                                                                                       |
|      | -             | COMPSTAT    |               | 3:0   | RW     | 0000    | Indicates which phase has<br>compensation pending/running.                                                                                                                                                                                                                                                            |

|       |                |                |     |         |        | [3:0] = [PH3, PH2, PH1, PH0]                                                                                                                                                                         |
|-------|----------------|----------------|-----|---------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       |                |                |     |         |        | Writing a bit to 1 will trigger a                                                                                                                                                                    |
|       |                |                |     |         |        | compensation for the corresponding                                                                                                                                                                   |
| 0.04  | <b>D</b> 01 10 | 0.011/0747     | _   | _       |        | phase.                                                                                                                                                                                               |
| 0x04  | RegStat3       | CONVSTAT       | 7   | R       | 0      | Set while new data is being measured.                                                                                                                                                                |
|       |                | SMARTSENSESTAT | 6   | R       | 0      | Smart SENSE flag as defined in<br>SMARTSENSESTATCONFIG.                                                                                                                                              |
|       |                | STARTUPSTAT    | 5   | R       | 0      | Set while start-up detection is forcing PROXSTAT=1.                                                                                                                                                  |
|       |                | Reserved       | 4   |         | 0      |                                                                                                                                                                                                      |
|       |                | Reserved       | 3   |         | 0      |                                                                                                                                                                                                      |
|       |                | STEADYSTATALL  | 2   | R       | 0      | Set while all enabled phases are steady.                                                                                                                                                             |
|       |                | PROXSTATANY    | 1   | R       | 0      | Set while any of the PROXSTAT bits is set.                                                                                                                                                           |
|       |                | PROXSTAT12     | 0   | R       | 0      | Set while both PROXSTAT1 and PROXSTAT2 are set.                                                                                                                                                      |
| 0x05  | ReglrqMsk      | Reserved       | 7   | RW      | 0      |                                                                                                                                                                                                      |
| 0,100 |                | CLOSEANYIRQEN  | 6   | RW      | 1      | Enables the close interrupt (Any).                                                                                                                                                                   |
|       |                | FARANYIRQEN    | 5   | RW      | 1      | Enables the far interrupt (Any).                                                                                                                                                                     |
|       |                | COMPDONEIRQEN  | 4   | RW      | 0      | Enables the compensation interrupt (Any).                                                                                                                                                            |
|       |                | CONVDONEIRQEN  | 3   | RW      | 0      | Enables the conversion interrupt.                                                                                                                                                                    |
|       |                | PROG2IRQEN     | 2   | RW      | 0      | Enables the PROG2 interrupt.                                                                                                                                                                         |
|       |                | PROG1IRQEN     | 1   | RW      | 0      | Enables the PROG1 interrupt.                                                                                                                                                                         |
|       |                | PROGOIRQEN     | 0   | RW      | 0      | Enables the PROG0 interrupt.                                                                                                                                                                         |
| 0x06  | RegIrqCfg0     | Reserved       | 7   |         | 0      |                                                                                                                                                                                                      |
| 0/100 | r togii q oigo | COMPSATIRQDIS  | 6   | RW      | 0      | 0: Off                                                                                                                                                                                               |
|       |                |                |     |         | Ŭ      | 1: COMP interrupt is NOT issued<br>(COMPSTAT not cleared) if<br>PROXOFFSET is saturated.                                                                                                             |
|       |                | PROG2IRQCFG    | 5:4 | RW      | 00     | 0x: Any BODYSTAT/TABLESTAT<br>rising or falling edge.<br>10: CONVSTAT rising edge.<br>11: Reserved                                                                                                   |
|       |                | PROG1IRQCFG    | 3:2 | RW      | 00     | <ul> <li>00: Any STEADYSTAT rising or falling edge.</li> <li>01: Any STEADYSTAT rising edge.</li> <li>10: Any STEADYSTAT falling edge.</li> <li>11: STEADYSTATALL rising or falling edge.</li> </ul> |
|       |                | PROG0IRQCFG    | 1:0 | RW      | 00     | 00:Reserved<br>01: STARTUPSTAT rising or falling<br>edge.<br>10: SMARTSENSESTAT rising or<br>falling edge.<br>11: PROXSTAT12 rising or falling<br>edge.                                              |
| 0x07  | ReglrqCfg1     | Reserved       | 7   |         | 1      |                                                                                                                                                                                                      |
|       |                | IRQPOLARITY    | 6   | RW      | 0      | Defines the NIRQ pin polarity:<br>0: Normal (Typ.)<br>1: Inverted<br>Normal polarity is "Active Low" wher                                                                                            |
|       |                |                |     | <b></b> | 000000 | IRQFUNCTION=00000, else "Active<br>High".                                                                                                                                                            |
|       |                | IRQFUNCTION    | 5:0 | RW      | 000000 | Defines the NIRQ pin function:<br>000000: Interrupt (Typ.)<br>000001: PROXSTAT0<br>000010: PROXSTAT1<br>000011: PROXSTAT2<br>000100: PROXSTAT3                                                       |

|      |                 |                          | <br>       | 1  |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|------|-----------------|--------------------------|------------|----|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 0x08 | RegIrqCfg2      | Reserved<br>STEADYCOND23 | 7:6<br>5:3 | RW | 00 000 | 000101: STEADYSTAT0<br>000110: STEADYSTAT1<br>000111: STEADYSTAT2<br>001000: STEADYSTAT3<br>001001: TABLESTAT0<br>001010: TABLESTAT1<br>001011: TABLESTAT2<br>001100: TABLESTAT3<br>001101: BODYSTAT0<br>001110: BODYSTAT1<br>001111: BODYSTAT2<br>010000: BODYSTAT3<br>010001: Reserved<br>010010: Reserved<br>010010: Reserved<br>010101: COMPSTAT (Any)<br>010110: CONVSTAT<br>010111: SMARTSENSESTAT<br>010101: Reserved<br>011010: Reserved<br>011010: Reserved<br>011011: STEADYSTATALL<br>011001: Reserved<br>011011: Reserved<br>011011: STEADYSTATALL<br>011001: Reserved<br>011011: Reserved<br>011011: PROXSTAT12<br>011101: Reserved<br>011011: PROXSTAT12<br>011110: High (not impacted by<br>IRQPOLARITY)<br>011111: Low (not impacted by<br>IRQPOLARITY)<br>100001: PROXSTAT0 &&<br>[((NOT(TABLE1  TABLE2  BODY1  BO<br>DY2))    ((NOT(STEADY1) && BODY1)  <br>(NOT(STEADY2) && BODY2)]<br>100011: PROXSTAT0 &&<br>[((NOT(TABLE1  TABLE2  BODY1  BO<br>DY2))    ((BODY1)  (BODY2))]<br>100011: PROXSTAT0 &&<br>[((NOT(TABLE1  TABLE2  BODY1  BO<br>DY2))    ((BODY1)  (BODY2)]<br>100011: PROXSTAT0 &&<br>[((NOT(TABLE1  TABLE2  BODY1  BO<br>DY2))    ((BODY1)  (BODY2)]<br>100011: PROXSTAT0 &&<br>[((NOT(TABLE1  TABLE2  BODY1  BO<br>DY2))    ((BOY1)  (BODY2)]<br>100111: PROXSTAT0 &&<br>[((NOT(TABLE1  TABLE2  BODY1  BO<br>DY2))    ((BOY1)  (BODY2)]<br>100111: PROXSTAT0    PROXSTAT1<br>100111: PROXSTAT0    PROXSTAT3<br>100111: PROXSTAT0    PROXSTAT3<br>100111: PROXSTAT0    PROXSTAT3<br>100111: PROXSTAT0    PROXSTAT3<br>100111: PROXSTAT2    PROXSTAT3<br>101111: PROXSTAT3    PROXSTAT3<br>101111: PROXSTAT3    PROXSTAT3<br>101111: PROXSTAT2    PROXSTAT3<br>101111: PROXSTAT3    PROXSTAT3<br>101111: PROXSTAT3    PROXSTAT3<br>101111: P |  |  |
|      |                 | STEADYCOND01             | 2:0        | RW | 000    | 1: On, prox/body/table status flags are<br>set only if the corresponding<br>STEADYSTAT is set also (logic AND).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|      |                 | Genera                   | al Contre  | ol |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|      | General Control |                          |            |    |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |

| -    |              |              |     |    |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------|--------------|--------------|-----|----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x10 | RegGnrlCtrl0 | PAUSEIRQEN   | 7   | RW | 0     | Enables automatic Sleep(pause) mode<br>while NIRQ pin is set active(Cf.<br>IRQPOLARITY) by our chip:<br>0: Off<br>1: On<br>Note that before going to Sleep, any<br>pending scan period measurements<br>are completed (unlike PHEN).<br>Also, no compensation is performed<br>when Sleep mode is exited (unlike<br>PHEN).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|      |              | DOZEPERIOD   | 6:5 | RW | 00    | Enables Doze mode and defines its<br>scan period:<br>00: Off<br>01: 4x SCANPERIOD<br>10: 8x SCANPERIOD<br>11: 16x SCANPERIOD<br>When SCANPERIOD=0000, 30ms is<br>used to calculate DOZEPERIOD.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|      |              | SCANPERIOD   | 4:0 | RW | 10110 | Defines the Active scan period:<br>00000: Min (no idle time)<br>00001: 2 ms<br>00010: 4 ms<br>00011: 6 ms<br>00100: 8 ms<br>00101: 10 ms<br>00110: 14 ms<br>00111: 18 ms<br>01000: 22 ms<br>01001: 26 ms<br>01001: 26 ms<br>01010: 30 ms<br>01011: 34 ms<br>01100: 38 ms<br>01101: 42 ms<br>01110: 46 ms<br>01110: 46 ms<br>01111: 50 ms<br>10000: 56 ms<br>10001: 62 ms<br>10010: 68 ms<br>10011: 74 ms<br>10100: 80 ms<br>10101: 90 ms<br>10101: 90 ms<br>10101: 90 ms<br>10101: 400 ms<br>11001: 300 ms<br>11001: 400 ms<br>11001: 400 ms<br>11011: 800 ms<br>11101: 2 s<br>11110: 3 s<br>11111: 4 s<br>Note that these are the nominal values,<br>Cf. $F_{Trim}/F_{Temp}/F_{VDD}$ in electrical specifications.<br>Low values will allow faster reaction time while high values will provide lower power consumption. |
| 0x11 | RegGnrlCtrl1 | SCANPERIOD23 | 7:6 | RW | 00    | Enables different Active scan period for phases 2/3:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

|      |             |                             |               |    |           | 00: Off (i.e. SCANPERIOD, same as<br>phases 0/1)<br>01: 4x SCANPERIOD<br>10: 8x SCANPERIOD<br>11: 16x SCANPERIOD                                                                                                                                                       |
|------|-------------|-----------------------------|---------------|----|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |             | PAUSECTRL                   | 5             | RW | 1         | Allows to pause the chip manually via<br>12C:<br>1->0: Completes any pending scan<br>period measurements and then goes to<br>Sleep.<br>0->1: Resumes measurements<br>normally at every scan period.                                                                    |
|      |             | PAUSEPINEN                  | 4             | RW | 0         | Enables automatic Sleep(pause) mode<br>while NIRQ pin is set active(Cf.<br>IRQPOLARITY) by our chip <b>OR by the</b><br><b>host</b> :<br>0: Off<br>1: On                                                                                                               |
|      |             |                             |               |    |           | Note that before going to Sleep, any<br>pending scan period measurements<br>are completed (unlike PHEN).<br>Also, no compensation is performed<br>when Sleep mode is exited (unlike<br>PHEN).                                                                          |
|      |             | PHEN                        | 3:0           | RW | 0000      | Enables sensing/measurement<br>phases.<br>[3:0] = [PH3, PH2, PH1, PH0]<br>When any PHEN bit is set a<br>compensation (and start-up detection if<br>enabled) is automatically performed for<br>that phase.<br>When SMARTSENSEEN =1, both<br>PH1 and PH2 must be enabled |
| 0x14 | Regl2cAddr  | Reserved                    | 7:2           |    | 000000    |                                                                                                                                                                                                                                                                        |
|      |             | I2CADDR                     | 1:0           | RW | 00        | Defines bits [1:0] of the I2C address.                                                                                                                                                                                                                                 |
| 0x15 | RegClkSprd  | Reserved<br>CLKSPRDRNG      | 7:5<br>4      | RW | 000       | Defines the range of the clock<br>spreading:<br>0: Full<br>1: Reduced                                                                                                                                                                                                  |
|      |             | Reserved                    | 3:1           |    | 000       |                                                                                                                                                                                                                                                                        |
|      |             | CLKSPRDEN<br>Analog-Front-I | 0<br>End (AFI | RW | 0<br>trol | Enables the sampling frequency clock<br>spreading:<br>0: Off, fixed sampling frequency as<br>defined by FREQ.<br>1: On, dynamic sampling frequency<br>automatically varying around FREQ<br>value at every sampling period (8 steps,<br>range defined by CLKSPRDRNG).   |
| 0x20 | RegAfeCtrl0 | RINT                        | 7:6           | RW | 00        | Defines the internal resistor for                                                                                                                                                                                                                                      |
| 0.20 |             |                             |               |    |           | compensation:<br>00: Lowest<br>01: Low<br>10: High<br>11: Highest                                                                                                                                                                                                      |
|      |             | CSIDLESLEEP                 | 5:4           | RW | 00        | Defines the status of the CSx pins<br>during sleep mode and idle time:<br>0x: HZ (Typ.)<br>10: GND<br>11: VDD                                                                                                                                                          |

|                      |                                           | Decembed               | 2.0               |          | 0000                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------------------|-------------------------------------------|------------------------|-------------------|----------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0.01                 | De a Afa Chuld                            | Reserved               | 3:0               |          | 0000                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 0x21                 | RegAfeCtrl1                               | Reserved               | 7:0               |          | 0x10                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                      |                                           |                        |                   |          |                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 0x22<br>0x23<br>0x24 | RegAfeCtrl2<br>RegAfeCtrl3<br>RegAfeCtrl4 | Reserved<br>FREQ01     | 7:0<br>7:0<br>7:3 | RW       | 0x00<br>0x00<br>01000 | Defines the sampling frequency for<br>phases 0/1:           00000: 250 kHz           0001: 200 kHz           0001: 166.67 kHz           0001: 120 kHz           0010: 125 kHz           0011: 111.11 kHz           0011: 100 kHz           0011: 90.91 kHz           0100: 83.33 kHz (Typ.)           01001: 76.92 kHz           01010: 71.43 kHz           01010: 71.43 kHz           01010: 62.50 kHz           01101: 66.67 kHz           01101: 55.56 kHz           01111: 52.63 kHz           10001: 45.45 kHz           10001: 45.45 kHz           10010: 41.67 kHz           10011: 31.25 kHz           10101: 31.25 kHz           10101: 31.25 kHz           10101: 17.86 kHz           11001: 13.89 kHz           11011: 11.36 kHz           11012: 5.43 kHz           11101: 6.58 kHz           11111: 4.63 |
|                      |                                           | RESOLUTION01           | 2:0               | RW       | 100                   | Defines the measurement<br>resolution/precision for phases 0/1:<br>000: 8<br>001: 16<br>010: 32<br>011: 64<br>100: 128 (Typ.)<br>101: 256<br>110: 512<br>111: 1024                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 0x25                 | RegAfeCtrl5                               | Reserved               | 7:0               |          | 0x00                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 0x26                 | RegAfeCtrl6                               | Reserved               | 7:0               |          | 0x00                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 0x27                 | RegAfeCtrl7                               | FREQ23<br>RESOLUTION23 | 7:3               | RW<br>RW | 01000                 | Defines the sampling frequency for<br>phases 2/3.<br>(Cf. FREQ01)<br>Defines the resolution/precision for                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 0.00                 |                                           |                        |                   | 1.14     |                       | phases 2/3.<br>(Cf. RESOLUTION01)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 0x28                 | RegAfePh0                                 | Reserved               | 7:6               |          | 00                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                      |                                           | AFEPH0                 | 5:0               | RW       | 101001                | Defines the CS pins usage during phase 0:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

|      |              |                    |     |         |        | [5:4, 3:2, 1:0] = [CS2, CS1, CS0]<br>00: HZ<br>01: Measured Input<br>10: Dynamic Shield<br>11: GND                                                                                                                                         |
|------|--------------|--------------------|-----|---------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |              |                    |     |         |        | Each CS setting is fully independent.<br>Combined meas. can be achieved with several 01s.                                                                                                                                                  |
|      |              |                    |     |         |        | Default is CS0 measured while CS1/2 are shielded.                                                                                                                                                                                          |
| 0x29 | RegAfePh1    | Reserved           | 7:6 |         | 00     |                                                                                                                                                                                                                                            |
|      |              | AFEPH1             | 5:0 | RW      | 100110 | Defines CS pins usage during phase 1.<br>(Cf. AFEPH0)<br>Default is CS1 measured while CS0/2<br>are shielded.                                                                                                                              |
| 0x2A | RegAfePh2    | Reserved           | 7:6 |         | 00     |                                                                                                                                                                                                                                            |
|      | 9            | AFEPH2             | 5:0 | RW      | 011010 | Defines CS pins usage during phase 2<br>(Cf. AFEPH0).<br>Default is CS2 measured while CS0/1<br>are shielded.                                                                                                                              |
| 0x2B | RegAfePh3    | Reserved           | 7:6 |         | 00     |                                                                                                                                                                                                                                            |
|      |              | AFEPH3             | 5:0 | RW      | 010110 | Defines CS pins usage during phase 3.<br>(Cf. AFEPH0)<br>Default is CS1/2 measured while CS0<br>is shielded.                                                                                                                               |
| 0x2C | RegAfeCtrl8  | Reserved           | 7:4 |         | 0001   |                                                                                                                                                                                                                                            |
|      |              | RESFILTIN          | 3:0 | RW      | 0010   | Defines the pre-charge input resistor<br>(kOhm):<br>0000: 0/Off<br>0001: 2<br>0010: 4 (Typ.)<br>0011: 6<br>0100: 8<br>0101: 10<br>0110: 12<br>0111: 14<br>1000: 16<br>1001: 18<br>1010: 20<br>1011: 22<br>1100: 24<br>1101: 26<br>1111: 30 |
| 0x2D | RegAfeCtrl9  | Reserved           | 7:4 |         | 0000   |                                                                                                                                                                                                                                            |
|      |              | AGAIN              | 3:0 | RW      | 1000   | Defines the analog gain:<br>0110: x1.247<br>1000: x1 (Typ.)<br>1011: x0.768<br>1111: x0.552<br>Else: Reserved                                                                                                                              |
|      |              |                    |     |         |        | Note that these are the nominal values.                                                                                                                                                                                                    |
|      |              | Main Digital Proce |     | Prox) C |        |                                                                                                                                                                                                                                            |
| 0x30 | RegProxCtrl0 | Reserved           | 7:6 | DIA     | 00     |                                                                                                                                                                                                                                            |
|      |              | GAIN01             | 5:3 | RW      | 001    | Defines the digital gain for phases 0/1:<br>000: Reserved<br>001: Off (x1)<br>010: x2<br>011: x4<br>100: x8                                                                                                                                |

÷

|      | Γ            |               |     |     |        | Flag, Deserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|------|--------------|---------------|-----|-----|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |              | RAWFILT01     | 2:0 | RW  | 001    | Else: Reserved<br>Defines the PROXRAW filter strength                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|      |              | NAWFILIUI     | 2.0 | RVV | 001    | for phases 0/1:<br>000: 0 (Off)<br>001: 1-1/2 (Typ.)<br>010: 1-1/4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|      |              |               |     |     |        | 011: 1-1/8<br>100: 1-1/16<br>101: 1-1/32<br>110: 1-1/64                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|      |              |               |     |     |        | 111: 1-1/128 (Strongest)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 0x31 | RegProxCtrl1 | Reserved      | 7:6 |     | 00     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|      |              | GAIN23        | 5:3 | RW  | 001    | Defines the digital gain for phases 2/3.<br>(Cf. GAIN01)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|      |              | RAWFILT23     | 2:0 | RW  | 001    | Defines the PROXRAW filter strength<br>for phases 2/3.<br>(Cf. RAWFILT01)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 0x32 | RegProxCtrl2 | AVGTHRESHINIT | 7   | RW  | 0      | Defines the initial value used to<br>calculate the average thresholds:<br>0: 0<br>1: Average value after compensation                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|      |              | AVGCOMPMETHOD | 6   | RW  | 0      | <ul> <li>Defines the average compensation method:</li> <li>0: Individual. Each phase triggers only its own compensation.</li> <li>1: Common. Any phase triggers compensation for all phases.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                         |
|      |              | AVGNEGTHRESH  | 5:0 | RW  | 100000 | Defines the negative average threshold<br>which will trigger compensation:<br>All: AVGTHRESHINIT -<br>(512*AVGNEGTHRESH)<br>Typically set between -16384 and -<br>24576 (i.e. ½ to ¾ of the system<br>dynamic range).<br>Phases are compensated individually<br>or altogether depending on<br>COMPMETHOD.                                                                                                                                                                                                                                                                       |
| 0x33 | RegProxCtrl3 | AVGDEB        | 7:0 | RW  | 00     | Defines the average debouncer applied<br>to AVGPOSTHRESH/NEGTHRESH:<br>00: Off<br>01: 2 samples<br>10: 4 samples<br>11: 8 samples                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      |              | AVGPOSTHRESH  | 5:0 | RW  | 100000 | Defines the positive average threshold<br>which will trigger compensation:<br>000000: Off, no automatic<br>compensation; both from positive and<br>negative thresholds.<br>Else: AVGTHRESHINIT +<br>(512*AVGPOSTHRESH)<br>Typically set between +16384 and<br>+24576 (i.e. ½ to ¾ of the system<br>dynamic range).<br>When AVGTHRESHINIT=0, should not<br>be set below 100000 except to turn it<br>OFF by setting it to 000000.<br>When AVGTHRESHINIT=1, should not<br>be set above 100000.<br>Phases are compensated individually<br>or altogether depending on<br>COMPMETHOD. |
| 0x34 | RegProxCtrl4 | Reserved      | 7   |     | 0      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|      |              | AVGFREEZEDIS  | 6   | RW  | 0      | Disables average freezing during prox:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

|      |              |            |     | 1  |     |                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------|--------------|------------|-----|----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |              |            |     |    |     | <ul> <li>0: On, as soon as prox is detected, average is frozen until prox is released. (Typ.)</li> <li>1: Off, as soon as prox is detected, average is frozen for max 4xAVGDEB samples and then unfrozen (even if prox is not released).</li> <li>When SMARTSENSEEN=1, BODYSTAT1/2 and TABLESTAT1/2 are only updated while average is frozen.</li> <li>AVGFREEZEDIS=1 is typically used when FARCOND=1.</li> </ul> |
|      |              | AVGNEGFILT | 5:3 | RW | 001 | Defines the average negative filter<br>strength:<br>000: 0 (Off)<br>001: 1-1/2 (Typ.)<br>010: 1-1/4<br>011: 1-1/8<br>100: 1-1/16<br>101: 1-1/32<br>110: 1-1/64<br>111: 1 (Infinite)                                                                                                                                                                                                                                |
|      |              | AVGPOSFILT | 2:0 | RW | 100 | Defines the average positive filter<br>strength:<br>000: 0 (Off)<br>001: 1-1/16<br>010: 1-1/64<br>011: 1-1/128<br>100: 1-1/256 (Typ.)<br>101: 1-1/512<br>110: 1-1/1024<br>111: 1 (Infinite)                                                                                                                                                                                                                        |
| 0x35 | RegProxCtrl5 | Reserved   | 7   |    | 0   |                                                                                                                                                                                                                                                                                                                                                                                                                    |
|      |              | FARCOND    | 6   | RW | 0   | Defines the far/release/non-prox<br>condition:<br>0 : PROXDIFF < (THRESH-HYST)<br>(Typ.)<br>1 : PROXDIFF < - (THRESH-HYST)<br>FARCOND=1 is typically used when<br>AVGFREEZEDIS=1.                                                                                                                                                                                                                                  |
|      |              | HYST       | 5:4 | RW | 00  | Defines the hysteresis applied to<br>PROX/BODY/TABLETHRESH:<br>00: None<br>01: Small<br>10: Medium<br>11: High<br>Small/Medium/High values correspond<br>to a binary right shift of the threshold by<br>respectively 4/3/2 bits, hence<br>approximately +/- 6/12/25%.                                                                                                                                              |
|      |              | CLOSEDEB   | 3:2 | RW | 00  | Defines the Close debouncer applied to<br>PROX/BODY/TABLETHRESH:<br>00: Off<br>01: 2 samples<br>10: 4 samples<br>11: 8 samples                                                                                                                                                                                                                                                                                     |

|      |              | FARDEB           | 1:0     | RW      | 00     | Defines the Far debouncer applied to<br>PROX/BODY/TABLETHRESH:<br>00: Off<br>01: 2 samples<br>10: 4 samples<br>11: 8 samples                                                                                                                                                                                                                                                                                                                                  |
|------|--------------|------------------|---------|---------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x36 | RegProxCtrl6 | PROXTHRESH01     | 7:0     | RW      | 0x08   | Defines the proximity threshold for<br>phases 0/1.<br>0x00: 0<br>0x01: 1<br>Else: int[PROXTHRESH <sup>2</sup> /2]<br>Default is 32. (8 <sup>2</sup> /2)                                                                                                                                                                                                                                                                                                       |
| 0x37 | RegProxCtrl7 | PROXTHRESH23     | 7:0     | RW      | 0x08   | Defines the proximity threshold for<br>phases 2/3.<br>(Cf. PROXTHRESH01)                                                                                                                                                                                                                                                                                                                                                                                      |
|      |              | Advanced Digital | Process | sina Ca | ontrol |                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 0x40 | RegAdvCtrl0  | REFCALMSB        | 7:0     | RW      | 0x00   | Defines the reference calibration value.                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 0x41 | RegAdvCtrl1  | REFCALLSB        | 7:0     | RW      | 0x00   | (Cf. REFINIT)                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0x42 | RegAdvCtrl2  | Reserved         | 7:5     | RW      | 000    | \                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 0,42 | NegAuvotitz  | REFEN            | 4       | RW      | 0      | Enables the reference correction:<br>0: Off, all phases work normally<br>1: On, the phase defined by<br>REFPHASE is used to correct the other<br>phases' measurements as defined by<br>REFMETHOD.                                                                                                                                                                                                                                                             |
|      |              | REFMETHOD        | 3       | RW      | 0      | Defines how the correction is applied:<br>0: Useful, all the time.<br>Useful(n) = Useful(n) - REFCOEF*<br>[RefUseful0C corresponds to the value<br>right after last compensation as defined<br>by REFINIT.<br>1: Average, only when it is "frozen".<br>Average(n) = Average0F + REFCOEF*<br>[RefUseful(n) – RefUseful0F]<br>Average0F and RefUseful0F<br>correspond to the values right after<br>Average has been frozen (i.e. right after<br>prox detection) |
|      |              | REFPHASE         | 2:1     | RW      | 00     | Defines which phase is used for<br>reference:<br>00: PH0<br>01: PH1<br>10: PH2<br>11: PH3                                                                                                                                                                                                                                                                                                                                                                     |
|      |              | REFINIT          | 0       | RW      | 0      | Defines how RefUseful0C is initialized<br>after a compensation (power-up or<br>other):<br>0: If start-up detection is enabled, for<br>STARTUPSENS phase, if<br>PROXOFFSET=OFFSETTHRESH<br>=> REFCAL. Else RefUseful(n).<br>1: RefUseful(n)                                                                                                                                                                                                                    |
| 0x43 | RegAdvCtrl3  | REFCOEF01        | 7:0     | RW      | 0x00   | Defines the reference coefficient for<br>phases 0/1.<br>Coded on 8 bits as XXX.YYYYY :<br>0x00: 0 (Off, no correction applied)<br>0x01: 0.03125<br>0x02: 0.0625<br><br>0x20: 1<br>                                                                                                                                                                                                                                                                            |

|      |             |             |     |    |      | 0xFF: 7.96875                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------|-------------|-------------|-----|----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |             |             |     |    |      | Note that when REFMETHOD=0, the exact coefficient applied depends on RAWFILT.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 0x44 | RegAdvCtrl4 | REFCOEF23   | 7:0 | RW | 0x00 | Defines the reference coefficient for phases 2/3. (Cf. REFCOEF01)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 0x45 | RegAdvCtrl5 | Reserved    | 7:4 |    | 0000 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|      |             | STARTUPSENS | 3:2 | RW | 01   | Defines to which phase the start-up<br>detection applies:<br>00: PH0<br>01: PH1<br>10: PH2<br>11: PH3<br>Defines when the start-up detection is                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|      |             |             |     |    |      | performed:<br>0: Only after PHEN compensation<br>1: After each compensation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|      |             | STARTUPMETH | 0   | RW | 1    | Defines the start-up detection method:<br>0: After the compensation is<br>performed, PROXOFFSET (and<br>PROXUSEFUL) of phase defined in<br>STARTUPSENS, is compared with<br>OFFSETTHRESH (and<br>USEFULTHRESH if enabled).<br>If [PROXOFFSET ><br>OFFSETTHRESH] OR<br>([PROXOFFSET = OFFSETTHRESH]<br>AND<br>[PROXUSEFUL > USEFULTHRESH])<br>=> Set PROXSTAT to 1<br>and set it back to 0 only when<br>[PROXOFFSET < OFFSETTHRESH]<br>OR<br>([PROXOFFSET < OFFSETTHRESH]<br>OR<br>([PROXOFFSET = OFFSETTHRESH]<br>OR<br>([PROXUSEFUL < USEFULTHRESH])<br>Then start normal processing.<br>Else<br>=> Set PROXSTAT to 0 and start<br>normal processing.<br>1: After the compensation is<br>performed, PROXOFFSET of phase<br>defined in STARTUPSENS is<br>temporarily forced to<br>OFFSETTHRESH and PROXUSEFUL<br>compared to USEFULTHRESH<br>(PROXAVG and PROXDIFF frozen)<br>If[PROXUSEFUL > USEFULTHRESH]<br>=> Set PROXSTAT to 1,<br>and set it back to 0 only when<br>[PROXUSEFUL > USEFULTHRESH],<br>then run compensation and start<br>normal processing.<br>Else<br>=> Set PROXSTAT to 0, restore |

÷

|              |              |                   |              |       |                | original PROXOFFSET and start            |
|--------------|--------------|-------------------|--------------|-------|----------------|------------------------------------------|
|              |              |                   |              |       |                | normal processing.                       |
|              |              |                   |              |       |                |                                          |
|              |              |                   |              |       |                |                                          |
|              |              |                   |              |       |                | Important: PROXUSEFUL values used        |
|              |              |                   |              |       |                | for start-up detection (and everything   |
|              |              |                   |              |       |                | else) are the ones AFTER the             |
|              |              |                   |              |       |                | reference correction (if enabled) has    |
|              |              |                   |              |       |                | been applied.                            |
| 0x46         | RegAdvCtrl6  | Reserved          | 7:6          |       | 00             |                                          |
| 0,40         | Псуличенно   |                   | 7.0          |       | 00             |                                          |
|              |              | OFFSETTHRESHMSB   | 5:0          | RW    | 000000         | Enables the start-up proximity           |
| 0×47         | Dog AdvCtrl7 | OFFSETTHRESHLSB   | 7:0          | RW    | 000000<br>0x00 |                                          |
| 0x47         | RegAdvCtrl7  | OFFSETTIRESRLSB   | 7.0          | RVV   | 0x00           | detection and defines the offset         |
|              |              |                   |              |       |                | threshold:                               |
|              |              |                   |              |       |                | 0x0000: Off, no start-up detection       |
|              |              |                   |              |       |                | performed                                |
|              |              |                   |              |       |                | Else: Start-up detection offset          |
|              |              |                   |              |       |                | threshold.                               |
|              |              |                   |              |       |                |                                          |
| 0x48         | RegAdvCtrl8  | USEFULTHRESHMSB   | 7:0          | RW    | 0x00           | Defines the useful threshold for start-  |
| 0x40<br>0x49 | RegAdvCtrl9  | USEFULTHRESHLSB   | 7:0          | RW    | 0x00           | up detection.                            |
| 0,49         | RegAuvoina   | USEFULTIRESTILSB  | 7.0          |       | 0,00           | Signed, 2's complement format.           |
| 0x4A         | RegAdvCtrl10 | BODYTHRESH01      | 7:4          | RW    | 0000           | Defines the body threshold for phases    |
| 0,-,,        | RegAutointo  | BODTHIKEGHOT      | · · ·        | 1.1.1 | 0000           | 0/1:                                     |
|              |              |                   |              |       |                | 0000: Off                                |
|              |              |                   |              |       |                | 0001: 2048                               |
|              |              |                   |              |       |                | 0010: 4096                               |
|              |              |                   |              |       |                | 0011: 6144                               |
|              |              |                   |              |       |                | 0100: 8192                               |
|              |              |                   |              |       |                | 0100. 8192                               |
|              |              |                   |              |       |                | 0110: 12288                              |
|              |              |                   |              |       |                | 0110. 12200                              |
|              |              |                   |              |       |                | 1000: 16384                              |
|              |              |                   |              |       |                | 1001: 18432                              |
|              |              |                   |              |       |                | 1010: 20480                              |
|              |              |                   |              |       |                | 1011: 22528                              |
|              |              |                   |              |       |                | 1100: 24576                              |
|              |              |                   |              |       |                | 1101: 26624                              |
|              |              |                   |              |       |                | 1110: 28672                              |
|              |              |                   |              |       |                | 1111: 30720                              |
|              |              | BODYTHRESH23      | 3:0          | RW    | 0000           | Defines the body threshold for phases    |
|              |              |                   | 5.0          | 1.00  | 0000           | 2/3. (Cf. BODYTHRESH01)                  |
| 0x4B         | RegAdvCtrl11 | TABLETHRESHHIGH01 | 7:4          | RW    | 0000           | Defines the high table threshold for     |
| 57-10        |              |                   | <sup>'</sup> |       | 5000           | phases 0/1:                              |
|              |              |                   |              |       |                | 0000: Off (low table threshold must also |
|              |              |                   |              |       |                | be set Off)                              |
|              |              |                   |              |       |                | 0001: 2048                               |
|              |              |                   |              |       |                | 0010: 4096                               |
|              |              |                   |              |       |                | 0011: 6144                               |
|              |              |                   |              |       |                | 0100: 8192                               |
|              |              |                   |              |       |                | 0101: 10240                              |
|              |              |                   |              |       |                | 0110: 12288                              |
|              |              |                   |              |       |                | 0111: 14336                              |
|              |              |                   |              |       |                | 1000: 16384                              |
|              |              |                   |              |       |                | 1001: 18432                              |
|              |              |                   |              |       |                | 1010: 20480                              |
|              |              |                   |              |       |                | 1011: 22528                              |
|              |              |                   |              |       |                | 1100: 24576                              |
|              |              |                   |              |       |                | 1101: 26624                              |
|              |              |                   |              |       |                | 1110: 28672                              |
|              |              |                   |              |       |                | 1111: 30720                              |
| J            | 1            | I                 | 1            | i     | I              |                                          |

|      | I            |                      |     | <u>т</u> . |      |                                                                                                                                                                                                                                                                                                                                             |
|------|--------------|----------------------|-----|------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |              | TABLETHRESHLOW01     | 3:0 | RW         | 0000 | Defines the low table threshold for<br>phases 0/1:<br>0000: Off (high table threshold must<br>also be set Off)<br>0001: 2048<br>0010: 4096<br>0011: 6144<br>0100: 8192<br>0101: 10240<br>0110: 12288<br>0111: 14336<br>1000: 16384<br>1001: 18432<br>1010: 20480<br>1011: 22528<br>1100: 24576<br>1101: 26624<br>1110: 28672<br>1111: 30720 |
| 0x4C | RegAdvCtrl12 | TABLETHRESHHIGH23    | 7:4 | RW         | 0000 | Defines the high table threshold for<br>phases 2/3.<br>(Cf. TABLETHRESHHIGH01)                                                                                                                                                                                                                                                              |
|      |              | TABLETHRESHLOW23     | 3:0 | RW         | 0000 | Defines the low table threshold for<br>phases 2/3.<br>(Cf. TABLETHRESHLOW01)                                                                                                                                                                                                                                                                |
| 0x4D | RegAdvCtrl13 | Reserved             | 7   |            | 0    |                                                                                                                                                                                                                                                                                                                                             |
|      |              | SMARTSENSEEN         | 6   | RW         | 0    | Enables Smart Sense Engine:<br>0: Off, phases 1/2 are used for<br>independent sensing.<br>1: On, phases 1/2 are used for smart<br>SMARTSENSE sensing.                                                                                                                                                                                       |
|      |              | SMARTSENSEDEB        | 5:4 | RW         | 00   | Defines the debouncer applied to<br>SMARTSENSE threshold:<br>00:Off<br>01:2samples<br>10:4samples<br>11: 8 samples                                                                                                                                                                                                                          |
|      |              | SMARTSENSEHYST       | 3:2 | RW         | 00   | Defines the hysteresis applied to<br>SMARTSENSE threshold:<br>00: None<br>01: Small<br>10: Medium<br>11: High<br>Small/Medium/High values correspond<br>to a binary right shift of the threshold<br>by respectively 4/3/2 bits, hence<br>approximately +/- 6/12/25%.                                                                        |
|      |              | SMARTSENSESTATCONFIG | 1:0 | RW         | 00   | Defines when SMARTSENSESTAT<br>flag is high:<br>00:(PROXSTAT12=0 &&<br>PROXSTATANY=1)  <br>(PROXSTAT12=1&&BODYSTAT1=BO<br>DYSTAT2=1)<br>01: (PROXSTAT12=0 &&<br>PROXSTAT3=1)   <br>(PROXSTAT12=1&&<br>BODYSTAT1=BODYSTAT2=1 )<br>10: (PROXSTAT12=0 &&<br>PROXSTAT0=1)    (PROXSTAT12=1<br>&& BODYSTAT1=BODYSTAT2=1)                         |

|      |              |                  |     | 1 1 | [    |                                                                                                                                                                                                                                                                                   |
|------|--------------|------------------|-----|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |              |                  |     |     |      | 11: (PROXSTAT12=1 &&<br>BODYSTAT1=BODYSTAT2=1)                                                                                                                                                                                                                                    |
| 0x4E | RegAdvCtrl14 | SMARTSENSESLOPE  | 7:0 | RW  | 0x80 | Defines the slope for Smart Sense<br>threshold calculation.<br>Coded on 8 bits as X.YYYYYYY:<br>0x00:0<br>0x01:0.0078125<br>0x02:0.015625<br><br>0x80:1<br><br>0xFF: 1.9921875                                                                                                    |
| 0x4F | RegAdvCtrl15 | SMARTSENSEOFFSET | 7:0 | RW  | 0x0C | Defines the offset for Smart Sense<br>threshold calculation:<br>0x00: 0<br>0x01: 16<br>0x02: 32<br><br>0x0C: 192<br><br>0xFE: 4064<br>0xFF: 4080                                                                                                                                  |
| 0x50 | RegAdvCtrl16 | Reserved         | 7:6 |     | 00   |                                                                                                                                                                                                                                                                                   |
|      |              | STEADYEN         | 5:4 | RW  | 00   | Enables the steady detection, and<br>defines to which signal it applies:<br>00: Off<br>01: PROXDIFF, only when<br>PROXSTAT=1.<br>10: PROXDIFF, all the time.<br>11: PROXUSEFUL, all the time.<br>Note that setting 01 should not be<br>used if STEADYCOND is set for<br>PROXSTAT. |
|      |              | STEADYWINDOW     | 3:2 | RW  | 00   | Defines the length of the steady window<br>during which peak-peak variation is<br>checked against STEADYMAXVAR.<br>00: 4 samples<br>01: 16 samples<br>10: 64 samples<br>11: 128 samples                                                                                           |
|      |              | UNSTEADYDEB      | 1:0 | RW  | 00   | Defines the unsteady (STEADYSTAT<br>falling edge) debouncer :<br>00: Off<br>01: 2 STEADYWINDOWs<br>10: 4 STEADYWINDOWs<br>11: 8 STEADYWINDOWs                                                                                                                                     |
| 0x51 | RegAdvCtrl17 | STEADYMAXVAR01   | 7:4 | RW  | 0000 | Defines the maximum tolerated peak-<br>peak variation (LSBs) during each<br>STEADYWINDOW for phases 0/1:<br>0000: 0<br>0001: 1<br>0010: 2<br>0011: 4<br>0100: 8<br>0101: 16                                                                                                       |

|      |              |                                | <u> </u>   |          |                |                                                                                                                                                                                                                                                                                                                 |
|------|--------------|--------------------------------|------------|----------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x52 | RegAdvCtrl18 | STEADYMAXVAR23                 | 3:0        | RW       | 0000           | 0110: 32<br>0111: 64<br>1000: 128<br>1001: 256<br>1010: 512<br>1011: 1024<br>1100: 2048<br>1101: 4096<br>1110: 8192<br>1111: 16384<br>Defines the maximum tolerated peak-<br>peak variation (LSBs) during each<br>STEADYWINDOW for phases 2/3.<br>(Cf. STEADYMAXVAR01)<br>Defines the number of consecutive and |
|      |              |                                |            |          |                | successful STEADYWINDOWs<br>required to set STEADYSTAT0/1.<br>0000: 1<br>0001: 2<br>0010: 3<br>0011: 7<br>0100: 11<br>0101: 15<br>0110: 23<br>0111: 31<br>1000: 39<br>1001: 55<br>1010: 71<br>1001: 55<br>1010: 71<br>1001: 15<br>1100: 119<br>1101: 151<br>1110: 183<br>1111: 247                              |
|      |              | STEADYMINTIME23                | 3:0        | RW       | 0000           | Defines the number of consecutive and<br>successful STEADYWINDOWs<br>required to set STEADYSTAT2/3.<br>(Cf. STEADYMINTIME01)                                                                                                                                                                                    |
|      |              | Phase Dat                      | a Readb    | back     |                |                                                                                                                                                                                                                                                                                                                 |
| 0x60 | RegPhaseSel  | Reserved                       | 7:2        |          | 000000         |                                                                                                                                                                                                                                                                                                                 |
|      |              | PHASESEL                       | 1:0        | RW       | 00             | Defines which phase's data will be<br>available in registers RegUseMsb to<br>RegOffsetLsb :<br>00: PH0<br>01: PH1<br>10: PH2<br>11: PH3                                                                                                                                                                         |
| 0x61 | RegUseMsb    | PROXUSEFULMSB                  | 7:0        | R        | 0x00           | Useful current value.                                                                                                                                                                                                                                                                                           |
| 0x62 | RegUseLsb    | PROXUSEFULLSB                  | 7:0        | R        | 0x00           | Signed, 2's complement format.                                                                                                                                                                                                                                                                                  |
| 0x63 | RegAvgMsb    | PROXAVGMSB                     | 7:0        | R        | 0x00           | Average current value.                                                                                                                                                                                                                                                                                          |
| 0x64 | RegAvgLsb    | PROXAVGLSB                     | 7:0        | R        | 0x00           | Signed, 2's complement format.                                                                                                                                                                                                                                                                                  |
| 0x65 | RegDiffMsb   | PROXDIFFMSB                    | 7:0        | R        | 0x00           | Diff current value.                                                                                                                                                                                                                                                                                             |
| 0x66 | RegDiffLsb   | PROXDIFFLSB                    | 7:0        | R        | 0x00           | Signed, 2's complement format.                                                                                                                                                                                                                                                                                  |
| 0x67 | RegOffsetMsb | Reserved                       | 7:6        | Dist     | 00             | <b>2</b>                                                                                                                                                                                                                                                                                                        |
| 0x68 | RegOffsetLsb | PROXOFFSETMSB<br>PROXOFFSETLSB | 5:0<br>7:0 | RW<br>RW | 000000<br>0x00 | Compensation offset current value.<br>Unsigned.<br>To force a value, MSB and LSB<br>registers must be written in sequence<br>and change is effective after LSB.<br>LSB alone can be forced if needed.<br>(MSB unchanged)                                                                                        |

| 0x69 | RegSmartSenseM<br>sb | SMARTSENSETHRESHMSB | 7:0      | R  | 0x00 | Smart Sense threshold current value.                                            |
|------|----------------------|---------------------|----------|----|------|---------------------------------------------------------------------------------|
| 0x6A | RegSmartSenseL<br>sb | SMARTSENSETHRESHLSB | 7:0      | R  | 0x00 | (SMARTSENSESLOPE * PH2 +<br>SMARTSENSEOFFSET)<br>Signed, 2's complement format. |
|      |                      | Misce               | llaneous | \$ |      |                                                                                 |
| 0x9F | RegReset             | SOFTRESET           | 7:0      | W  | 0x00 | Writing 0xDE resets the chip.                                                   |
| 0xFA | RegWhoAmI            | WHOAMI              | 7:0      | R  | 0x20 | Chip Identification Number                                                      |
| 0xFE | RegRev               | REVISION            | 7:0      | R  | 0x22 | Chip Revision                                                                   |

Table 9: Registers Detailed Description

# 9. Application Information

## 9.1. Typical Application Circuit



Figure 27: Typical Application Circuit

## 9.2. External Components Recommended Values

| Symbol | Description                 | Note                              | Min | Тур. | Max | Unit |
|--------|-----------------------------|-----------------------------------|-----|------|-----|------|
| CDD    | Supply Decoupling Capacitor | min X5R type,<br>min 2.5V rating. | 0.8 | 1    | 1.2 | uF   |
| RPULL  | Host Interface Pull-ups     |                                   | -   | 2.2  | -   | kΩ   |

#### Table 10: External Components Recommended Values

## **10. Packaging Information**



Figure 28: Outline Drawing

www.semtech.com

## 10.2. Land Pattern



NOTES:

- 1. CONTROLLING DIMENSIONS ARE IN MILLIMETERS
- 2. THIS LAND PATTERN IS FOR REFERENCE PURPOSES ONLY. CONSULT YOUR MANUFACTURING GROUP TO ENSURE YOUR COMPANY'S MANUFACTURING GUIDELINES ARE MET. *Figure 29: Land Pattern*



#### **Important Notice**

Information relating to this product and the application or design described herein is believed to be reliable, however such information is provided as a guide only and Semtech assumes no liability for any errors in this document, or for the application or design described herein. Semtech reserves the right to make changes to the product or this document at any time without notice. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. Semtech warrants performance of its products to the specifications applicable at the time of sale, and all sales are made in accordance with Semtech's standard terms and conditions of sale.

SEMTECH PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS, OR IN NUCLEAR APPLICATIONS IN WHICH THE FAILURE COULD BE REASONABLY EXPECTED TO RESULT IN PERSONAL INJURY, LOSS OF LIFE OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. INCLUSION OF SEMTECH PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE UNDERTAKEN SOLELY AT THE CUSTOMER'S OWN RISK. Should a customer purchase or use Semtech products for any such unauthorized application, the customer shall indemnify and hold Semtech and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs damages and attorney fees which could arise.

The Semtech mark and logo are registered trademarks and the PerSe mark and logo are trademarks of Semtech Corporation. All other trademarks and trade names mentioned may be marks and names of Semtech or their respective companies. Semtech reserves the right to make changes to, or discontinue any products described in this document without further notice. Semtech makes no warranty, representation or guarantee, express or implied, regarding the suitability of its products for any particular purpose. All rights reserved.

© Semtech 2021

#### **Contact Information**

Semtech Corporation Wireless & Sensing Products 200 Flynn Road, Camarillo, CA 93012 E-mail: sales@semtech.com Phone: (805) 498-2111, Fax: (805) 498-3804 www.semtech.com

### **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Proximity Sensors category:

Click to view products by Semtech manufacturer:

Other Similar products are found below :

01.001.5653.1 70.340.1028.0 70.360.2428.0 70.364.4828.0 70.810.1053.0 72.360.1628.0 73.363.6428.0 8027AL20NL2CPXX FYCC8E1-2 9221350022 922AA2W-A9P-L GL-12F-C2.5X10(LOT3) 972AB3XM-A3P-L PS3251 980659-1 QT-12 E2E2-X5M41-M4 E2E-X14MD1-G E2E-X2D1-G E2EX3D1SM1N E2E-X4MD1-G E2E-X5E1-5M-N E2E-X5Y2-N E2K-F10MC1 5M EH-302 EI3010TBOP MS605AU EP175-32000 IC08ANC15PO-K IFRM04P1513/S35L IFRM06P1703/S35L IFRM08P1501/S35L IFRM12N17G3/L IFRM12P17G3/L IFRM12P3502/L IFRM12P37G1/S14L ILFK12E9189/I02 ILFK12E9193/I02 IMM2582C OISN-013 25.161.3253.0 25.332.0653.1 25.352.0653.0 25.352.0753.0 25.523.3253.0 9151710023 922AA1HI-A4P-L 922AA2XM-B9P-L 922FS0.8-H4P-G-020 922FS1.5C-A4P-Z774