### **General Description** Operating from a 2.5 V to 5.5 V power supply, the SLG59M1736C is a self-powered, high-performance 33 mΩ, 2.2 A single-channel pFET integrated power switch with a controlled V<sub>IN</sub> inrush current profile. The SLG59M1736C's low supply current and controlled V<sub>IN</sub> inrush current profile makes it an ideal pFET integrated power switch in small form-factor personal health monitor and watch applications. Using a proprietary MOSFET design, the SLG59M1736C achieves a low RDS<sub>ON</sub> across the entire input voltage range. Through the application of Dialog's proprietary CuFET technology, the SLG59M1736C can be used in applications up to 2.2 A with a very-small 0.64 mm<sup>2</sup> WLCSP form factor. #### **Features** - Integrated 2.2 A Continuous I<sub>DS</sub> pFET Power Switch - Low Typical RDS<sub>ON</sub>: - 33 mΩ at V<sub>IN</sub> = 5.5 V 45.1 mΩ at V<sub>IN</sub> = 3.3 V - 56.1 m $\Omega$ at $V_{IN} = 2.5 \text{ V}$ - Input Voltage: 2.5 V to 5.5 V - Low Typical No-load Supply Current: 0.1 µA - Integrated V<sub>OUT</sub> Discharge Resistor - Operating Temperature: -40 °C to 85 °C - Low θ<sub>.IA</sub>, 4-pin 0.8 mm x 0.8 mm, 0.4 mm pitch 4L WLCSP Packaging - Pb-Free / Halogen-Free / RoHS compliant #### **Pin Configuration** **4L WLCSP** (Laser Marking View) #### **Block Diagram** # **Pin Description** | Pin# | Pin Name | Туре | Pin Description | |------|----------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A1 | ON | Input | A low-to-high transition on this pin initiates the operation of the SLG59M1736C. ON is an asserted HIGH, level-sensitive CMOS input with ON_V <sub>IL</sub> < 0.3 V and ON_V <sub>IH</sub> > 0.85 V. As the ON pin input circuit does not have an internal pull-down resistor, connect this pin to a general-purpose output (GPO) of a microcontroller, an application processor, or a system controller – do not allow this pin to be open-circuited. In order to activate the SLG59M1736C's controlled inrush current control circuitry, ON shall be toggled HIGH only after $\rm V_{IN}$ is higher than the SLG59M1736C's $\rm V_{SUCC(TH)}$ specification. | | B1 | VIN | MOSFET | Input terminal connection of the p-channel MOSFET. Connect a 10 $\mu$ F (or larger) low-ESR capacitor from this pin to ground. Capacitors used at VIN should be rated at 10 V or higher. | | B2 | VOUT | MOSFET | Output terminal connection of the p-channel MOSFET. For optimal operation of the SLG59M1736C controlled inrush current profile, connect a 30 µF (or smaller) capacitor from this pin to ground. Capacitors used at VOUT should be rated at 10 V or higher. | | A2 | GND | VOUT | Ground connection. Connect this pin to system analog or power ground plane. | # **Ordering Information** | Part Number | Туре | Production Flow | |---------------|--------------------------|-----------------------------| | SLG59M1736C | WLCSP 4L | Industrial, -40 °C to 85 °C | | SLG59M1736CTR | WLCSP 4L (Tape and Reel) | Industrial, -40 °C to 85 °C | ### **Absolute Maximum Ratings** | Parameter | Description | Conditions | Min. | Тур. | Max. | Unit | | |--------------------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------|------|-----------------|------| | V <sub>IN</sub> | Power Switch Input Voltage | | | | - | 6 | V | | V <sub>OUT</sub> to GND | Power Switch Output Voltage to GND | | | -0.3 | - | V <sub>IN</sub> | V | | ON to GND | ON Pin Voltage to GND | | | -0.3 | - | V <sub>IN</sub> | V | | T <sub>S</sub> | Storage Temperature | | | -65 | - | 140 | °C | | ESD <sub>HBM</sub> | ESD Protection | Human Body Model | 2000 | - | | V | | | ESD <sub>CDM</sub> | ESD Protection | Charged Device Model | Charged Device Model | | | | V | | MSL | Moisture Sensitivity Level | | | | 1 | | | | $\theta_{\sf JA}$ | Package Thermal Resistance,<br>Junction-to-Ambient | 0.8 x 0.8 mm 4L WLCSP; Determined using a 1 in <sup>2</sup> , 2 oz .copper pad under each VIN and VOUT terminal and FR4 pcb material. | | | 110 | | °C/W | | W <sub>DIS</sub> | Package Power Dissipation | | | | | 0.5 | W | | MOSEETIDS | | Maximum pulsed switch | V <sub>IN</sub> = 5.5 V | | | 2.5 | Α | | MOSFET IDS <sub>PK</sub> | Peak Current from VIN to VOUT | current, pulse width < 1 ms,<br>1% duty cycle | V <sub>IN</sub> = 2.5 V | | | 1.5 | Α | Note: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. #### **Electrical Characteristics** $T_A$ = -40 °C to 85 °C (unless otherwise stated). Typical values are at $T_A$ = 25 °C | Parameter | Description | Conditions | Min. | Тур. | Max. | Unit | |-----------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------|------|-----------------------|------|------| | V <sub>IN</sub> | Power Switch Input Voltage | -40 °C to 85 °C | 2.5 | | 5.5 | V | | | | When OFF, V <sub>IN</sub> = 5.5 V, No load | | 0.5 | 2 | μΑ | | | | When OFF, V <sub>IN</sub> = 3.3 V, No load | | 0.06 | 1.5 | μΑ | | I <sub>IN</sub> | Power Switch Current (Pin B1) | When OFF, V <sub>IN</sub> = 3.0 V, No load | | 0.06 | 1 | μΑ | | | | When OFF, V <sub>IN</sub> = 2.5 V, No load | | 0.06 | 1 | μΑ | | | | When ON, ON = V <sub>IN</sub> , No load | | 0.1 | 1 | μΑ | | I <sub>ON_LKG</sub> | ON Pin Input Leakage | | | | 0.1 | μΑ | | | | T <sub>A</sub> = 25 °C, V <sub>IN</sub> = 5.5 V, I <sub>DS</sub> = 100 mA | | 33 | 41 | mΩ | | | | T <sub>A</sub> = 25 °C, V <sub>IN</sub> = 3.3 V, I <sub>DS</sub> = 100 mA | | 45.1 | 55 | mΩ | | RDS <sub>ON</sub> | ON Resistance | T <sub>A</sub> = 25 °C, V <sub>IN</sub> = 2.5 V, I <sub>DS</sub> = 100 mA | | 56.1 | 69 | mΩ | | KD3 <sub>ON</sub> | ON Resistance | T <sub>A</sub> = 85 °C, V <sub>IN</sub> = 5.5 V, I <sub>DS</sub> = 100 mA | | 40.2 | 49 | mΩ | | | | T <sub>A</sub> = 85 °C, V <sub>IN</sub> = 3.3 V, I <sub>DS</sub> = 100 mA | | 54.5 | 66 | mΩ | | | | T <sub>A</sub> = 85 °C, V <sub>IN</sub> = 2.5 V, I <sub>DS</sub> = 100 mA | | 68.2 | 82 | mΩ | | MOSEETIDS | Current from VIN to VOUT | Continuous, V <sub>IN</sub> = 5 V | | | 2.2 | Α | | MOSFELLIDS | | Continuous, V <sub>IN</sub> = 2.5 V | | | 1.2 | Α | | V <sub>SUCC(TH)</sub> | V <sub>IN</sub> Inrush Current Start-up Control<br>Threshold Voltage | ON ≥ ON_V <sub>IH</sub> ;<br>See Timing Diagram on Page 4 and<br>Note 1 | | 0.9 x V <sub>IN</sub> | | V | #### **Electrical Characteristics (continued)** $T_A$ = -40 °C to 85 °C (unless otherwise stated). Typical values are at $T_A$ = 25 °C | Parameter | Description | Conditions | Min. | Тур. | Max. | Unit | |------------------------|-------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-----------------|------| | I <sub>RISE</sub> | Rise Time Charging Current | 10% $V_{OUT}$ to 90% $V_{OUT}$ ↑;<br>$V_{IN}$ = 5.0 V, $C_{LOAD}$ = 30 μF,<br>See Note 1 | 11 | 16.5 | 25 | mA | | V <sub>OUT(SR)</sub> | Slew Rate | 10% V <sub>OUT</sub> to 90% V <sub>OUT</sub> ↑;<br>V <sub>IN</sub> = 5.0 V, C <sub>LOAD</sub> = 30 μF | 0.36 | 0.54 | 0.8 | V/ms | | T | Rise Time | 10% $V_{OUT}$ to 90% $V_{OUT}$ ↑ $V_{IN}$ = 5.0 V, $C_{LOAD}$ = 30 $\mu$ F, no $R_{LOAD}$ | 5 | 7.6 | 11 | ms | | T <sub>RISE</sub> | 10% $V_{OUT}$ to 90% $V_{OUT}$ ↑ $V_{IN}$ = 2.5 V, $C_{LOAD}$ = 30 $\mu$ F, no $R_{LOAD}$ | | 2.5 | 3.8 | 5.5 | ms | | Т | Total Turn On Time | ON_V <sub>IH</sub> to 90% V <sub>OUT</sub> $\uparrow$<br>V <sub>IN</sub> = 5 V, C <sub>LOAD</sub> = 30 $\mu$ F, No R <sub>LOAD</sub> | 6 | 8.6 | 12 | ms | | T <sub>Total_ON</sub> | Total rull on Time | ON_V <sub>IH</sub> to 90% V <sub>OUT</sub> $\uparrow$<br>V <sub>IN</sub> = 2.5 V, C <sub>LOAD</sub> = 30 $\mu$ F, No R <sub>LOAD</sub> | 3 | 4.3 | 6 | ms | | T <sub>OFF_Delay</sub> | OFF Delay Time | ON_V <sub>IL</sub> to V <sub>OUT</sub> Fall Start $\downarrow$ , V <sub>IN</sub> = 5 V, R <sub>LOAD</sub> = 10 $\Omega$ , no C <sub>LOAD</sub> | | 4.5 | | μs | | C <sub>LOAD</sub> | Output Load Capacitance | C <sub>LOAD</sub> connected from VOUT to GND | | | 30 | μF | | R <sub>DISCHRGE</sub> | Discharge Resistance | $V_{IN}$ = 2.5 V to 5.5 V, $V_{OUT}$ = 0.4 V Input Bias | 53 | 90 | 150 | Ω | | ON_V <sub>IH</sub> | Initial Turn On Voltage | | 0.85 | | V <sub>IN</sub> | V | | ON_V <sub>IL</sub> | Low Input Voltage on ON pin | | -0.3 | 0 | 0.3 | V | #### Notes: # $T_{Total\_ON}, T_{ON\_Delay}$ and Rise Time Measurement <sup>1.</sup> Rise of ON pin must only occur after $V_{IN}$ reaches $V_{SUCC(TH)}$ in order to have proper inrush current limiting and start-up. ## **Typical Performance Characteristics** # RDS<sub>ON</sub> vs. Temperature and V<sub>IN</sub> $T_{RISE}$ vs. $C_{LOAD}$ , Temperature, and $V_{IN}$ Datasheet Revision 1.04 26-Mar-2019 $\rm T_{Total\_ON}$ vs. $\rm C_{LOAD},$ Temperature, and $\rm V_{IN}$ $V_{IN}$ vs. Max $I_{DS}$ , Safe Operation Area ## **Typical Turn-on Waveforms** Figure 1. Typical Turn ON operation waveform for $V_{IN}$ = 2.5 V, $C_{LOAD}$ = 30 $\mu F$ Figure 2. Typical Turn ON operation waveform for $V_{IN}$ = 5 V, $C_{LOAD}$ = 30 $\mu F$ ## **Typical Turn-off Waveforms** Figure 3. Typical Turn OFF operation waveform for V<sub>IN</sub> = 2.5 V, no $C_{LOAD}$ , $R_{LOAD}$ = 10 $\Omega$ Figure 4. Typical Turn OFF operation waveform for $V_{IN}$ = 2.5 V, $C_{LOAD}$ = 30 $\mu$ F, $R_{LOAD}$ = 10 $\Omega$ Figure 5. Typical Turn OFF operation waveform for V<sub>IN</sub> = 5 V, no $C_{LOAD}$ , $R_{LOAD}$ = 10 $\Omega$ Figure 6. Typical Turn OFF operation waveform for $V_{IN}$ = 5 V, $C_{LOAD}$ = 30 $\mu$ F, $R_{LOAD}$ = 10 $\Omega$ #### **Applications Information** #### **SLG59M1736C Nominal Operation** During $V_{IN}$ power-up operation, the SLG59M1736C's internal inrush current Start-up Control circuit is activated once $V_{IN}$ reaches 90% of its nominal voltage (Please see $V_{SUCC(TH)}$ specification). Once $V_{IN}$ has reached this threshold (within the SLG59M1736C's nominal input range of 2.5 V to 5.5 V), the ON pin can be toggled LOW-to-HIGH to close the switch. Nominal power-off sequence is performed in reverse: that is, the ON pin is toggled HIGH-to-LOW to open the switch before $V_{IN}$ is powered down/turned OFF. #### SLG59M1736C VIN Inrush Current Limit on Startup During startup, the current passing through the power FET is internally limited to a maximum specified by $I_{RISE}$ in the EC table. To prevent incomplete start-up, the SLG59M1736C shall be powered up only with a capacitive load $C_{LOAD}$ attached to the VOUT pin. After $V_{OUT}$ ramps up to its nominal voltage, a resistive load $(R_{LOAD})$ can be applied to the integrated power switch. #### Slew Rate Calculation During the rise of $V_{OUT}$ , the SLG59M1736C limits the output current to $I_{RISE}$ . With a capacitor $C_{LOAD}$ attached to VOUT, the equation below provides the nominal value for the slew rate: Slew Rate = $$\frac{I_{RISE}}{C_{LOAD}}$$ #### **Power Dissipation Considerations** The junction temperature of the SLG59M1736C depends on factors such as board layout, ambient temperature, external air flow over the package, load current, and the RDS<sub>ON</sub>-generated voltage drop across each power MOSFET. While the primary contributor to the increase in the junction temperature of the SLG59M1736C is the power dissipation of its power MOSFETs, its power dissipation and the junction temperature in nominal operating mode can be calculated using the following equations: $$PD_{TOTAL} = RDS_{ON} \times I_{DS}^{2}$$ where: PD<sub>TOTAL</sub> = Total package power dissipation, in Watts (W) RDS<sub>ON</sub>= Power MOSFET ON resistance, in Ohms $(\Omega)$ I<sub>DS</sub> = Output current, in Amps (A) and $$T_{.J} = PD_{TOTAL} \times \theta_{.JA} + T_{A}$$ where: T<sub>.I</sub> = Die junction temperature, in Celsius degrees (°C) $\theta_{JA}$ = Package thermal resistance, in Celsius degrees per Watt (°C/W) – highly dependent on pcb layout T<sub>A</sub> = Ambient temperature, in Celsius degrees (°C) In nominal operating mode, the SLG59M1736C's power dissipation can also be calculated by taking into account the voltage drop across the switch ( $V_{IN}$ - $V_{OUT}$ ) and the magnitude of the switch's output current ( $I_{DS}$ ): $$PD_{TOTAL} = (V_{IN} - V_{OUT}) \times I_{DS}$$ or $PD_{TOTAL} = (V_{IN} - (R_{LOAD} \times I_{DS})) \times I_{DS}$ where: PD<sub>TOTAL</sub> = Total package power dissipation, in Watts (W) V<sub>IN</sub> = Switch input Voltage, in Volts (V) $R_{LOAD}$ = Output Load Resistance, in Ohms ( $\Omega$ ) I<sub>DS</sub> = Switch output current, in Amps (A) $V_{OUT}$ = Switch output voltage, or $R_{LOAD}$ x $I_{DS}$ #### **Layout Guidelines:** - 1. Since the VIN and VOUT pins dissipate most of the heat generated during high-load current operation, it is highly recommended to make power traces as short, direct, and wide as possible. A good practice is to make power traces with <u>absolute minimum widths</u> of 15 mils (0.381 mm) per Ampere. A representative layout, shown in Figure 7, illustrates proper techniques for heat to transfer as efficiently as possible out of the device; - To minimize the effects of parasitic trace inductance on normal operation, it is recommended to connect input C<sub>IN</sub> and output C<sub>INAD</sub> low-ESR capacitors as close as possible to the SLG59M1736C's VIN and VOUT pins; - 3. The GND pin should be connected to system analog or power ground plane. #### **SLG59M1736C Evaluation Board:** A GFET3 Evaluation Board for SLG59M1736C is designed according to the statements above and is illustrated on Figure 7. Please note that evaluation board has D\_Sense and S\_Sense pads. They cannot carry high currents and dedicated only for RDS<sub>ON</sub> evaluation. Figure 7. SLG59M1736C Evaluation Board Figure 8. SLG59M1736C Evaluation Board Connection Circuit #### **Basic Test Setup and Connections** Figure 9. SLG59M1736C Evaluation Board Connection Circuit #### **EVB** Configuration - 1. Connect oscilloscope probes to D/VIN, S/VOUT, ON, etc.; - 2. Turn on Power Supply and set desired $V_{\text{IN}}$ from 2.5 V...5.5 V range; - 3 .Toggle the ON signal High or Low to observe SLG59M1736C operation. ## **Package Top Marking System Definition** NN -Part Serial Number Field Line 1 where each "N" character can be A-Z and 0-9 N - Part Serial Number Field Line 2 where each "N" character can be A-Z and 0-9 # **Package Drawing and Dimensions** 4 Pin WLCSP Green Package 0.8 x 0.8 mm # **Laser Marking View** # **Bump View** | TERMINALS ASSIGNMENTS | | | | | | | | |-----------------------|-----|------|--|--|--|--|--| | В | VIN | VOUT | | | | | | | Α | ON | GND | | | | | | | | 1 | 2 | | | | | | # Unit: mm | Symbol | Min | Nom. | Max | Symbol | Min | Nom. | Max | |--------|-------|-------|-------|------------|----------|------|------| | Α | 0.380 | - | 0.500 | D | 0.77 | 0.80 | 0.83 | | A1 | 0.125 | 0.150 | 0.175 | Е | 0.77 | 0.80 | 0.83 | | A2 | 0.240 | 0.265 | 0.290 | е | 0.40 BSC | | | | A3 | 0.015 | 0.025 | 0.035 | N 4 (Bump) | | | | | b | 0.195 | 0.220 | 0.245 | | | | | ## SLG59M1736C 4 Pin WLCSP PCB Landing Pattern **Exposed Bump** (Laser marking view) Recommended **Land Pattern** Solder mask defined Solder mask detail (not to scale) **Unit: um** ### **Recommended Reflow Soldering Profile** For successful reflow of the SLG59M1736C a recommended thermal profile is illustrated below: Note: This reflow profile is for classification/preconditioning and are not meant to specify board assembly profile. Actual board assembly profiles should be developed based on specific process needs and board designs and should not exceed parameters depicted on figure above. Please see more information on IPC/JEDEC J-STD-020: latest revision for reflow profile based on package volume of 0.352 mm<sup>3</sup> (nominal). ## **Tape and Reel Specifications** | Deekege | # a.£ | Nominal | Max Units | | Reel & | Leader (min) | | Trailer (min) | | Tape | Part | |------------------------------------------|--------------|----------------------|-----------|---------|------------------|--------------|----------------|---------------|----------------|---------------|---------------| | Package<br>Type | # of<br>Pins | Package Size<br>[mm] | per Reel | per Box | Hub Size<br>[mm] | Pockets | Length<br>[mm] | Pockets | Length<br>[mm] | Width<br>[mm] | Pitch<br>[mm] | | WLCSP4L<br>0.8 x 0.8<br>mm 0.4P<br>Green | 4 | 0.8 x 0.8 x 0.44 | 3000 | 3000 | 178/60 | 100 | 400 | 100 | 400 | 8 | 4 | ## **Carrier Tape Drawing and Dimensions** | Package<br>Type | PocketBTM<br>Length | PocketBTM<br>Width | Pocket<br>Depth | Index<br>Hole<br>Pitch | Pocket<br>Pitch | Index Hole<br>Diameter | Index Hole<br>to Tape<br>Edge | Index Hole<br>to Pocket<br>Center | Tape<br>Width | Tape<br>Thickness | |----------------------------------------|---------------------|--------------------|-----------------|------------------------|-----------------|------------------------|-------------------------------|-----------------------------------|---------------|-------------------| | | A0 | В0 | K0 | P0 | P1 | D0 | E | F | w | Т | | WLCSP 4L<br>0.8 x 0.8 mm<br>0.4P Green | 0.87 | 0.87 | 0.56 | 4 | 4 | 1.5 | 1.75 | 3.5 | 8 | 0.2 | Note: 1.Orientation in carrier: Pin1 is at upper left corner (Quadrant 1). Refer to EIA-481 specification # **SLG59M1736C** An Ultra-small 33 m $\Omega$ , 2.2 A pFET Integrated Power Switch with Controlled Inrush Current # **Revision History** | Date | Version | Change | |----------------|---------|-------------------------------------------------------------------------------------------------------------------------| | 3/26/2019 | 1.04 | Updated Style and Formatting Corrected Pocket Pitch Spec in Carrier Tape Dimensions Added Layout Guidelines Fixed typos | | 7/24/2017 | 1.03 | Updated Tape and Reel Specification | | 5/5/2017 | 1.02 | Updated EC Table | | 3/28/2017 1.01 | | Fixed typos<br>Updated PCB Landing Pattern | | 3/1/2017 | 1.00 | Production Release | # **X-ON Electronics** Largest Supplier of Electrical and Electronic Components Click to view similar products for Power Switch ICs - Power Distribution category: Click to view products by Silego manufacturer: Other Similar products are found below: TCK111G,LF(S FPF1018 DS1222 TCK2065G,LF SZNCP3712ASNT3G MIC2033-05BYMT-T5 MIC2033-12AYMT-T5 MIC2033-05BYM6-T5 SLG5NT1437VTR SZNCP3712ASNT1G NCV330MUTBG DML1008LDS-7 KTS1670EDA-TR KTS1640QGDV-TR KTS1641QGDV-TR NCV459MNWTBG FPF2260ATMX U6513A U6119S NCP45780IMN24RTWG MAX14919ATP+ MC33882PEP TPS2021IDRQ1 TPS2104DBVR MIC2098-1YMT-TR MIC94062YMT TR MP6231DN-LF MIC2075-2YM MIC2095-2YMT-TR MIC94068YML-TR SIP32461DB-T2-GE1 NCP335FCT2G FPF2701MX TCK105G,LF(S AP2151DSG-13 MIC94094YC6-TR MIC94064YC6-TR MIC2505-1YM MIC94042YFL-TR MIC94041YFL-TR MIC2005-1.2YM6-TR TPS2032QDRQ1 SIP32510DT-T1-GE3 NCP333FCT2G NCP331SNT1G TPS2092DR TPS2063DR TPS2042P MIC2008YML-TR MIC2040-1YMM