

# **Application Note: SY5231**

Secondary Side Synchronous Rectification

Advanced Design Specification

## **General Description**

SY5231 is a high-performance synchronous rectification controller which is suitable for CCM, DCM and QR mode flyback converter. It can drive standard and logic-level Nchannel MOSFET for secondary-side synchronous rectification.

SY5231 adopts DSEN voltage falling slope rate detecting technology to avoid SR MOSFET false turn on by parasitic ring under DCM or QR mode.

SY5231 adopts DSEN high voltage blanking time detective to enhance system ESD performance, it can prevent external noise false turn on SR MOSFET by making fast VDSEN falling slope rate.

SY5231 features extremely short turn off delay time under CCM operating mode. Meanwhile, it uses DSEN voltage regulation technology to fully utilize conducting time of SR MOSFET for high efficiency under DCM or QR mode.

Under light load condition, SY5231 will enter power save mode to improve light load efficiency.

The SY5231 is available in a SOT23-6 package.

### Features

- Suitable for CCM, DCM and QR Mode Flyback Converter
- DSEN Pin Sensing up to 200V
- DSEN Falling Slope Rate Detecting to Avoid False Turn On of SR MOSFET by Parasitic Ring
- DSEN High Voltage Blanking Time detecting to enhance system ESD performance
- Dual Power Supply Channel for 3.3V to 21V Output Systems
- Maximum Allowed Switching Frequency Up to 500kHz
- 10 ns Typical Turnoff Propagation Delay
- 2A Sink, 0.5A Source Gate Driver Capability
- Compact Package: SOT23-6

# Applications

AC/DC Adapters

- USB Type-C and Power Delivery AC Adapters
- Server and Telecom Power Supply
- Auxiliary Power Supplies



Fig. 1 Typical Application Circuit (SR MOSFET location: Low Side)







### Absolute Maximum Ratings (Note 1)

| VIN                                    |               |
|----------------------------------------|---------------|
| REG                                    |               |
| VDD                                    |               |
| GATE                                   |               |
| DSEN                                   |               |
| I <sub>VDD</sub>                       | 20mA          |
| Power Dissipation, @ TA = 25°C SOT23-6 | <b>0.6</b> W  |
| Package Thermal Resistance (Note 2)    |               |
| SOT23-6, θ <sub>JA</sub>               | 170°C/W       |
| SOT23-6, θ <sub>JC</sub>               | 130°C/W       |
| Junction Temperature Range             | 45°C to 150°C |
| Lead Temperature (Soldering, 10 sec.)  | 260°C         |
| Storage Temperature Range              | 65°C to 150°C |
|                                        |               |

# **Recommended Operating Conditions**

| DSEN Junction Temperature Range Ambient Temperature Range | -4 | 1V~150V<br>0°C to 125°C<br>0°C to 105°C |
|-----------------------------------------------------------|----|-----------------------------------------|
| Ambient Temperature Range                                 | -4 | 0°C to 105°C                            |
|                                                           |    |                                         |
|                                                           |    |                                         |
|                                                           |    |                                         |
|                                                           |    |                                         |
|                                                           |    |                                         |
|                                                           |    |                                         |
|                                                           |    |                                         |
|                                                           |    |                                         |
|                                                           |    |                                         |
|                                                           |    |                                         |
|                                                           |    |                                         |
|                                                           |    |                                         |
|                                                           |    |                                         |
| 6                                                         |    |                                         |
|                                                           |    |                                         |
|                                                           |    |                                         |
|                                                           |    |                                         |
|                                                           |    |                                         |
|                                                           |    |                                         |
|                                                           |    |                                         |



### **Electrical Characteristics**

(VvIN=12V, TA=25°C unless otherwise specified)

| Parameter                                                      | Symbol                      | Test Conditions                                                           | Min   | Тур   | Max  | Unit |  |
|----------------------------------------------------------------|-----------------------------|---------------------------------------------------------------------------|-------|-------|------|------|--|
| VIN Pin                                                        | L -                         |                                                                           |       |       | 1    |      |  |
| Threshold of Switching to VIN<br>Supply Channel                | V <sub>VIN_VINSPY</sub>     | V <sub>VIN</sub> is rising                                                | 4.7   | 4.85  | 5    | V    |  |
| Threshold of Switching to DSEN Supply Channel                  | V <sub>VIN_DSENSPY</sub>    | V <sub>VIN</sub> is falling                                               | 4.6   | 4.75  | 4.9  | v    |  |
| VDD Pin                                                        |                             |                                                                           |       |       |      |      |  |
| ON Threshold                                                   | $V_{VDD\_ON}$               |                                                                           | 5     | 5.26  | 5.52 | V    |  |
| UVLO Hysteresis                                                | V <sub>VDD_HYS</sub>        |                                                                           | 2.35  | 2.5 🦕 | 2.75 | V    |  |
| VDD Regulation Voltage when<br>VIN Pin is Active to Supply IC  | V <sub>VDD_REG_VIN</sub>    |                                                                           | 8.65  | 9.1   | 9.55 | V    |  |
| VDD Regulation Voltage when<br>DSEN Pin is Active to Supply IC | V <sub>VDD_REG_DSEN</sub>   |                                                                           | 4.75  | 5.1   | 5.35 | v    |  |
| Operating Current                                              | I <sub>VDD_OP</sub>         | V <sub>VDD</sub> =9V,C <sub>GATE</sub> =2.2nF,<br>F <sub>SW</sub> =100kHz | 2°°   | 3     | 3.5  | mA   |  |
| Maximum VDD Pin Capacitor<br>Charging Current                  | Ivdd_charge_max             | VIN pin is active to charge VDD capacitor                                 | 12    | 17    |      | mA   |  |
|                                                                |                             | DSEN pin is active to charge VDD capacitor                                | 40    | 50    |      | mA   |  |
| Quiescent Current                                              | $I_{VDD\_STBY}$             | Under Standby Mode                                                        |       | 195   | 240  | μA   |  |
| DSEN Pin                                                       |                             |                                                                           |       |       |      | _    |  |
| Ratio of PVS to DSEN                                           | K_PVS_RATIO                 |                                                                           |       | 50    |      |      |  |
| PVS Initial Enable Threshold                                   | V <sub>PVS_INITIAL_EN</sub> | $\mathbf{O}$                                                              | 120   | 150   | 180  | mV   |  |
| Blanking Time for Sample PVS<br>Pin Voltage                    | T <sub>PVS_BLK</sub>        |                                                                           | 210   | 310   | 410  | ns   |  |
| Low Level Threshold to Sense<br>VDSEN Falling Time             | Vdsen_lth                   | V <sub>DSEN</sub> is falling                                              | 0     | 20    | 40   | mV   |  |
| DESN Threshold to Force Turn<br>off                            | Vdesn_off_th                |                                                                           | 5     | 15    | 25   | mV   |  |
| Closed Loop V <sub>DSEN</sub> Regulation<br>Voltage Level      | V <sub>DS_REG</sub>         | SR MOSFET is conducting                                                   | -54   | -33   | -22  | mV   |  |
| SR MOSFET Turn off<br>Threshold                                | V <sub>OFF_TH</sub>         | V <sub>DSEN</sub> is rising                                               | -10   | 0     | 10   | mV   |  |
| Time Threshold IC Go into<br>Sleep                             | T <sub>STANDBY</sub>        |                                                                           | 16    | 20    | 24   | us   |  |
| REG Pin                                                        |                             |                                                                           |       |       |      |      |  |
| Resistor to Program Frequency                                  | D                           | R <sub>REG</sub> =50k                                                     | 75    | 100   | 125  | ns   |  |
| Option                                                         | INKEG                       | R <sub>REG</sub> =300k                                                    | 225   | 300   | 375  | ns   |  |
| GATE Pin                                                       |                             |                                                                           |       |       |      |      |  |
| Gate Pin Clamped Current before UVLO ON                        | I <sub>CLP</sub>            | Vgs=1V                                                                    | 160   | 200   | 240  | mA   |  |
| Max. Source Current                                            | I <sub>SOURCE_MAX</sub>     | V <sub>VDD</sub> =9V,<br>C <sub>LOAD</sub> =2.2nF, Vgs from<br>1V to 8V   | 0.375 | 0.5   |      | A    |  |



| Max. Sink Current              | I <sub>SINK_MAX</sub>  | V <sub>VDD</sub> =9V,<br>C <sub>LOAD</sub> =2.2nF, Vgs from<br>8V to 1V | 1.5 | 2   |      | А  |
|--------------------------------|------------------------|-------------------------------------------------------------------------|-----|-----|------|----|
| Minimum ON Time                | T <sub>ON_MIN</sub>    |                                                                         | 550 | 750 | 1050 | ns |
| Minimum OFF Time               | T <sub>OFF_MIN</sub>   |                                                                         | 300 | 450 | 600  | ns |
| Turn on Delay                  | T <sub>DELAY_ON</sub>  | C <sub>GATE</sub> =2.2nF                                                |     | 30  | 50   | ns |
| Turn off Delay                 | T <sub>DELAY_OFF</sub> | C <sub>GATE</sub> =2.2nF                                                |     | 10  | 20   | ns |
| ОТР                            |                        |                                                                         |     |     |      |    |
| Thermal Shutdown Temperature   | T <sub>SD</sub>        |                                                                         | 150 | 160 | 170  | °C |
| Hysteresis to Resume Operating | T <sub>OTP_HYS</sub>   |                                                                         | 15  | 20  | 25   | °C |

**Note 1**: Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2:  $\theta_{JA}$  is measured in the natural convection at  $T_A = 25^{\circ}C$  on a low effective single layer thermal conductivity test board of JEDEC 51-3 thermal measurement standard. Test condition: Device mounted on "2x 2" FR-4 substrate PCB, 2oz copper, with minimum recommended pad on top layer and thermal via to bottom layer ground plane.

### **Block Diagram**





# **Typical Performance Characteristics**

(Test condition: input voltage: 90Vac~264Vac; output spec: 5Vdc\_3A, 20Vdc\_3.25A; Ambient temperature: 25±5 °C; Ambient humidity: 65±25 %.)

5Vdc\_3A output





#### 20Vdc\_3.25A output





### **Operation Principles**

#### Gate Pin Clamped before UVLO ON

In application, the primary side IC operate, the drain to source voltage of SR MOSFET will pulled up rapidly before IC UVLO ON when primary side MOSFET turn on. If the Cgd of SR MOSFET is big, the SR MOSFET gate voltage will be pulled up to make false turn on.

To resolve the problem, the gate voltage of SR MOSFET should be pulled down before IC UVLO ON.



Fig. 4 Circuit diagram of SR controller & MOSFET

Before IC UVLO ON, the Gate of switcher S2 is low. DSEN voltage will charge the Vgs of switcher S3. S3 will pull down the gate voltage of SR MOSFET. The pulled down current of S3 is 200mA (@Vgs=1V of POWER MOSFET) to achieve better performance.

After IC UVLO ON, the Vgs of S2 is high. S2 will discharge the Vgs of S3, then S3 do not influence the GATE pin voltage. The GATE pin will be controlled only by IC totem pole. As in Fig.4.



Fig. 5 Timing diagram of gate pin clamped

#### SR Turn On

Traditional method is to set a SR MOSFET turn on threshold  $V_{ON_TH}$ , when DSEN voltage is falling and down to  $V_{ON_TH}$ , then turn on SR MOSFET after a short delay as shown. However, under DCM or QR operating mode, after secondary current decrease to ZERO, a resonant waveform will appear. Sometimes, the amplitude of this resonant waveform can be large enough, which will cause DSEN voltage drops below turn on threshold  $V_{ON_TH}$ , SR MOSFET may be falsely turned on by parasitic resonant.

To solve the above issue,  $V_{DSEN}$  falling slope rate is detected. When primary MOSFET is turned off,  $V_{DSEN}$  falling slope rate is very high. SR will turn on; while during resonant phase,  $V_{DSEN}$  falling slope rate is relatively low, SR will not turn on.

SY5231 use resistor divide circuit to sense the DSEN voltage, the V<sub>PVS</sub> is 0.02 times of V<sub>DSEN</sub>. It set 2 thresholds to indirectly sense V<sub>PVS</sub> falling slope rate, the V<sub>PVS</sub> is the time duration ( $\triangle$ t) when V<sub>PVS</sub> is falling between high-level threshold V<sub>PVS\_HTH</sub> and low-level threshold V<sub>DSEN\_LTH</sub> (0mV) is measured, and the falling time duration ( $\triangle$ t) will be compared with a falling slope refitime threshold T<sub>REF</sub>.

To prevent external noise (for example: ESD noise) false turn on SR MOSFET by making fast  $V_{DSEN}$  falling slope rate, the DSEN blanking time is adopt.

 $V_{PVS}$  is the resistor divide voltage of  $V_{DSEN.}$  If  $V_{PVS}$  is above  $V_{PVS\_HTH}$  and lasting for  $T_{PVS\_BLK}$  ( 300nS) and falling slope time  $\triangle t{<}T_{REF}$ , IC considers this action as primary MOSFET turn off event and then turn on SR MOSFET after a short delay. Otherwise, IC will not turn on SR MOSFET.



Fig.6 Time diagram of SR Off time enable strategy

 $V_{PVS\_HTH}\, is$  a dynamically adjusted value, it is 0.85 times of DSEN high-level voltage value. The falling slope ref



time threshold  $T_{\text{REF}}$  is controlled by REG resistor as below;



Fig. 7 Programmable curve of falling slope ref

#### SR Gate Control

Under DCM, the SR current will decrease before primary MOSFET is turned on. The closed loop  $V_{DS}$ regulation circuit will gradually decrease  $V_{GATE}$  once the  $V_{DS}$  is above the  $V_{DS_{REG}}(-30\text{mV})$ . As SR current becomes smaller,  $V_{GATE}$  drops near the SR MOSFET turn off threshold,  $I_D*R_{DSON}$  cannot be regulated to  $V_{DS_{REG}}$  anymore,  $V_{DS}$  will increase higher than  $V_{DS_{REG}}$ . If  $V_{DS}$  rises and cross  $V_{OFF_{TH}}$ , after a short delay time  $T_{OFF_{DLY}}$ , GATE voltage will be pulled down to ZERO by a large sink current to turn off SR MOSFET.



Under CCM, primary MOSFET will be turned on before secondary current decreases to ZERO,  $V_{DSEN}$  will rapidly increase due to primary MOSFET turn on event. IC will compare  $V_{DSEN}$  with another threshold  $V_{OFF_TH}$ , once  $V_{DSEN}$  is rising and crossing  $V_{OFF_TH}$ , after a short delay time  $T_{OFF_DLY}$ , GATE voltage will be pulled down to ZERO by a large sink current to achieve fast turn off SR MOSFET. The turn off delay time  $T_{OFF_DLY}$  is designed to be very short to minimize the power loss caused by primary and secondary MOSFET overlap.





Fig. 10 timing diagram of Min ON time and Min OFF time

When primary MOSFET is turned off, DRAIN voltage of secondary SR MOSFET will drop rapidly to about - 700mV, due to resonant between parasitic inductors and capacitors, a ringing will appear on DRAIN voltage waveform, the  $V_{DSEN}$  reach the turn off threshold  $V_{OFF_TH}$ .

To void false turn off SR MOSFET, a blanking time  $T_{\rm ON\_MIN}$  is applied when SR MOSFET is turned on. During this blanking time, GATE pin output state is latched off.

After SR MOSFET is turned off, a ringing will appear on DRAIN voltage waveform. To void IC internal logic circuit false action, a blanking time  $T_{OFF\_MIN}$  is also applied.

#### **Dual Channel Power Supply**

When the output voltage is as low as 3V, which is not high enough to drive the SR MOSFET, the DSEN pin supply is preferred. When the output voltage is high, the power supply efficiency of DSEN pin is lower than VIN pin, the VIN pin supply is preferred.



AN\_SY5231



Fig. 11 Timing diagram of dual channel supply

SY5231 adopts dual channel power supply. Before VDD voltage reaches ON threshold  $V_{VDD_ON}$ , SY5231 is supplied by DSEN pin. As VDD rises and reach ON threshold, VIN pin voltage will be monitored. If VIN voltage is higher than  $V_{IN\_INSPY}$ , then power supply channel will switch to VIN pin. As VIN increase higher, VDD will follow VIN (with about 0.5V voltage drop), finally VDD will be clamped to 9V. As VIN is decreasing and crossing  $V_{DSEN\_VINSPY}$ , then the power supply channel will switch to DSEN pin and VDD will be regulated to 5V. Timing diagram is shown in Fig. 11.

#### **Power Saving Mode**

Under light load conditions, SY5231 will enter power saving mode to improve light load efficiency.

During each switching cycle, after SR MOSFET is turned off, a timer will start to count, if the timer has counted to 20us before next SR turn on instant, IC will enter power saving mode, and reduce the power consumption. IC will exit power saving mode by SR MOSFET turn on event.





Fig. 12 timing diagram of power saving mode

#### <u>OTP</u>

IC die temperature is monitored, if the die temperature rises above 160°C, IC will stop driving SR MOSFET and keep GATE voltage to 0V. When die temperature drops below 140°C, IC will resume normal operating again.

# Layout

(a) To achieve better EMI and Efficiency performance, the output connector should be connected to the output cap first, then to the SR Power pin.

(b) The circuit loop of all switching circuit should be kept small: secondary power loop, secondary RC snubber circuit loop and IC power supply loop.





# **Design Notice**

- To prevent SR turn off later at no load, the SR freewheeling time should be more than 1µs. 1.
- 2. To achieve better EMI performance and reduce secondary rectifier loss, the circuit loop of secondary winding terminal, the output cap and SR MOSFET should be short.
- 3. GND pin should be connected to Source of SR MOSFET shortly.
- 4. DSEN pin should be connected to Drain of SR MOSFET shortly.
- 5. When big current ring happened at secondary winding after Minton, the gate voltage has ring because of the close loop ations of the second se control. To resolve this issue, external parasitic inductance should be reduced by optimizing the layout, or increasing the RC snubber.
- 6. To improve the system ESD performance, at least  $10\Omega$  resistor should be in series between VIN pin and Output cap, and

AN\_SY5231 Rev.0.0B © 2022 Silergy Corp.



# SOT23-6 Package Outline & PCB layout





All dimension in millimeter and exclude mold flash & metal burr.

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Switching Voltage Regulators category:

Click to view products by Silergy manufacturer:

Other Similar products are found below :

FAN53610AUC33XFAN53611AUC123XEN6310QA160215R3KE177614FAN53611AUC12XMAX809TTRNCV891234MW50R2GAST1S31PURNCP81203PMNTXGNCP81208MNTXGPCA9412AUKZNCP81109GMNTXGNCP3235MNTXGNCP81109JMNTXGNCP81241MNTXGNTE7223NTE7222NTE7224L6986FTRMPQ4481GU-AEC1-PMP8756GD-PMPQ2171GJ-PMPQ2171GJ-AEC1-PNJW4153U2-A-TE2MP2171GJ-PMP28160GC-ZMPM3509GQVE-AEC1-PXDPE132G5CG000XUMA1LM60440AQRPKRQ1MP5461GC-PNCV896530MWATXGMPQ4409GQBE-AEC1-PS-19903DA-A8T1U7S-19903CA-A6T8U7S-19903CA-S8T1U7S-19902BA-A6T8U7S-19902CA-A6T8U7S-19902AA-A6T8U7S-19903AA-A6T8U7S-19902AA-S8T1U7S-19902BA-A8T1U7AU8310LMR23615QDRRRQ1LMR33630APAQRNXRQ1LMR36503R5RPERLMR36503RFRPERLMR36503RS3QRPERQ1LMR36506R5RPER